flexcan.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
  7. * Copyright (c) 2014 David Jander, Protonic Holland
  8. *
  9. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  10. *
  11. * LICENCE:
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation version 2.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. */
  22. #include <linux/netdevice.h>
  23. #include <linux/can.h>
  24. #include <linux/can/dev.h>
  25. #include <linux/can/error.h>
  26. #include <linux/can/led.h>
  27. #include <linux/can/rx-offload.h>
  28. #include <linux/clk.h>
  29. #include <linux/delay.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/module.h>
  33. #include <linux/of.h>
  34. #include <linux/of_device.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/regulator/consumer.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_IRMQ BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
  60. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
  61. #define FLEXCAN_MCR_IDAM_A (0x0 << 8)
  62. #define FLEXCAN_MCR_IDAM_B (0x1 << 8)
  63. #define FLEXCAN_MCR_IDAM_C (0x2 << 8)
  64. #define FLEXCAN_MCR_IDAM_D (0x3 << 8)
  65. /* FLEXCAN control register (CANCTRL) bits */
  66. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  67. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  68. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  69. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  70. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  71. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  72. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  73. #define FLEXCAN_CTRL_LPB BIT(12)
  74. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  75. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  76. #define FLEXCAN_CTRL_SMP BIT(7)
  77. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  78. #define FLEXCAN_CTRL_TSYN BIT(5)
  79. #define FLEXCAN_CTRL_LBUF BIT(4)
  80. #define FLEXCAN_CTRL_LOM BIT(3)
  81. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  82. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  83. #define FLEXCAN_CTRL_ERR_STATE \
  84. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  85. FLEXCAN_CTRL_BOFF_MSK)
  86. #define FLEXCAN_CTRL_ERR_ALL \
  87. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  88. /* FLEXCAN control register 2 (CTRL2) bits */
  89. #define FLEXCAN_CTRL2_ECRWRE BIT(29)
  90. #define FLEXCAN_CTRL2_WRMFRZ BIT(28)
  91. #define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
  92. #define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
  93. #define FLEXCAN_CTRL2_MRP BIT(18)
  94. #define FLEXCAN_CTRL2_RRS BIT(17)
  95. #define FLEXCAN_CTRL2_EACEN BIT(16)
  96. /* FLEXCAN memory error control register (MECR) bits */
  97. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  98. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  99. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  100. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  101. #define FLEXCAN_MECR_HAERRIE BIT(15)
  102. #define FLEXCAN_MECR_FAERRIE BIT(14)
  103. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  104. #define FLEXCAN_MECR_RERRDIS BIT(9)
  105. #define FLEXCAN_MECR_ECCDIS BIT(8)
  106. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  107. /* FLEXCAN error and status register (ESR) bits */
  108. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  109. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  110. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  111. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  112. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  113. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  114. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  115. #define FLEXCAN_ESR_STF_ERR BIT(10)
  116. #define FLEXCAN_ESR_TX_WRN BIT(9)
  117. #define FLEXCAN_ESR_RX_WRN BIT(8)
  118. #define FLEXCAN_ESR_IDLE BIT(7)
  119. #define FLEXCAN_ESR_TXRX BIT(6)
  120. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  121. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  122. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  123. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  124. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  125. #define FLEXCAN_ESR_ERR_INT BIT(1)
  126. #define FLEXCAN_ESR_WAK_INT BIT(0)
  127. #define FLEXCAN_ESR_ERR_BUS \
  128. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  129. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  130. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  131. #define FLEXCAN_ESR_ERR_STATE \
  132. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  133. #define FLEXCAN_ESR_ERR_ALL \
  134. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  135. #define FLEXCAN_ESR_ALL_INT \
  136. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  137. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  138. /* FLEXCAN interrupt flag register (IFLAG) bits */
  139. /* Errata ERR005829 step7: Reserve first valid MB */
  140. #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
  141. #define FLEXCAN_TX_MB_OFF_FIFO 9
  142. #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
  143. #define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
  144. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
  145. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
  146. #define FLEXCAN_IFLAG_MB(x) BIT(x)
  147. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  148. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  149. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  150. /* FLEXCAN message buffers */
  151. #define FLEXCAN_MB_CODE_MASK (0xf << 24)
  152. #define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
  153. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  154. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  155. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  156. #define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
  157. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  158. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  159. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  160. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  161. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  162. #define FLEXCAN_MB_CNT_SRR BIT(22)
  163. #define FLEXCAN_MB_CNT_IDE BIT(21)
  164. #define FLEXCAN_MB_CNT_RTR BIT(20)
  165. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  166. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  167. #define FLEXCAN_TIMEOUT_US (50)
  168. /* FLEXCAN hardware feature flags
  169. *
  170. * Below is some version info we got:
  171. * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
  172. * Filter? connected? detection ception in MB
  173. * MX25 FlexCAN2 03.00.00.00 no no no no
  174. * MX28 FlexCAN2 03.00.04.00 yes yes no no
  175. * MX35 FlexCAN2 03.00.00.00 no no no no
  176. * MX53 FlexCAN2 03.00.00.00 yes no no no
  177. * MX6s FlexCAN3 10.00.12.00 yes yes no yes
  178. * VF610 FlexCAN3 ? no yes yes yes?
  179. *
  180. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  181. */
  182. #define FLEXCAN_QUIRK_BROKEN_ERR_STATE BIT(1) /* [TR]WRN_INT not connected */
  183. #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
  184. #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
  185. #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
  186. #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
  187. /* Structure of the message buffer */
  188. struct flexcan_mb {
  189. u32 can_ctrl;
  190. u32 can_id;
  191. u32 data[2];
  192. };
  193. /* Structure of the hardware registers */
  194. struct flexcan_regs {
  195. u32 mcr; /* 0x00 */
  196. u32 ctrl; /* 0x04 */
  197. u32 timer; /* 0x08 */
  198. u32 _reserved1; /* 0x0c */
  199. u32 rxgmask; /* 0x10 */
  200. u32 rx14mask; /* 0x14 */
  201. u32 rx15mask; /* 0x18 */
  202. u32 ecr; /* 0x1c */
  203. u32 esr; /* 0x20 */
  204. u32 imask2; /* 0x24 */
  205. u32 imask1; /* 0x28 */
  206. u32 iflag2; /* 0x2c */
  207. u32 iflag1; /* 0x30 */
  208. union { /* 0x34 */
  209. u32 gfwr_mx28; /* MX28, MX53 */
  210. u32 ctrl2; /* MX6, VF610 */
  211. };
  212. u32 esr2; /* 0x38 */
  213. u32 imeur; /* 0x3c */
  214. u32 lrfr; /* 0x40 */
  215. u32 crcr; /* 0x44 */
  216. u32 rxfgmask; /* 0x48 */
  217. u32 rxfir; /* 0x4c */
  218. u32 _reserved3[12]; /* 0x50 */
  219. struct flexcan_mb mb[64]; /* 0x80 */
  220. /* FIFO-mode:
  221. * MB
  222. * 0x080...0x08f 0 RX message buffer
  223. * 0x090...0x0df 1-5 reserverd
  224. * 0x0e0...0x0ff 6-7 8 entry ID table
  225. * (mx25, mx28, mx35, mx53)
  226. * 0x0e0...0x2df 6-7..37 8..128 entry ID table
  227. * size conf'ed via ctrl2::RFFN
  228. * (mx6, vf610)
  229. */
  230. u32 _reserved4[256]; /* 0x480 */
  231. u32 rximr[64]; /* 0x880 */
  232. u32 _reserved5[24]; /* 0x980 */
  233. u32 gfwr_mx6; /* 0x9e0 - MX6 */
  234. u32 _reserved6[63]; /* 0x9e4 */
  235. u32 mecr; /* 0xae0 */
  236. u32 erriar; /* 0xae4 */
  237. u32 erridpr; /* 0xae8 */
  238. u32 errippr; /* 0xaec */
  239. u32 rerrar; /* 0xaf0 */
  240. u32 rerrdr; /* 0xaf4 */
  241. u32 rerrsynr; /* 0xaf8 */
  242. u32 errsr; /* 0xafc */
  243. };
  244. struct flexcan_devtype_data {
  245. u32 quirks; /* quirks needed for different IP cores */
  246. };
  247. struct flexcan_priv {
  248. struct can_priv can;
  249. struct can_rx_offload offload;
  250. struct flexcan_regs __iomem *regs;
  251. struct flexcan_mb __iomem *tx_mb;
  252. struct flexcan_mb __iomem *tx_mb_reserved;
  253. u8 tx_mb_idx;
  254. u32 reg_ctrl_default;
  255. u32 reg_imask1_default;
  256. u32 reg_imask2_default;
  257. struct clk *clk_ipg;
  258. struct clk *clk_per;
  259. const struct flexcan_devtype_data *devtype_data;
  260. struct regulator *reg_xceiver;
  261. };
  262. static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
  263. .quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
  264. };
  265. static const struct flexcan_devtype_data fsl_imx28_devtype_data;
  266. static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  267. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  268. FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
  269. };
  270. static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
  271. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  272. FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
  273. };
  274. static const struct can_bittiming_const flexcan_bittiming_const = {
  275. .name = DRV_NAME,
  276. .tseg1_min = 4,
  277. .tseg1_max = 16,
  278. .tseg2_min = 2,
  279. .tseg2_max = 8,
  280. .sjw_max = 4,
  281. .brp_min = 1,
  282. .brp_max = 256,
  283. .brp_inc = 1,
  284. };
  285. /* Abstract off the read/write for arm versus ppc. This
  286. * assumes that PPC uses big-endian registers and everything
  287. * else uses little-endian registers, independent of CPU
  288. * endianness.
  289. */
  290. #if defined(CONFIG_PPC)
  291. static inline u32 flexcan_read(void __iomem *addr)
  292. {
  293. return in_be32(addr);
  294. }
  295. static inline void flexcan_write(u32 val, void __iomem *addr)
  296. {
  297. out_be32(addr, val);
  298. }
  299. #else
  300. static inline u32 flexcan_read(void __iomem *addr)
  301. {
  302. return readl(addr);
  303. }
  304. static inline void flexcan_write(u32 val, void __iomem *addr)
  305. {
  306. writel(val, addr);
  307. }
  308. #endif
  309. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  310. {
  311. if (!priv->reg_xceiver)
  312. return 0;
  313. return regulator_enable(priv->reg_xceiver);
  314. }
  315. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  316. {
  317. if (!priv->reg_xceiver)
  318. return 0;
  319. return regulator_disable(priv->reg_xceiver);
  320. }
  321. static int flexcan_chip_enable(struct flexcan_priv *priv)
  322. {
  323. struct flexcan_regs __iomem *regs = priv->regs;
  324. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  325. u32 reg;
  326. reg = flexcan_read(&regs->mcr);
  327. reg &= ~FLEXCAN_MCR_MDIS;
  328. flexcan_write(reg, &regs->mcr);
  329. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  330. udelay(10);
  331. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  332. return -ETIMEDOUT;
  333. return 0;
  334. }
  335. static int flexcan_chip_disable(struct flexcan_priv *priv)
  336. {
  337. struct flexcan_regs __iomem *regs = priv->regs;
  338. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  339. u32 reg;
  340. reg = flexcan_read(&regs->mcr);
  341. reg |= FLEXCAN_MCR_MDIS;
  342. flexcan_write(reg, &regs->mcr);
  343. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  344. udelay(10);
  345. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  346. return -ETIMEDOUT;
  347. return 0;
  348. }
  349. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  350. {
  351. struct flexcan_regs __iomem *regs = priv->regs;
  352. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  353. u32 reg;
  354. reg = flexcan_read(&regs->mcr);
  355. reg |= FLEXCAN_MCR_HALT;
  356. flexcan_write(reg, &regs->mcr);
  357. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  358. udelay(100);
  359. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  360. return -ETIMEDOUT;
  361. return 0;
  362. }
  363. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  364. {
  365. struct flexcan_regs __iomem *regs = priv->regs;
  366. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  367. u32 reg;
  368. reg = flexcan_read(&regs->mcr);
  369. reg &= ~FLEXCAN_MCR_HALT;
  370. flexcan_write(reg, &regs->mcr);
  371. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  372. udelay(10);
  373. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  374. return -ETIMEDOUT;
  375. return 0;
  376. }
  377. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  378. {
  379. struct flexcan_regs __iomem *regs = priv->regs;
  380. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  381. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  382. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  383. udelay(10);
  384. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  385. return -ETIMEDOUT;
  386. return 0;
  387. }
  388. static int __flexcan_get_berr_counter(const struct net_device *dev,
  389. struct can_berr_counter *bec)
  390. {
  391. const struct flexcan_priv *priv = netdev_priv(dev);
  392. struct flexcan_regs __iomem *regs = priv->regs;
  393. u32 reg = flexcan_read(&regs->ecr);
  394. bec->txerr = (reg >> 0) & 0xff;
  395. bec->rxerr = (reg >> 8) & 0xff;
  396. return 0;
  397. }
  398. static int flexcan_get_berr_counter(const struct net_device *dev,
  399. struct can_berr_counter *bec)
  400. {
  401. const struct flexcan_priv *priv = netdev_priv(dev);
  402. int err;
  403. err = clk_prepare_enable(priv->clk_ipg);
  404. if (err)
  405. return err;
  406. err = clk_prepare_enable(priv->clk_per);
  407. if (err)
  408. goto out_disable_ipg;
  409. err = __flexcan_get_berr_counter(dev, bec);
  410. clk_disable_unprepare(priv->clk_per);
  411. out_disable_ipg:
  412. clk_disable_unprepare(priv->clk_ipg);
  413. return err;
  414. }
  415. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  416. {
  417. const struct flexcan_priv *priv = netdev_priv(dev);
  418. struct can_frame *cf = (struct can_frame *)skb->data;
  419. u32 can_id;
  420. u32 data;
  421. u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
  422. if (can_dropped_invalid_skb(dev, skb))
  423. return NETDEV_TX_OK;
  424. netif_stop_queue(dev);
  425. if (cf->can_id & CAN_EFF_FLAG) {
  426. can_id = cf->can_id & CAN_EFF_MASK;
  427. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  428. } else {
  429. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  430. }
  431. if (cf->can_id & CAN_RTR_FLAG)
  432. ctrl |= FLEXCAN_MB_CNT_RTR;
  433. if (cf->can_dlc > 0) {
  434. data = be32_to_cpup((__be32 *)&cf->data[0]);
  435. flexcan_write(data, &priv->tx_mb->data[0]);
  436. }
  437. if (cf->can_dlc > 3) {
  438. data = be32_to_cpup((__be32 *)&cf->data[4]);
  439. flexcan_write(data, &priv->tx_mb->data[1]);
  440. }
  441. can_put_echo_skb(skb, dev, 0);
  442. flexcan_write(can_id, &priv->tx_mb->can_id);
  443. flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
  444. /* Errata ERR005829 step8:
  445. * Write twice INACTIVE(0x8) code to first MB.
  446. */
  447. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  448. &priv->tx_mb_reserved->can_ctrl);
  449. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  450. &priv->tx_mb_reserved->can_ctrl);
  451. return NETDEV_TX_OK;
  452. }
  453. static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
  454. {
  455. struct flexcan_priv *priv = netdev_priv(dev);
  456. struct sk_buff *skb;
  457. struct can_frame *cf;
  458. bool rx_errors = false, tx_errors = false;
  459. skb = alloc_can_err_skb(dev, &cf);
  460. if (unlikely(!skb))
  461. return;
  462. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  463. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  464. netdev_dbg(dev, "BIT1_ERR irq\n");
  465. cf->data[2] |= CAN_ERR_PROT_BIT1;
  466. tx_errors = true;
  467. }
  468. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  469. netdev_dbg(dev, "BIT0_ERR irq\n");
  470. cf->data[2] |= CAN_ERR_PROT_BIT0;
  471. tx_errors = true;
  472. }
  473. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  474. netdev_dbg(dev, "ACK_ERR irq\n");
  475. cf->can_id |= CAN_ERR_ACK;
  476. cf->data[3] = CAN_ERR_PROT_LOC_ACK;
  477. tx_errors = true;
  478. }
  479. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  480. netdev_dbg(dev, "CRC_ERR irq\n");
  481. cf->data[2] |= CAN_ERR_PROT_BIT;
  482. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
  483. rx_errors = true;
  484. }
  485. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  486. netdev_dbg(dev, "FRM_ERR irq\n");
  487. cf->data[2] |= CAN_ERR_PROT_FORM;
  488. rx_errors = true;
  489. }
  490. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  491. netdev_dbg(dev, "STF_ERR irq\n");
  492. cf->data[2] |= CAN_ERR_PROT_STUFF;
  493. rx_errors = true;
  494. }
  495. priv->can.can_stats.bus_error++;
  496. if (rx_errors)
  497. dev->stats.rx_errors++;
  498. if (tx_errors)
  499. dev->stats.tx_errors++;
  500. can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
  501. }
  502. static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
  503. {
  504. struct flexcan_priv *priv = netdev_priv(dev);
  505. struct sk_buff *skb;
  506. struct can_frame *cf;
  507. enum can_state new_state, rx_state, tx_state;
  508. int flt;
  509. struct can_berr_counter bec;
  510. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  511. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  512. tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
  513. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  514. rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
  515. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  516. new_state = max(tx_state, rx_state);
  517. } else {
  518. __flexcan_get_berr_counter(dev, &bec);
  519. new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
  520. CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
  521. rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
  522. tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
  523. }
  524. /* state hasn't changed */
  525. if (likely(new_state == priv->can.state))
  526. return;
  527. skb = alloc_can_err_skb(dev, &cf);
  528. if (unlikely(!skb))
  529. return;
  530. can_change_state(dev, cf, tx_state, rx_state);
  531. if (unlikely(new_state == CAN_STATE_BUS_OFF))
  532. can_bus_off(dev);
  533. can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
  534. }
  535. static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
  536. {
  537. return container_of(offload, struct flexcan_priv, offload);
  538. }
  539. static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
  540. struct can_frame *cf,
  541. u32 *timestamp, unsigned int n)
  542. {
  543. struct flexcan_priv *priv = rx_offload_to_priv(offload);
  544. struct flexcan_regs __iomem *regs = priv->regs;
  545. struct flexcan_mb __iomem *mb = &regs->mb[n];
  546. u32 reg_ctrl, reg_id, reg_iflag1;
  547. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  548. u32 code;
  549. do {
  550. reg_ctrl = flexcan_read(&mb->can_ctrl);
  551. } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
  552. /* is this MB empty? */
  553. code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
  554. if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
  555. (code != FLEXCAN_MB_CODE_RX_OVERRUN))
  556. return 0;
  557. if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
  558. /* This MB was overrun, we lost data */
  559. offload->dev->stats.rx_over_errors++;
  560. offload->dev->stats.rx_errors++;
  561. }
  562. } else {
  563. reg_iflag1 = flexcan_read(&regs->iflag1);
  564. if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
  565. return 0;
  566. reg_ctrl = flexcan_read(&mb->can_ctrl);
  567. }
  568. /* increase timstamp to full 32 bit */
  569. *timestamp = reg_ctrl << 16;
  570. reg_id = flexcan_read(&mb->can_id);
  571. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  572. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  573. else
  574. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  575. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  576. cf->can_id |= CAN_RTR_FLAG;
  577. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  578. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  579. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  580. /* mark as read */
  581. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  582. /* Clear IRQ */
  583. if (n < 32)
  584. flexcan_write(BIT(n), &regs->iflag1);
  585. else
  586. flexcan_write(BIT(n - 32), &regs->iflag2);
  587. } else {
  588. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  589. flexcan_read(&regs->timer);
  590. }
  591. return 1;
  592. }
  593. static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
  594. {
  595. struct flexcan_regs __iomem *regs = priv->regs;
  596. u32 iflag1, iflag2;
  597. iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
  598. iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
  599. ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
  600. return (u64)iflag2 << 32 | iflag1;
  601. }
  602. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  603. {
  604. struct net_device *dev = dev_id;
  605. struct net_device_stats *stats = &dev->stats;
  606. struct flexcan_priv *priv = netdev_priv(dev);
  607. struct flexcan_regs __iomem *regs = priv->regs;
  608. irqreturn_t handled = IRQ_NONE;
  609. u32 reg_iflag1, reg_esr;
  610. reg_iflag1 = flexcan_read(&regs->iflag1);
  611. /* reception interrupt */
  612. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  613. u64 reg_iflag;
  614. int ret;
  615. while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
  616. handled = IRQ_HANDLED;
  617. ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
  618. reg_iflag);
  619. if (!ret)
  620. break;
  621. }
  622. } else {
  623. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
  624. handled = IRQ_HANDLED;
  625. can_rx_offload_irq_offload_fifo(&priv->offload);
  626. }
  627. /* FIFO overflow interrupt */
  628. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  629. handled = IRQ_HANDLED;
  630. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  631. dev->stats.rx_over_errors++;
  632. dev->stats.rx_errors++;
  633. }
  634. }
  635. /* transmission complete interrupt */
  636. if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
  637. handled = IRQ_HANDLED;
  638. stats->tx_bytes += can_get_echo_skb(dev, 0);
  639. stats->tx_packets++;
  640. can_led_event(dev, CAN_LED_EVENT_TX);
  641. /* after sending a RTR frame MB is in RX mode */
  642. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  643. &priv->tx_mb->can_ctrl);
  644. flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
  645. netif_wake_queue(dev);
  646. }
  647. reg_esr = flexcan_read(&regs->esr);
  648. /* ACK all bus error and state change IRQ sources */
  649. if (reg_esr & FLEXCAN_ESR_ALL_INT) {
  650. handled = IRQ_HANDLED;
  651. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  652. }
  653. /* state change interrupt */
  654. if (reg_esr & FLEXCAN_ESR_ERR_STATE)
  655. flexcan_irq_state(dev, reg_esr);
  656. /* bus error IRQ - handle if bus error reporting is activated */
  657. if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
  658. (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
  659. flexcan_irq_bus_err(dev, reg_esr);
  660. return handled;
  661. }
  662. static void flexcan_set_bittiming(struct net_device *dev)
  663. {
  664. const struct flexcan_priv *priv = netdev_priv(dev);
  665. const struct can_bittiming *bt = &priv->can.bittiming;
  666. struct flexcan_regs __iomem *regs = priv->regs;
  667. u32 reg;
  668. reg = flexcan_read(&regs->ctrl);
  669. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  670. FLEXCAN_CTRL_RJW(0x3) |
  671. FLEXCAN_CTRL_PSEG1(0x7) |
  672. FLEXCAN_CTRL_PSEG2(0x7) |
  673. FLEXCAN_CTRL_PROPSEG(0x7) |
  674. FLEXCAN_CTRL_LPB |
  675. FLEXCAN_CTRL_SMP |
  676. FLEXCAN_CTRL_LOM);
  677. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  678. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  679. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  680. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  681. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  682. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  683. reg |= FLEXCAN_CTRL_LPB;
  684. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  685. reg |= FLEXCAN_CTRL_LOM;
  686. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  687. reg |= FLEXCAN_CTRL_SMP;
  688. netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
  689. flexcan_write(reg, &regs->ctrl);
  690. /* print chip status */
  691. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  692. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  693. }
  694. /* flexcan_chip_start
  695. *
  696. * this functions is entered with clocks enabled
  697. *
  698. */
  699. static int flexcan_chip_start(struct net_device *dev)
  700. {
  701. struct flexcan_priv *priv = netdev_priv(dev);
  702. struct flexcan_regs __iomem *regs = priv->regs;
  703. u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
  704. int err, i;
  705. /* enable module */
  706. err = flexcan_chip_enable(priv);
  707. if (err)
  708. return err;
  709. /* soft reset */
  710. err = flexcan_chip_softreset(priv);
  711. if (err)
  712. goto out_chip_disable;
  713. flexcan_set_bittiming(dev);
  714. /* MCR
  715. *
  716. * enable freeze
  717. * enable fifo
  718. * halt now
  719. * only supervisor access
  720. * enable warning int
  721. * disable local echo
  722. * enable individual RX masking
  723. * choose format C
  724. * set max mailbox number
  725. */
  726. reg_mcr = flexcan_read(&regs->mcr);
  727. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  728. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
  729. FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
  730. FLEXCAN_MCR_IDAM_C;
  731. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  732. reg_mcr &= ~FLEXCAN_MCR_FEN;
  733. reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
  734. } else {
  735. reg_mcr |= FLEXCAN_MCR_FEN |
  736. FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
  737. }
  738. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  739. flexcan_write(reg_mcr, &regs->mcr);
  740. /* CTRL
  741. *
  742. * disable timer sync feature
  743. *
  744. * disable auto busoff recovery
  745. * transmit lowest buffer first
  746. *
  747. * enable tx and rx warning interrupt
  748. * enable bus off interrupt
  749. * (== FLEXCAN_CTRL_ERR_STATE)
  750. */
  751. reg_ctrl = flexcan_read(&regs->ctrl);
  752. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  753. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  754. FLEXCAN_CTRL_ERR_STATE;
  755. /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  756. * on most Flexcan cores, too. Otherwise we don't get
  757. * any error warning or passive interrupts.
  758. */
  759. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
  760. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  761. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  762. else
  763. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  764. /* save for later use */
  765. priv->reg_ctrl_default = reg_ctrl;
  766. /* leave interrupts disabled for now */
  767. reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
  768. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  769. flexcan_write(reg_ctrl, &regs->ctrl);
  770. if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
  771. reg_ctrl2 = flexcan_read(&regs->ctrl2);
  772. reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
  773. flexcan_write(reg_ctrl2, &regs->ctrl2);
  774. }
  775. /* clear and invalidate all mailboxes first */
  776. for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
  777. flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  778. &regs->mb[i].can_ctrl);
  779. }
  780. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  781. for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
  782. flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
  783. &regs->mb[i].can_ctrl);
  784. }
  785. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  786. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  787. &priv->tx_mb_reserved->can_ctrl);
  788. /* mark TX mailbox as INACTIVE */
  789. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  790. &priv->tx_mb->can_ctrl);
  791. /* acceptance mask/acceptance code (accept everything) */
  792. flexcan_write(0x0, &regs->rxgmask);
  793. flexcan_write(0x0, &regs->rx14mask);
  794. flexcan_write(0x0, &regs->rx15mask);
  795. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
  796. flexcan_write(0x0, &regs->rxfgmask);
  797. /* clear acceptance filters */
  798. for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
  799. flexcan_write(0, &regs->rximr[i]);
  800. /* On Vybrid, disable memory error detection interrupts
  801. * and freeze mode.
  802. * This also works around errata e5295 which generates
  803. * false positive memory errors and put the device in
  804. * freeze mode.
  805. */
  806. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
  807. /* Follow the protocol as described in "Detection
  808. * and Correction of Memory Errors" to write to
  809. * MECR register
  810. */
  811. reg_ctrl2 = flexcan_read(&regs->ctrl2);
  812. reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
  813. flexcan_write(reg_ctrl2, &regs->ctrl2);
  814. reg_mecr = flexcan_read(&regs->mecr);
  815. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  816. flexcan_write(reg_mecr, &regs->mecr);
  817. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  818. FLEXCAN_MECR_FANCEI_MSK);
  819. flexcan_write(reg_mecr, &regs->mecr);
  820. }
  821. err = flexcan_transceiver_enable(priv);
  822. if (err)
  823. goto out_chip_disable;
  824. /* synchronize with the can bus */
  825. err = flexcan_chip_unfreeze(priv);
  826. if (err)
  827. goto out_transceiver_disable;
  828. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  829. /* enable interrupts atomically */
  830. disable_irq(dev->irq);
  831. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  832. flexcan_write(priv->reg_imask1_default, &regs->imask1);
  833. flexcan_write(priv->reg_imask2_default, &regs->imask2);
  834. enable_irq(dev->irq);
  835. /* print chip status */
  836. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  837. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  838. return 0;
  839. out_transceiver_disable:
  840. flexcan_transceiver_disable(priv);
  841. out_chip_disable:
  842. flexcan_chip_disable(priv);
  843. return err;
  844. }
  845. /* flexcan_chip_stop
  846. *
  847. * this functions is entered with clocks enabled
  848. */
  849. static void flexcan_chip_stop(struct net_device *dev)
  850. {
  851. struct flexcan_priv *priv = netdev_priv(dev);
  852. struct flexcan_regs __iomem *regs = priv->regs;
  853. /* freeze + disable module */
  854. flexcan_chip_freeze(priv);
  855. flexcan_chip_disable(priv);
  856. /* Disable all interrupts */
  857. flexcan_write(0, &regs->imask2);
  858. flexcan_write(0, &regs->imask1);
  859. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  860. &regs->ctrl);
  861. flexcan_transceiver_disable(priv);
  862. priv->can.state = CAN_STATE_STOPPED;
  863. }
  864. static int flexcan_open(struct net_device *dev)
  865. {
  866. struct flexcan_priv *priv = netdev_priv(dev);
  867. int err;
  868. err = clk_prepare_enable(priv->clk_ipg);
  869. if (err)
  870. return err;
  871. err = clk_prepare_enable(priv->clk_per);
  872. if (err)
  873. goto out_disable_ipg;
  874. err = open_candev(dev);
  875. if (err)
  876. goto out_disable_per;
  877. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  878. if (err)
  879. goto out_close;
  880. /* start chip and queuing */
  881. err = flexcan_chip_start(dev);
  882. if (err)
  883. goto out_free_irq;
  884. can_led_event(dev, CAN_LED_EVENT_OPEN);
  885. can_rx_offload_enable(&priv->offload);
  886. netif_start_queue(dev);
  887. return 0;
  888. out_free_irq:
  889. free_irq(dev->irq, dev);
  890. out_close:
  891. close_candev(dev);
  892. out_disable_per:
  893. clk_disable_unprepare(priv->clk_per);
  894. out_disable_ipg:
  895. clk_disable_unprepare(priv->clk_ipg);
  896. return err;
  897. }
  898. static int flexcan_close(struct net_device *dev)
  899. {
  900. struct flexcan_priv *priv = netdev_priv(dev);
  901. netif_stop_queue(dev);
  902. can_rx_offload_disable(&priv->offload);
  903. flexcan_chip_stop(dev);
  904. free_irq(dev->irq, dev);
  905. clk_disable_unprepare(priv->clk_per);
  906. clk_disable_unprepare(priv->clk_ipg);
  907. close_candev(dev);
  908. can_led_event(dev, CAN_LED_EVENT_STOP);
  909. return 0;
  910. }
  911. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  912. {
  913. int err;
  914. switch (mode) {
  915. case CAN_MODE_START:
  916. err = flexcan_chip_start(dev);
  917. if (err)
  918. return err;
  919. netif_wake_queue(dev);
  920. break;
  921. default:
  922. return -EOPNOTSUPP;
  923. }
  924. return 0;
  925. }
  926. static const struct net_device_ops flexcan_netdev_ops = {
  927. .ndo_open = flexcan_open,
  928. .ndo_stop = flexcan_close,
  929. .ndo_start_xmit = flexcan_start_xmit,
  930. .ndo_change_mtu = can_change_mtu,
  931. };
  932. static int register_flexcandev(struct net_device *dev)
  933. {
  934. struct flexcan_priv *priv = netdev_priv(dev);
  935. struct flexcan_regs __iomem *regs = priv->regs;
  936. u32 reg, err;
  937. err = clk_prepare_enable(priv->clk_ipg);
  938. if (err)
  939. return err;
  940. err = clk_prepare_enable(priv->clk_per);
  941. if (err)
  942. goto out_disable_ipg;
  943. /* select "bus clock", chip must be disabled */
  944. err = flexcan_chip_disable(priv);
  945. if (err)
  946. goto out_disable_per;
  947. reg = flexcan_read(&regs->ctrl);
  948. reg |= FLEXCAN_CTRL_CLK_SRC;
  949. flexcan_write(reg, &regs->ctrl);
  950. err = flexcan_chip_enable(priv);
  951. if (err)
  952. goto out_chip_disable;
  953. /* set freeze, halt and activate FIFO, restrict register access */
  954. reg = flexcan_read(&regs->mcr);
  955. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  956. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  957. flexcan_write(reg, &regs->mcr);
  958. /* Currently we only support newer versions of this core
  959. * featuring a RX hardware FIFO (although this driver doesn't
  960. * make use of it on some cores). Older cores, found on some
  961. * Coldfire derivates are not tested.
  962. */
  963. reg = flexcan_read(&regs->mcr);
  964. if (!(reg & FLEXCAN_MCR_FEN)) {
  965. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  966. err = -ENODEV;
  967. goto out_chip_disable;
  968. }
  969. err = register_candev(dev);
  970. /* disable core and turn off clocks */
  971. out_chip_disable:
  972. flexcan_chip_disable(priv);
  973. out_disable_per:
  974. clk_disable_unprepare(priv->clk_per);
  975. out_disable_ipg:
  976. clk_disable_unprepare(priv->clk_ipg);
  977. return err;
  978. }
  979. static void unregister_flexcandev(struct net_device *dev)
  980. {
  981. unregister_candev(dev);
  982. }
  983. static const struct of_device_id flexcan_of_match[] = {
  984. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  985. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  986. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  987. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  988. { /* sentinel */ },
  989. };
  990. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  991. static const struct platform_device_id flexcan_id_table[] = {
  992. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  993. { /* sentinel */ },
  994. };
  995. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  996. static int flexcan_probe(struct platform_device *pdev)
  997. {
  998. const struct of_device_id *of_id;
  999. const struct flexcan_devtype_data *devtype_data;
  1000. struct net_device *dev;
  1001. struct flexcan_priv *priv;
  1002. struct regulator *reg_xceiver;
  1003. struct resource *mem;
  1004. struct clk *clk_ipg = NULL, *clk_per = NULL;
  1005. struct flexcan_regs __iomem *regs;
  1006. int err, irq;
  1007. u32 clock_freq = 0;
  1008. reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1009. if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
  1010. return -EPROBE_DEFER;
  1011. else if (IS_ERR(reg_xceiver))
  1012. reg_xceiver = NULL;
  1013. if (pdev->dev.of_node)
  1014. of_property_read_u32(pdev->dev.of_node,
  1015. "clock-frequency", &clock_freq);
  1016. if (!clock_freq) {
  1017. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1018. if (IS_ERR(clk_ipg)) {
  1019. dev_err(&pdev->dev, "no ipg clock defined\n");
  1020. return PTR_ERR(clk_ipg);
  1021. }
  1022. clk_per = devm_clk_get(&pdev->dev, "per");
  1023. if (IS_ERR(clk_per)) {
  1024. dev_err(&pdev->dev, "no per clock defined\n");
  1025. return PTR_ERR(clk_per);
  1026. }
  1027. clock_freq = clk_get_rate(clk_per);
  1028. }
  1029. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1030. irq = platform_get_irq(pdev, 0);
  1031. if (irq <= 0)
  1032. return -ENODEV;
  1033. regs = devm_ioremap_resource(&pdev->dev, mem);
  1034. if (IS_ERR(regs))
  1035. return PTR_ERR(regs);
  1036. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1037. if (of_id) {
  1038. devtype_data = of_id->data;
  1039. } else if (platform_get_device_id(pdev)->driver_data) {
  1040. devtype_data = (struct flexcan_devtype_data *)
  1041. platform_get_device_id(pdev)->driver_data;
  1042. } else {
  1043. return -ENODEV;
  1044. }
  1045. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1046. if (!dev)
  1047. return -ENOMEM;
  1048. platform_set_drvdata(pdev, dev);
  1049. SET_NETDEV_DEV(dev, &pdev->dev);
  1050. dev->netdev_ops = &flexcan_netdev_ops;
  1051. dev->irq = irq;
  1052. dev->flags |= IFF_ECHO;
  1053. priv = netdev_priv(dev);
  1054. priv->can.clock.freq = clock_freq;
  1055. priv->can.bittiming_const = &flexcan_bittiming_const;
  1056. priv->can.do_set_mode = flexcan_set_mode;
  1057. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1058. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1059. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1060. CAN_CTRLMODE_BERR_REPORTING;
  1061. priv->regs = regs;
  1062. priv->clk_ipg = clk_ipg;
  1063. priv->clk_per = clk_per;
  1064. priv->devtype_data = devtype_data;
  1065. priv->reg_xceiver = reg_xceiver;
  1066. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  1067. priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
  1068. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
  1069. } else {
  1070. priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
  1071. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
  1072. }
  1073. priv->tx_mb = &regs->mb[priv->tx_mb_idx];
  1074. priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
  1075. priv->reg_imask2_default = 0;
  1076. priv->offload.mailbox_read = flexcan_mailbox_read;
  1077. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  1078. u64 imask;
  1079. priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
  1080. priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
  1081. imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
  1082. priv->reg_imask1_default |= imask;
  1083. priv->reg_imask2_default |= imask >> 32;
  1084. err = can_rx_offload_add_timestamp(dev, &priv->offload);
  1085. } else {
  1086. priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
  1087. FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
  1088. err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
  1089. }
  1090. if (err)
  1091. goto failed_offload;
  1092. err = register_flexcandev(dev);
  1093. if (err) {
  1094. dev_err(&pdev->dev, "registering netdev failed\n");
  1095. goto failed_register;
  1096. }
  1097. devm_can_led_init(dev);
  1098. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1099. priv->regs, dev->irq);
  1100. return 0;
  1101. failed_offload:
  1102. failed_register:
  1103. free_candev(dev);
  1104. return err;
  1105. }
  1106. static int flexcan_remove(struct platform_device *pdev)
  1107. {
  1108. struct net_device *dev = platform_get_drvdata(pdev);
  1109. struct flexcan_priv *priv = netdev_priv(dev);
  1110. unregister_flexcandev(dev);
  1111. can_rx_offload_del(&priv->offload);
  1112. free_candev(dev);
  1113. return 0;
  1114. }
  1115. static int __maybe_unused flexcan_suspend(struct device *device)
  1116. {
  1117. struct net_device *dev = dev_get_drvdata(device);
  1118. struct flexcan_priv *priv = netdev_priv(dev);
  1119. int err;
  1120. if (netif_running(dev)) {
  1121. err = flexcan_chip_disable(priv);
  1122. if (err)
  1123. return err;
  1124. netif_stop_queue(dev);
  1125. netif_device_detach(dev);
  1126. }
  1127. priv->can.state = CAN_STATE_SLEEPING;
  1128. return 0;
  1129. }
  1130. static int __maybe_unused flexcan_resume(struct device *device)
  1131. {
  1132. struct net_device *dev = dev_get_drvdata(device);
  1133. struct flexcan_priv *priv = netdev_priv(dev);
  1134. int err;
  1135. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1136. if (netif_running(dev)) {
  1137. netif_device_attach(dev);
  1138. netif_start_queue(dev);
  1139. err = flexcan_chip_enable(priv);
  1140. if (err)
  1141. return err;
  1142. }
  1143. return 0;
  1144. }
  1145. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1146. static struct platform_driver flexcan_driver = {
  1147. .driver = {
  1148. .name = DRV_NAME,
  1149. .pm = &flexcan_pm_ops,
  1150. .of_match_table = flexcan_of_match,
  1151. },
  1152. .probe = flexcan_probe,
  1153. .remove = flexcan_remove,
  1154. .id_table = flexcan_id_table,
  1155. };
  1156. module_platform_driver(flexcan_driver);
  1157. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1158. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1159. MODULE_LICENSE("GPL v2");
  1160. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");