denali.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * NAND Flash Controller Device Driver
  3. * Copyright (c) 2009 - 2010, Intel Corporation and its suppliers.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. #ifndef __DENALI_H__
  20. #define __DENALI_H__
  21. #include <linux/bitops.h>
  22. #include <linux/mtd/rawnand.h>
  23. #define DEVICE_RESET 0x0
  24. #define DEVICE_RESET__BANK(bank) BIT(bank)
  25. #define TRANSFER_SPARE_REG 0x10
  26. #define TRANSFER_SPARE_REG__FLAG BIT(0)
  27. #define LOAD_WAIT_CNT 0x20
  28. #define LOAD_WAIT_CNT__VALUE GENMASK(15, 0)
  29. #define PROGRAM_WAIT_CNT 0x30
  30. #define PROGRAM_WAIT_CNT__VALUE GENMASK(15, 0)
  31. #define ERASE_WAIT_CNT 0x40
  32. #define ERASE_WAIT_CNT__VALUE GENMASK(15, 0)
  33. #define INT_MON_CYCCNT 0x50
  34. #define INT_MON_CYCCNT__VALUE GENMASK(15, 0)
  35. #define RB_PIN_ENABLED 0x60
  36. #define RB_PIN_ENABLED__BANK(bank) BIT(bank)
  37. #define MULTIPLANE_OPERATION 0x70
  38. #define MULTIPLANE_OPERATION__FLAG BIT(0)
  39. #define MULTIPLANE_READ_ENABLE 0x80
  40. #define MULTIPLANE_READ_ENABLE__FLAG BIT(0)
  41. #define COPYBACK_DISABLE 0x90
  42. #define COPYBACK_DISABLE__FLAG BIT(0)
  43. #define CACHE_WRITE_ENABLE 0xa0
  44. #define CACHE_WRITE_ENABLE__FLAG BIT(0)
  45. #define CACHE_READ_ENABLE 0xb0
  46. #define CACHE_READ_ENABLE__FLAG BIT(0)
  47. #define PREFETCH_MODE 0xc0
  48. #define PREFETCH_MODE__PREFETCH_EN BIT(0)
  49. #define PREFETCH_MODE__PREFETCH_BURST_LENGTH GENMASK(15, 4)
  50. #define CHIP_ENABLE_DONT_CARE 0xd0
  51. #define CHIP_EN_DONT_CARE__FLAG BIT(0)
  52. #define ECC_ENABLE 0xe0
  53. #define ECC_ENABLE__FLAG BIT(0)
  54. #define GLOBAL_INT_ENABLE 0xf0
  55. #define GLOBAL_INT_EN_FLAG BIT(0)
  56. #define TWHR2_AND_WE_2_RE 0x100
  57. #define TWHR2_AND_WE_2_RE__WE_2_RE GENMASK(5, 0)
  58. #define TWHR2_AND_WE_2_RE__TWHR2 GENMASK(13, 8)
  59. #define TCWAW_AND_ADDR_2_DATA 0x110
  60. /* The width of ADDR_2_DATA is 6 bit for old IP, 7 bit for new IP */
  61. #define TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA GENMASK(6, 0)
  62. #define TCWAW_AND_ADDR_2_DATA__TCWAW GENMASK(13, 8)
  63. #define RE_2_WE 0x120
  64. #define RE_2_WE__VALUE GENMASK(5, 0)
  65. #define ACC_CLKS 0x130
  66. #define ACC_CLKS__VALUE GENMASK(3, 0)
  67. #define NUMBER_OF_PLANES 0x140
  68. #define NUMBER_OF_PLANES__VALUE GENMASK(2, 0)
  69. #define PAGES_PER_BLOCK 0x150
  70. #define PAGES_PER_BLOCK__VALUE GENMASK(15, 0)
  71. #define DEVICE_WIDTH 0x160
  72. #define DEVICE_WIDTH__VALUE GENMASK(1, 0)
  73. #define DEVICE_MAIN_AREA_SIZE 0x170
  74. #define DEVICE_MAIN_AREA_SIZE__VALUE GENMASK(15, 0)
  75. #define DEVICE_SPARE_AREA_SIZE 0x180
  76. #define DEVICE_SPARE_AREA_SIZE__VALUE GENMASK(15, 0)
  77. #define TWO_ROW_ADDR_CYCLES 0x190
  78. #define TWO_ROW_ADDR_CYCLES__FLAG BIT(0)
  79. #define MULTIPLANE_ADDR_RESTRICT 0x1a0
  80. #define MULTIPLANE_ADDR_RESTRICT__FLAG BIT(0)
  81. #define ECC_CORRECTION 0x1b0
  82. #define ECC_CORRECTION__VALUE GENMASK(4, 0)
  83. #define ECC_CORRECTION__ERASE_THRESHOLD GENMASK(31, 16)
  84. #define MAKE_ECC_CORRECTION(val, thresh) \
  85. (((val) & (ECC_CORRECTION__VALUE)) | \
  86. (((thresh) << 16) & (ECC_CORRECTION__ERASE_THRESHOLD)))
  87. #define READ_MODE 0x1c0
  88. #define READ_MODE__VALUE GENMASK(3, 0)
  89. #define WRITE_MODE 0x1d0
  90. #define WRITE_MODE__VALUE GENMASK(3, 0)
  91. #define COPYBACK_MODE 0x1e0
  92. #define COPYBACK_MODE__VALUE GENMASK(3, 0)
  93. #define RDWR_EN_LO_CNT 0x1f0
  94. #define RDWR_EN_LO_CNT__VALUE GENMASK(4, 0)
  95. #define RDWR_EN_HI_CNT 0x200
  96. #define RDWR_EN_HI_CNT__VALUE GENMASK(4, 0)
  97. #define MAX_RD_DELAY 0x210
  98. #define MAX_RD_DELAY__VALUE GENMASK(3, 0)
  99. #define CS_SETUP_CNT 0x220
  100. #define CS_SETUP_CNT__VALUE GENMASK(4, 0)
  101. #define CS_SETUP_CNT__TWB GENMASK(17, 12)
  102. #define SPARE_AREA_SKIP_BYTES 0x230
  103. #define SPARE_AREA_SKIP_BYTES__VALUE GENMASK(5, 0)
  104. #define SPARE_AREA_MARKER 0x240
  105. #define SPARE_AREA_MARKER__VALUE GENMASK(15, 0)
  106. #define DEVICES_CONNECTED 0x250
  107. #define DEVICES_CONNECTED__VALUE GENMASK(2, 0)
  108. #define DIE_MASK 0x260
  109. #define DIE_MASK__VALUE GENMASK(7, 0)
  110. #define FIRST_BLOCK_OF_NEXT_PLANE 0x270
  111. #define FIRST_BLOCK_OF_NEXT_PLANE__VALUE GENMASK(15, 0)
  112. #define WRITE_PROTECT 0x280
  113. #define WRITE_PROTECT__FLAG BIT(0)
  114. #define RE_2_RE 0x290
  115. #define RE_2_RE__VALUE GENMASK(5, 0)
  116. #define MANUFACTURER_ID 0x300
  117. #define MANUFACTURER_ID__VALUE GENMASK(7, 0)
  118. #define DEVICE_ID 0x310
  119. #define DEVICE_ID__VALUE GENMASK(7, 0)
  120. #define DEVICE_PARAM_0 0x320
  121. #define DEVICE_PARAM_0__VALUE GENMASK(7, 0)
  122. #define DEVICE_PARAM_1 0x330
  123. #define DEVICE_PARAM_1__VALUE GENMASK(7, 0)
  124. #define DEVICE_PARAM_2 0x340
  125. #define DEVICE_PARAM_2__VALUE GENMASK(7, 0)
  126. #define LOGICAL_PAGE_DATA_SIZE 0x350
  127. #define LOGICAL_PAGE_DATA_SIZE__VALUE GENMASK(15, 0)
  128. #define LOGICAL_PAGE_SPARE_SIZE 0x360
  129. #define LOGICAL_PAGE_SPARE_SIZE__VALUE GENMASK(15, 0)
  130. #define REVISION 0x370
  131. #define REVISION__VALUE GENMASK(15, 0)
  132. #define ONFI_DEVICE_FEATURES 0x380
  133. #define ONFI_DEVICE_FEATURES__VALUE GENMASK(5, 0)
  134. #define ONFI_OPTIONAL_COMMANDS 0x390
  135. #define ONFI_OPTIONAL_COMMANDS__VALUE GENMASK(5, 0)
  136. #define ONFI_TIMING_MODE 0x3a0
  137. #define ONFI_TIMING_MODE__VALUE GENMASK(5, 0)
  138. #define ONFI_PGM_CACHE_TIMING_MODE 0x3b0
  139. #define ONFI_PGM_CACHE_TIMING_MODE__VALUE GENMASK(5, 0)
  140. #define ONFI_DEVICE_NO_OF_LUNS 0x3c0
  141. #define ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS GENMASK(7, 0)
  142. #define ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE BIT(8)
  143. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L 0x3d0
  144. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE GENMASK(15, 0)
  145. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U 0x3e0
  146. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE GENMASK(15, 0)
  147. #define FEATURES 0x3f0
  148. #define FEATURES__N_BANKS GENMASK(1, 0)
  149. #define FEATURES__ECC_MAX_ERR GENMASK(5, 2)
  150. #define FEATURES__DMA BIT(6)
  151. #define FEATURES__CMD_DMA BIT(7)
  152. #define FEATURES__PARTITION BIT(8)
  153. #define FEATURES__XDMA_SIDEBAND BIT(9)
  154. #define FEATURES__GPREG BIT(10)
  155. #define FEATURES__INDEX_ADDR BIT(11)
  156. #define TRANSFER_MODE 0x400
  157. #define TRANSFER_MODE__VALUE GENMASK(1, 0)
  158. #define INTR_STATUS(bank) (0x410 + (bank) * 0x50)
  159. #define INTR_EN(bank) (0x420 + (bank) * 0x50)
  160. /* bit[1:0] is used differently depending on IP version */
  161. #define INTR__ECC_UNCOR_ERR BIT(0) /* new IP */
  162. #define INTR__ECC_TRANSACTION_DONE BIT(0) /* old IP */
  163. #define INTR__ECC_ERR BIT(1) /* old IP */
  164. #define INTR__DMA_CMD_COMP BIT(2)
  165. #define INTR__TIME_OUT BIT(3)
  166. #define INTR__PROGRAM_FAIL BIT(4)
  167. #define INTR__ERASE_FAIL BIT(5)
  168. #define INTR__LOAD_COMP BIT(6)
  169. #define INTR__PROGRAM_COMP BIT(7)
  170. #define INTR__ERASE_COMP BIT(8)
  171. #define INTR__PIPE_CPYBCK_CMD_COMP BIT(9)
  172. #define INTR__LOCKED_BLK BIT(10)
  173. #define INTR__UNSUP_CMD BIT(11)
  174. #define INTR__INT_ACT BIT(12)
  175. #define INTR__RST_COMP BIT(13)
  176. #define INTR__PIPE_CMD_ERR BIT(14)
  177. #define INTR__PAGE_XFER_INC BIT(15)
  178. #define INTR__ERASED_PAGE BIT(16)
  179. #define PAGE_CNT(bank) (0x430 + (bank) * 0x50)
  180. #define ERR_PAGE_ADDR(bank) (0x440 + (bank) * 0x50)
  181. #define ERR_BLOCK_ADDR(bank) (0x450 + (bank) * 0x50)
  182. #define ECC_THRESHOLD 0x600
  183. #define ECC_THRESHOLD__VALUE GENMASK(9, 0)
  184. #define ECC_ERROR_BLOCK_ADDRESS 0x610
  185. #define ECC_ERROR_BLOCK_ADDRESS__VALUE GENMASK(15, 0)
  186. #define ECC_ERROR_PAGE_ADDRESS 0x620
  187. #define ECC_ERROR_PAGE_ADDRESS__VALUE GENMASK(11, 0)
  188. #define ECC_ERROR_PAGE_ADDRESS__BANK GENMASK(15, 12)
  189. #define ECC_ERROR_ADDRESS 0x630
  190. #define ECC_ERROR_ADDRESS__OFFSET GENMASK(11, 0)
  191. #define ECC_ERROR_ADDRESS__SECTOR_NR GENMASK(15, 12)
  192. #define ERR_CORRECTION_INFO 0x640
  193. #define ERR_CORRECTION_INFO__BYTEMASK GENMASK(7, 0)
  194. #define ERR_CORRECTION_INFO__DEVICE_NR GENMASK(11, 8)
  195. #define ERR_CORRECTION_INFO__ERROR_TYPE BIT(14)
  196. #define ERR_CORRECTION_INFO__LAST_ERR_INFO BIT(15)
  197. #define ECC_COR_INFO(bank) (0x650 + (bank) / 2 * 0x10)
  198. #define ECC_COR_INFO__SHIFT(bank) ((bank) % 2 * 8)
  199. #define ECC_COR_INFO__MAX_ERRORS GENMASK(6, 0)
  200. #define ECC_COR_INFO__UNCOR_ERR BIT(7)
  201. #define CFG_DATA_BLOCK_SIZE 0x6b0
  202. #define CFG_LAST_DATA_BLOCK_SIZE 0x6c0
  203. #define CFG_NUM_DATA_BLOCKS 0x6d0
  204. #define CFG_META_DATA_SIZE 0x6e0
  205. #define DMA_ENABLE 0x700
  206. #define DMA_ENABLE__FLAG BIT(0)
  207. #define IGNORE_ECC_DONE 0x710
  208. #define IGNORE_ECC_DONE__FLAG BIT(0)
  209. #define DMA_INTR 0x720
  210. #define DMA_INTR_EN 0x730
  211. #define DMA_INTR__TARGET_ERROR BIT(0)
  212. #define DMA_INTR__DESC_COMP_CHANNEL0 BIT(1)
  213. #define DMA_INTR__DESC_COMP_CHANNEL1 BIT(2)
  214. #define DMA_INTR__DESC_COMP_CHANNEL2 BIT(3)
  215. #define DMA_INTR__DESC_COMP_CHANNEL3 BIT(4)
  216. #define DMA_INTR__MEMCOPY_DESC_COMP BIT(5)
  217. #define TARGET_ERR_ADDR_LO 0x740
  218. #define TARGET_ERR_ADDR_LO__VALUE GENMASK(15, 0)
  219. #define TARGET_ERR_ADDR_HI 0x750
  220. #define TARGET_ERR_ADDR_HI__VALUE GENMASK(15, 0)
  221. #define CHNL_ACTIVE 0x760
  222. #define CHNL_ACTIVE__CHANNEL0 BIT(0)
  223. #define CHNL_ACTIVE__CHANNEL1 BIT(1)
  224. #define CHNL_ACTIVE__CHANNEL2 BIT(2)
  225. #define CHNL_ACTIVE__CHANNEL3 BIT(3)
  226. struct denali_nand_info {
  227. struct nand_chip nand;
  228. unsigned long clk_x_rate; /* bus interface clock rate */
  229. int active_bank; /* currently selected bank */
  230. struct device *dev;
  231. void __iomem *reg; /* Register Interface */
  232. void __iomem *host; /* Host Data/Command Interface */
  233. /* elements used by ISR */
  234. struct completion complete;
  235. spinlock_t irq_lock;
  236. uint32_t irq_mask;
  237. uint32_t irq_status;
  238. int irq;
  239. void *buf;
  240. dma_addr_t dma_addr;
  241. int dma_avail;
  242. int devs_per_cs; /* devices connected in parallel */
  243. int oob_skip_bytes;
  244. int max_banks;
  245. unsigned int revision;
  246. unsigned int caps;
  247. const struct nand_ecc_caps *ecc_caps;
  248. };
  249. #define DENALI_CAP_HW_ECC_FIXUP BIT(0)
  250. #define DENALI_CAP_DMA_64BIT BIT(1)
  251. int denali_calc_ecc_bytes(int step_size, int strength);
  252. extern int denali_init(struct denali_nand_info *denali);
  253. extern void denali_remove(struct denali_nand_info *denali);
  254. #endif /* __DENALI_H__ */