physmap_of_gemini.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Cortina Systems Gemini OF physmap add-on
  3. * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
  4. *
  5. * This SoC has an elaborate flash control register, so we need to
  6. * detect and set it up when booting on this platform.
  7. */
  8. #include <linux/export.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/mtd/map.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/regmap.h>
  14. #include <linux/bitops.h>
  15. #include "physmap_of_gemini.h"
  16. /*
  17. * The Flash-relevant parts of the global status register
  18. * These would also be relevant for a NAND driver.
  19. */
  20. #define GLOBAL_STATUS 0x04
  21. #define FLASH_TYPE_MASK (0x3 << 24)
  22. #define FLASH_TYPE_NAND_2K (0x3 << 24)
  23. #define FLASH_TYPE_NAND_512 (0x2 << 24)
  24. #define FLASH_TYPE_PARALLEL (0x1 << 24)
  25. #define FLASH_TYPE_SERIAL (0x0 << 24)
  26. /* if parallel */
  27. #define FLASH_WIDTH_16BIT (1 << 23) /* else 8 bit */
  28. /* if serial */
  29. #define FLASH_ATMEL (1 << 23) /* else STM */
  30. #define FLASH_SIZE_MASK (0x3 << 21)
  31. #define NAND_256M (0x3 << 21) /* and more */
  32. #define NAND_128M (0x2 << 21)
  33. #define NAND_64M (0x1 << 21)
  34. #define NAND_32M (0x0 << 21)
  35. #define ATMEL_16M (0x3 << 21) /* and more */
  36. #define ATMEL_8M (0x2 << 21)
  37. #define ATMEL_4M_2M (0x1 << 21)
  38. #define ATMEL_1M (0x0 << 21) /* and less */
  39. #define STM_32M (1 << 22) /* and more */
  40. #define STM_16M (0 << 22) /* and less */
  41. #define FLASH_PARALLEL_HIGH_PIN_CNT (1 << 20) /* else low pin cnt */
  42. static const struct of_device_id syscon_match[] = {
  43. { .compatible = "cortina,gemini-syscon" },
  44. { },
  45. };
  46. int of_flash_probe_gemini(struct platform_device *pdev,
  47. struct device_node *np,
  48. struct map_info *map)
  49. {
  50. struct regmap *rmap;
  51. struct device *dev = &pdev->dev;
  52. u32 val;
  53. int ret;
  54. /* Multiplatform guard */
  55. if (!of_device_is_compatible(np, "cortina,gemini-flash"))
  56. return 0;
  57. rmap = syscon_regmap_lookup_by_phandle(np, "syscon");
  58. if (IS_ERR(rmap)) {
  59. dev_err(dev, "no syscon\n");
  60. return PTR_ERR(rmap);
  61. }
  62. ret = regmap_read(rmap, GLOBAL_STATUS, &val);
  63. if (ret) {
  64. dev_err(dev, "failed to read global status register\n");
  65. return -ENODEV;
  66. }
  67. dev_dbg(dev, "global status reg: %08x\n", val);
  68. /*
  69. * It would be contradictory if a physmap flash was NOT parallel.
  70. */
  71. if ((val & FLASH_TYPE_MASK) != FLASH_TYPE_PARALLEL) {
  72. dev_err(dev, "flash is not parallel\n");
  73. return -ENODEV;
  74. }
  75. /*
  76. * Complain if DT data and hardware definition is different.
  77. */
  78. if (val & FLASH_WIDTH_16BIT) {
  79. if (map->bankwidth != 2)
  80. dev_warn(dev, "flash hardware say flash is 16 bit wide but DT says it is %d bits wide\n",
  81. map->bankwidth * 8);
  82. } else {
  83. if (map->bankwidth != 1)
  84. dev_warn(dev, "flash hardware say flash is 8 bit wide but DT says it is %d bits wide\n",
  85. map->bankwidth * 8);
  86. }
  87. dev_info(&pdev->dev, "initialized Gemini-specific physmap control\n");
  88. return 0;
  89. }