sdhci.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
  3. *
  4. * Header file for Host Controller registers and I/O accessors.
  5. *
  6. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or (at
  11. * your option) any later version.
  12. */
  13. #ifndef __SDHCI_HW_H
  14. #define __SDHCI_HW_H
  15. #include <linux/scatterlist.h>
  16. #include <linux/compiler.h>
  17. #include <linux/types.h>
  18. #include <linux/io.h>
  19. #include <linux/leds.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mmc/host.h>
  22. /*
  23. * Controller registers
  24. */
  25. #define SDHCI_DMA_ADDRESS 0x00
  26. #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
  27. #define SDHCI_BLOCK_SIZE 0x04
  28. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  29. #define SDHCI_BLOCK_COUNT 0x06
  30. #define SDHCI_ARGUMENT 0x08
  31. #define SDHCI_TRANSFER_MODE 0x0C
  32. #define SDHCI_TRNS_DMA 0x01
  33. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  34. #define SDHCI_TRNS_AUTO_CMD12 0x04
  35. #define SDHCI_TRNS_AUTO_CMD23 0x08
  36. #define SDHCI_TRNS_READ 0x10
  37. #define SDHCI_TRNS_MULTI 0x20
  38. #define SDHCI_COMMAND 0x0E
  39. #define SDHCI_CMD_RESP_MASK 0x03
  40. #define SDHCI_CMD_CRC 0x08
  41. #define SDHCI_CMD_INDEX 0x10
  42. #define SDHCI_CMD_DATA 0x20
  43. #define SDHCI_CMD_ABORTCMD 0xC0
  44. #define SDHCI_CMD_RESP_NONE 0x00
  45. #define SDHCI_CMD_RESP_LONG 0x01
  46. #define SDHCI_CMD_RESP_SHORT 0x02
  47. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  48. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  49. #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
  50. #define SDHCI_RESPONSE 0x10
  51. #define SDHCI_BUFFER 0x20
  52. #define SDHCI_PRESENT_STATE 0x24
  53. #define SDHCI_CMD_INHIBIT 0x00000001
  54. #define SDHCI_DATA_INHIBIT 0x00000002
  55. #define SDHCI_DOING_WRITE 0x00000100
  56. #define SDHCI_DOING_READ 0x00000200
  57. #define SDHCI_SPACE_AVAILABLE 0x00000400
  58. #define SDHCI_DATA_AVAILABLE 0x00000800
  59. #define SDHCI_CARD_PRESENT 0x00010000
  60. #define SDHCI_WRITE_PROTECT 0x00080000
  61. #define SDHCI_DATA_LVL_MASK 0x00F00000
  62. #define SDHCI_DATA_LVL_SHIFT 20
  63. #define SDHCI_DATA_0_LVL_MASK 0x00100000
  64. #define SDHCI_CMD_LVL 0x01000000
  65. #define SDHCI_HOST_CONTROL 0x28
  66. #define SDHCI_CTRL_LED 0x01
  67. #define SDHCI_CTRL_4BITBUS 0x02
  68. #define SDHCI_CTRL_HISPD 0x04
  69. #define SDHCI_CTRL_DMA_MASK 0x18
  70. #define SDHCI_CTRL_SDMA 0x00
  71. #define SDHCI_CTRL_ADMA1 0x08
  72. #define SDHCI_CTRL_ADMA32 0x10
  73. #define SDHCI_CTRL_ADMA64 0x18
  74. #define SDHCI_CTRL_8BITBUS 0x20
  75. #define SDHCI_CTRL_CDTEST_INS 0x40
  76. #define SDHCI_CTRL_CDTEST_EN 0x80
  77. #define SDHCI_POWER_CONTROL 0x29
  78. #define SDHCI_POWER_ON 0x01
  79. #define SDHCI_POWER_180 0x0A
  80. #define SDHCI_POWER_300 0x0C
  81. #define SDHCI_POWER_330 0x0E
  82. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  83. #define SDHCI_WAKE_UP_CONTROL 0x2B
  84. #define SDHCI_WAKE_ON_INT 0x01
  85. #define SDHCI_WAKE_ON_INSERT 0x02
  86. #define SDHCI_WAKE_ON_REMOVE 0x04
  87. #define SDHCI_CLOCK_CONTROL 0x2C
  88. #define SDHCI_DIVIDER_SHIFT 8
  89. #define SDHCI_DIVIDER_HI_SHIFT 6
  90. #define SDHCI_DIV_MASK 0xFF
  91. #define SDHCI_DIV_MASK_LEN 8
  92. #define SDHCI_DIV_HI_MASK 0x300
  93. #define SDHCI_PROG_CLOCK_MODE 0x0020
  94. #define SDHCI_CLOCK_CARD_EN 0x0004
  95. #define SDHCI_CLOCK_INT_STABLE 0x0002
  96. #define SDHCI_CLOCK_INT_EN 0x0001
  97. #define SDHCI_TIMEOUT_CONTROL 0x2E
  98. #define SDHCI_SOFTWARE_RESET 0x2F
  99. #define SDHCI_RESET_ALL 0x01
  100. #define SDHCI_RESET_CMD 0x02
  101. #define SDHCI_RESET_DATA 0x04
  102. #define SDHCI_INT_STATUS 0x30
  103. #define SDHCI_INT_ENABLE 0x34
  104. #define SDHCI_SIGNAL_ENABLE 0x38
  105. #define SDHCI_INT_RESPONSE 0x00000001
  106. #define SDHCI_INT_DATA_END 0x00000002
  107. #define SDHCI_INT_BLK_GAP 0x00000004
  108. #define SDHCI_INT_DMA_END 0x00000008
  109. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  110. #define SDHCI_INT_DATA_AVAIL 0x00000020
  111. #define SDHCI_INT_CARD_INSERT 0x00000040
  112. #define SDHCI_INT_CARD_REMOVE 0x00000080
  113. #define SDHCI_INT_CARD_INT 0x00000100
  114. #define SDHCI_INT_RETUNE 0x00001000
  115. #define SDHCI_INT_CQE 0x00004000
  116. #define SDHCI_INT_ERROR 0x00008000
  117. #define SDHCI_INT_TIMEOUT 0x00010000
  118. #define SDHCI_INT_CRC 0x00020000
  119. #define SDHCI_INT_END_BIT 0x00040000
  120. #define SDHCI_INT_INDEX 0x00080000
  121. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  122. #define SDHCI_INT_DATA_CRC 0x00200000
  123. #define SDHCI_INT_DATA_END_BIT 0x00400000
  124. #define SDHCI_INT_BUS_POWER 0x00800000
  125. #define SDHCI_INT_ACMD12ERR 0x01000000
  126. #define SDHCI_INT_ADMA_ERROR 0x02000000
  127. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  128. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  129. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  130. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  131. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  132. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  133. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  134. SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
  135. SDHCI_INT_BLK_GAP)
  136. #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
  137. #define SDHCI_CQE_INT_ERR_MASK ( \
  138. SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \
  139. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \
  140. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)
  141. #define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE)
  142. #define SDHCI_ACMD12_ERR 0x3C
  143. #define SDHCI_HOST_CONTROL2 0x3E
  144. #define SDHCI_CTRL_UHS_MASK 0x0007
  145. #define SDHCI_CTRL_UHS_SDR12 0x0000
  146. #define SDHCI_CTRL_UHS_SDR25 0x0001
  147. #define SDHCI_CTRL_UHS_SDR50 0x0002
  148. #define SDHCI_CTRL_UHS_SDR104 0x0003
  149. #define SDHCI_CTRL_UHS_DDR50 0x0004
  150. #define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
  151. #define SDHCI_CTRL_VDD_180 0x0008
  152. #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
  153. #define SDHCI_CTRL_DRV_TYPE_B 0x0000
  154. #define SDHCI_CTRL_DRV_TYPE_A 0x0010
  155. #define SDHCI_CTRL_DRV_TYPE_C 0x0020
  156. #define SDHCI_CTRL_DRV_TYPE_D 0x0030
  157. #define SDHCI_CTRL_EXEC_TUNING 0x0040
  158. #define SDHCI_CTRL_TUNED_CLK 0x0080
  159. #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
  160. #define SDHCI_CAPABILITIES 0x40
  161. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  162. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  163. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  164. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  165. #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
  166. #define SDHCI_CLOCK_BASE_SHIFT 8
  167. #define SDHCI_MAX_BLOCK_MASK 0x00030000
  168. #define SDHCI_MAX_BLOCK_SHIFT 16
  169. #define SDHCI_CAN_DO_8BIT 0x00040000
  170. #define SDHCI_CAN_DO_ADMA2 0x00080000
  171. #define SDHCI_CAN_DO_ADMA1 0x00100000
  172. #define SDHCI_CAN_DO_HISPD 0x00200000
  173. #define SDHCI_CAN_DO_SDMA 0x00400000
  174. #define SDHCI_CAN_DO_SUSPEND 0x00800000
  175. #define SDHCI_CAN_VDD_330 0x01000000
  176. #define SDHCI_CAN_VDD_300 0x02000000
  177. #define SDHCI_CAN_VDD_180 0x04000000
  178. #define SDHCI_CAN_64BIT 0x10000000
  179. #define SDHCI_SUPPORT_SDR50 0x00000001
  180. #define SDHCI_SUPPORT_SDR104 0x00000002
  181. #define SDHCI_SUPPORT_DDR50 0x00000004
  182. #define SDHCI_DRIVER_TYPE_A 0x00000010
  183. #define SDHCI_DRIVER_TYPE_C 0x00000020
  184. #define SDHCI_DRIVER_TYPE_D 0x00000040
  185. #define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00
  186. #define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8
  187. #define SDHCI_USE_SDR50_TUNING 0x00002000
  188. #define SDHCI_RETUNING_MODE_MASK 0x0000C000
  189. #define SDHCI_RETUNING_MODE_SHIFT 14
  190. #define SDHCI_CLOCK_MUL_MASK 0x00FF0000
  191. #define SDHCI_CLOCK_MUL_SHIFT 16
  192. #define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
  193. #define SDHCI_CAPABILITIES_1 0x44
  194. #define SDHCI_MAX_CURRENT 0x48
  195. #define SDHCI_MAX_CURRENT_LIMIT 0xFF
  196. #define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
  197. #define SDHCI_MAX_CURRENT_330_SHIFT 0
  198. #define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
  199. #define SDHCI_MAX_CURRENT_300_SHIFT 8
  200. #define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
  201. #define SDHCI_MAX_CURRENT_180_SHIFT 16
  202. #define SDHCI_MAX_CURRENT_MULTIPLIER 4
  203. /* 4C-4F reserved for more max current */
  204. #define SDHCI_SET_ACMD12_ERROR 0x50
  205. #define SDHCI_SET_INT_ERROR 0x52
  206. #define SDHCI_ADMA_ERROR 0x54
  207. /* 55-57 reserved */
  208. #define SDHCI_ADMA_ADDRESS 0x58
  209. #define SDHCI_ADMA_ADDRESS_HI 0x5C
  210. /* 60-FB reserved */
  211. #define SDHCI_PRESET_FOR_SDR12 0x66
  212. #define SDHCI_PRESET_FOR_SDR25 0x68
  213. #define SDHCI_PRESET_FOR_SDR50 0x6A
  214. #define SDHCI_PRESET_FOR_SDR104 0x6C
  215. #define SDHCI_PRESET_FOR_DDR50 0x6E
  216. #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
  217. #define SDHCI_PRESET_DRV_MASK 0xC000
  218. #define SDHCI_PRESET_DRV_SHIFT 14
  219. #define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400
  220. #define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10
  221. #define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF
  222. #define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0
  223. #define SDHCI_SLOT_INT_STATUS 0xFC
  224. #define SDHCI_HOST_VERSION 0xFE
  225. #define SDHCI_VENDOR_VER_MASK 0xFF00
  226. #define SDHCI_VENDOR_VER_SHIFT 8
  227. #define SDHCI_SPEC_VER_MASK 0x00FF
  228. #define SDHCI_SPEC_VER_SHIFT 0
  229. #define SDHCI_SPEC_100 0
  230. #define SDHCI_SPEC_200 1
  231. #define SDHCI_SPEC_300 2
  232. /*
  233. * End of controller registers.
  234. */
  235. #define SDHCI_MAX_DIV_SPEC_200 256
  236. #define SDHCI_MAX_DIV_SPEC_300 2046
  237. /*
  238. * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
  239. */
  240. #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
  241. #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
  242. /* ADMA2 32-bit DMA descriptor size */
  243. #define SDHCI_ADMA2_32_DESC_SZ 8
  244. /* ADMA2 32-bit descriptor */
  245. struct sdhci_adma2_32_desc {
  246. __le16 cmd;
  247. __le16 len;
  248. __le32 addr;
  249. } __packed __aligned(4);
  250. /* ADMA2 data alignment */
  251. #define SDHCI_ADMA2_ALIGN 4
  252. #define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1)
  253. /*
  254. * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte
  255. * alignment for the descriptor table even in 32-bit DMA mode. Memory
  256. * allocation is at least 8 byte aligned anyway, so just stipulate 8 always.
  257. */
  258. #define SDHCI_ADMA2_DESC_ALIGN 8
  259. /* ADMA2 64-bit DMA descriptor size */
  260. #define SDHCI_ADMA2_64_DESC_SZ 12
  261. /*
  262. * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
  263. * aligned.
  264. */
  265. struct sdhci_adma2_64_desc {
  266. __le16 cmd;
  267. __le16 len;
  268. __le32 addr_lo;
  269. __le32 addr_hi;
  270. } __packed __aligned(4);
  271. #define ADMA2_TRAN_VALID 0x21
  272. #define ADMA2_NOP_END_VALID 0x3
  273. #define ADMA2_END 0x2
  274. /*
  275. * Maximum segments assuming a 512KiB maximum requisition size and a minimum
  276. * 4KiB page size.
  277. */
  278. #define SDHCI_MAX_SEGS 128
  279. /* Allow for a a command request and a data request at the same time */
  280. #define SDHCI_MAX_MRQS 2
  281. enum sdhci_cookie {
  282. COOKIE_UNMAPPED,
  283. COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */
  284. COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */
  285. };
  286. struct sdhci_host {
  287. /* Data set by hardware interface driver */
  288. const char *hw_name; /* Hardware bus name */
  289. unsigned int quirks; /* Deviations from spec. */
  290. /* Controller doesn't honor resets unless we touch the clock register */
  291. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  292. /* Controller has bad caps bits, but really supports DMA */
  293. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  294. /* Controller doesn't like to be reset when there is no card inserted. */
  295. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  296. /* Controller doesn't like clearing the power reg before a change */
  297. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  298. /* Controller has flaky internal state so reset it on each ios change */
  299. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  300. /* Controller has an unusable DMA engine */
  301. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  302. /* Controller has an unusable ADMA engine */
  303. #define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
  304. /* Controller can only DMA from 32-bit aligned addresses */
  305. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
  306. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  307. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
  308. /* Controller can only ADMA chunks that are a multiple of 32 bits */
  309. #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
  310. /* Controller needs to be reset after each request to stay stable */
  311. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
  312. /* Controller needs voltage and power writes to happen separately */
  313. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
  314. /* Controller provides an incorrect timeout value for transfers */
  315. #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
  316. /* Controller has an issue with buffer bits for small transfers */
  317. #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
  318. /* Controller does not provide transfer-complete interrupt when not busy */
  319. #define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
  320. /* Controller has unreliable card detection */
  321. #define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
  322. /* Controller reports inverted write-protect state */
  323. #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
  324. /* Controller does not like fast PIO transfers */
  325. #define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
  326. /* Controller has to be forced to use block size of 2048 bytes */
  327. #define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
  328. /* Controller cannot do multi-block transfers */
  329. #define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
  330. /* Controller can only handle 1-bit data transfers */
  331. #define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
  332. /* Controller needs 10ms delay between applying power and clock */
  333. #define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
  334. /* Controller uses SDCLK instead of TMCLK for data timeouts */
  335. #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
  336. /* Controller reports wrong base clock capability */
  337. #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
  338. /* Controller cannot support End Attribute in NOP ADMA descriptor */
  339. #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
  340. /* Controller is missing device caps. Use caps provided by host */
  341. #define SDHCI_QUIRK_MISSING_CAPS (1<<27)
  342. /* Controller uses Auto CMD12 command to stop the transfer */
  343. #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
  344. /* Controller doesn't have HISPD bit field in HI-SPEED SD card */
  345. #define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
  346. /* Controller treats ADMA descriptors with length 0000h incorrectly */
  347. #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
  348. /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
  349. #define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
  350. unsigned int quirks2; /* More deviations from spec. */
  351. #define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
  352. #define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1)
  353. /* The system physically doesn't support 1.8v, even if the host does */
  354. #define SDHCI_QUIRK2_NO_1_8_V (1<<2)
  355. #define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3)
  356. #define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4)
  357. /* Controller has a non-standard host control register */
  358. #define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5)
  359. /* Controller does not support HS200 */
  360. #define SDHCI_QUIRK2_BROKEN_HS200 (1<<6)
  361. /* Controller does not support DDR50 */
  362. #define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7)
  363. /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
  364. #define SDHCI_QUIRK2_STOP_WITH_TC (1<<8)
  365. /* Controller does not support 64-bit DMA */
  366. #define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9)
  367. /* need clear transfer mode register before send cmd */
  368. #define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10)
  369. /* Capability register bit-63 indicates HS400 support */
  370. #define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11)
  371. /* forced tuned clock */
  372. #define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12)
  373. /* disable the block count for single block transactions */
  374. #define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13)
  375. /* Controller broken with using ACMD23 */
  376. #define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14)
  377. /* Broken Clock divider zero in controller */
  378. #define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15)
  379. /* Controller has CRC in 136 bit Command Response */
  380. #define SDHCI_QUIRK2_RSP_136_HAS_CRC (1<<16)
  381. int irq; /* Device IRQ */
  382. void __iomem *ioaddr; /* Mapped address */
  383. const struct sdhci_ops *ops; /* Low level hw interface */
  384. /* Internal data */
  385. struct mmc_host *mmc; /* MMC structure */
  386. struct mmc_host_ops mmc_host_ops; /* MMC host ops */
  387. u64 dma_mask; /* custom DMA mask */
  388. #if IS_ENABLED(CONFIG_LEDS_CLASS)
  389. struct led_classdev led; /* LED control */
  390. char led_name[32];
  391. #endif
  392. spinlock_t lock; /* Mutex */
  393. int flags; /* Host attributes */
  394. #define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
  395. #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
  396. #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
  397. #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
  398. #define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
  399. #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
  400. #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
  401. #define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
  402. #define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */
  403. #define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
  404. #define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */
  405. #define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */
  406. #define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */
  407. #define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */
  408. unsigned int version; /* SDHCI spec. version */
  409. unsigned int max_clk; /* Max possible freq (MHz) */
  410. unsigned int timeout_clk; /* Timeout freq (KHz) */
  411. unsigned int clk_mul; /* Clock Muliplier value */
  412. unsigned int clock; /* Current clock (MHz) */
  413. u8 pwr; /* Current voltage */
  414. bool runtime_suspended; /* Host is runtime suspended */
  415. bool bus_on; /* Bus power prevents runtime suspend */
  416. bool preset_enabled; /* Preset is enabled */
  417. bool pending_reset; /* Cmd/data reset is pending */
  418. struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */
  419. struct mmc_command *cmd; /* Current command */
  420. struct mmc_command *data_cmd; /* Current data command */
  421. struct mmc_data *data; /* Current data request */
  422. unsigned int data_early:1; /* Data finished before cmd */
  423. struct sg_mapping_iter sg_miter; /* SG state for PIO */
  424. unsigned int blocks; /* remaining PIO blocks */
  425. int sg_count; /* Mapped sg entries */
  426. void *adma_table; /* ADMA descriptor table */
  427. void *align_buffer; /* Bounce buffer */
  428. size_t adma_table_sz; /* ADMA descriptor table size */
  429. size_t align_buffer_sz; /* Bounce buffer size */
  430. dma_addr_t adma_addr; /* Mapped ADMA descr. table */
  431. dma_addr_t align_addr; /* Mapped bounce buffer */
  432. unsigned int desc_sz; /* ADMA descriptor size */
  433. struct tasklet_struct finish_tasklet; /* Tasklet structures */
  434. struct timer_list timer; /* Timer for timeouts */
  435. struct timer_list data_timer; /* Timer for data timeouts */
  436. u32 caps; /* CAPABILITY_0 */
  437. u32 caps1; /* CAPABILITY_1 */
  438. bool read_caps; /* Capability flags have been read */
  439. unsigned int ocr_avail_sdio; /* OCR bit masks */
  440. unsigned int ocr_avail_sd;
  441. unsigned int ocr_avail_mmc;
  442. u32 ocr_mask; /* available voltages */
  443. unsigned timing; /* Current timing */
  444. u32 thread_isr;
  445. /* cached registers */
  446. u32 ier;
  447. bool cqe_on; /* CQE is operating */
  448. u32 cqe_ier; /* CQE interrupt mask */
  449. u32 cqe_err_ier; /* CQE error interrupt mask */
  450. wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
  451. unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
  452. unsigned int tuning_count; /* Timer count for re-tuning */
  453. unsigned int tuning_mode; /* Re-tuning mode supported by host */
  454. #define SDHCI_TUNING_MODE_1 0
  455. #define SDHCI_TUNING_MODE_2 1
  456. #define SDHCI_TUNING_MODE_3 2
  457. /* Delay (ms) between tuning commands */
  458. int tuning_delay;
  459. /* Host SDMA buffer boundary. */
  460. u32 sdma_boundary;
  461. unsigned long private[0] ____cacheline_aligned;
  462. };
  463. struct sdhci_ops {
  464. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  465. u32 (*read_l)(struct sdhci_host *host, int reg);
  466. u16 (*read_w)(struct sdhci_host *host, int reg);
  467. u8 (*read_b)(struct sdhci_host *host, int reg);
  468. void (*write_l)(struct sdhci_host *host, u32 val, int reg);
  469. void (*write_w)(struct sdhci_host *host, u16 val, int reg);
  470. void (*write_b)(struct sdhci_host *host, u8 val, int reg);
  471. #endif
  472. void (*set_clock)(struct sdhci_host *host, unsigned int clock);
  473. void (*set_power)(struct sdhci_host *host, unsigned char mode,
  474. unsigned short vdd);
  475. u32 (*irq)(struct sdhci_host *host, u32 intmask);
  476. int (*enable_dma)(struct sdhci_host *host);
  477. unsigned int (*get_max_clock)(struct sdhci_host *host);
  478. unsigned int (*get_min_clock)(struct sdhci_host *host);
  479. /* get_timeout_clock should return clk rate in unit of Hz */
  480. unsigned int (*get_timeout_clock)(struct sdhci_host *host);
  481. unsigned int (*get_max_timeout_count)(struct sdhci_host *host);
  482. void (*set_timeout)(struct sdhci_host *host,
  483. struct mmc_command *cmd);
  484. void (*set_bus_width)(struct sdhci_host *host, int width);
  485. void (*platform_send_init_74_clocks)(struct sdhci_host *host,
  486. u8 power_mode);
  487. unsigned int (*get_ro)(struct sdhci_host *host);
  488. void (*reset)(struct sdhci_host *host, u8 mask);
  489. int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
  490. void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
  491. void (*hw_reset)(struct sdhci_host *host);
  492. void (*adma_workaround)(struct sdhci_host *host, u32 intmask);
  493. void (*card_event)(struct sdhci_host *host);
  494. void (*voltage_switch)(struct sdhci_host *host);
  495. };
  496. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  497. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  498. {
  499. if (unlikely(host->ops->write_l))
  500. host->ops->write_l(host, val, reg);
  501. else
  502. writel(val, host->ioaddr + reg);
  503. }
  504. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  505. {
  506. if (unlikely(host->ops->write_w))
  507. host->ops->write_w(host, val, reg);
  508. else
  509. writew(val, host->ioaddr + reg);
  510. }
  511. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  512. {
  513. if (unlikely(host->ops->write_b))
  514. host->ops->write_b(host, val, reg);
  515. else
  516. writeb(val, host->ioaddr + reg);
  517. }
  518. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  519. {
  520. if (unlikely(host->ops->read_l))
  521. return host->ops->read_l(host, reg);
  522. else
  523. return readl(host->ioaddr + reg);
  524. }
  525. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  526. {
  527. if (unlikely(host->ops->read_w))
  528. return host->ops->read_w(host, reg);
  529. else
  530. return readw(host->ioaddr + reg);
  531. }
  532. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  533. {
  534. if (unlikely(host->ops->read_b))
  535. return host->ops->read_b(host, reg);
  536. else
  537. return readb(host->ioaddr + reg);
  538. }
  539. #else
  540. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  541. {
  542. writel(val, host->ioaddr + reg);
  543. }
  544. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  545. {
  546. writew(val, host->ioaddr + reg);
  547. }
  548. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  549. {
  550. writeb(val, host->ioaddr + reg);
  551. }
  552. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  553. {
  554. return readl(host->ioaddr + reg);
  555. }
  556. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  557. {
  558. return readw(host->ioaddr + reg);
  559. }
  560. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  561. {
  562. return readb(host->ioaddr + reg);
  563. }
  564. #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
  565. struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size);
  566. void sdhci_free_host(struct sdhci_host *host);
  567. static inline void *sdhci_priv(struct sdhci_host *host)
  568. {
  569. return host->private;
  570. }
  571. void sdhci_card_detect(struct sdhci_host *host);
  572. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps,
  573. u32 *caps1);
  574. int sdhci_setup_host(struct sdhci_host *host);
  575. void sdhci_cleanup_host(struct sdhci_host *host);
  576. int __sdhci_add_host(struct sdhci_host *host);
  577. int sdhci_add_host(struct sdhci_host *host);
  578. void sdhci_remove_host(struct sdhci_host *host, int dead);
  579. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd);
  580. static inline void sdhci_read_caps(struct sdhci_host *host)
  581. {
  582. __sdhci_read_caps(host, NULL, NULL, NULL);
  583. }
  584. static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host)
  585. {
  586. return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED);
  587. }
  588. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  589. unsigned int *actual_clock);
  590. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
  591. void sdhci_enable_clk(struct sdhci_host *host, u16 clk);
  592. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  593. unsigned short vdd);
  594. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  595. unsigned short vdd);
  596. void sdhci_set_bus_width(struct sdhci_host *host, int width);
  597. void sdhci_reset(struct sdhci_host *host, u8 mask);
  598. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
  599. int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
  600. void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
  601. int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  602. struct mmc_ios *ios);
  603. void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable);
  604. #ifdef CONFIG_PM
  605. int sdhci_suspend_host(struct sdhci_host *host);
  606. int sdhci_resume_host(struct sdhci_host *host);
  607. void sdhci_enable_irq_wakeups(struct sdhci_host *host);
  608. int sdhci_runtime_suspend_host(struct sdhci_host *host);
  609. int sdhci_runtime_resume_host(struct sdhci_host *host);
  610. #endif
  611. void sdhci_cqe_enable(struct mmc_host *mmc);
  612. void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery);
  613. bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
  614. int *data_error);
  615. void sdhci_dumpregs(struct sdhci_host *host);
  616. #endif /* __SDHCI_HW_H */