sdhci.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/ktime.h>
  17. #include <linux/highmem.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/slab.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/mmc.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/mmc/card.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/slot-gpio.h>
  32. #include "sdhci.h"
  33. #define DRIVER_NAME "sdhci"
  34. #define DBG(f, x...) \
  35. pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  36. #define SDHCI_DUMP(f, x...) \
  37. pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  38. #define MAX_TUNING_LOOP 40
  39. static unsigned int debug_quirks = 0;
  40. static unsigned int debug_quirks2;
  41. static void sdhci_finish_data(struct sdhci_host *);
  42. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  43. void sdhci_dumpregs(struct sdhci_host *host)
  44. {
  45. SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
  46. SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
  47. sdhci_readl(host, SDHCI_DMA_ADDRESS),
  48. sdhci_readw(host, SDHCI_HOST_VERSION));
  49. SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  50. sdhci_readw(host, SDHCI_BLOCK_SIZE),
  51. sdhci_readw(host, SDHCI_BLOCK_COUNT));
  52. SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
  53. sdhci_readl(host, SDHCI_ARGUMENT),
  54. sdhci_readw(host, SDHCI_TRANSFER_MODE));
  55. SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
  56. sdhci_readl(host, SDHCI_PRESENT_STATE),
  57. sdhci_readb(host, SDHCI_HOST_CONTROL));
  58. SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
  59. sdhci_readb(host, SDHCI_POWER_CONTROL),
  60. sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  61. SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
  62. sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  63. sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  64. SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
  65. sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  66. sdhci_readl(host, SDHCI_INT_STATUS));
  67. SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
  68. sdhci_readl(host, SDHCI_INT_ENABLE),
  69. sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  70. SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n",
  71. sdhci_readw(host, SDHCI_ACMD12_ERR),
  72. sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  73. SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
  74. sdhci_readl(host, SDHCI_CAPABILITIES),
  75. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  76. SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
  77. sdhci_readw(host, SDHCI_COMMAND),
  78. sdhci_readl(host, SDHCI_MAX_CURRENT));
  79. SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
  80. sdhci_readl(host, SDHCI_RESPONSE),
  81. sdhci_readl(host, SDHCI_RESPONSE + 4));
  82. SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
  83. sdhci_readl(host, SDHCI_RESPONSE + 8),
  84. sdhci_readl(host, SDHCI_RESPONSE + 12));
  85. SDHCI_DUMP("Host ctl2: 0x%08x\n",
  86. sdhci_readw(host, SDHCI_HOST_CONTROL2));
  87. if (host->flags & SDHCI_USE_ADMA) {
  88. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  89. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
  90. sdhci_readl(host, SDHCI_ADMA_ERROR),
  91. sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
  92. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  93. } else {
  94. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
  95. sdhci_readl(host, SDHCI_ADMA_ERROR),
  96. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  97. }
  98. }
  99. SDHCI_DUMP("============================================\n");
  100. }
  101. EXPORT_SYMBOL_GPL(sdhci_dumpregs);
  102. /*****************************************************************************\
  103. * *
  104. * Low level functions *
  105. * *
  106. \*****************************************************************************/
  107. static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
  108. {
  109. return cmd->data || cmd->flags & MMC_RSP_BUSY;
  110. }
  111. static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
  112. {
  113. u32 present;
  114. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
  115. !mmc_card_is_removable(host->mmc))
  116. return;
  117. if (enable) {
  118. present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  119. SDHCI_CARD_PRESENT;
  120. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  121. SDHCI_INT_CARD_INSERT;
  122. } else {
  123. host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  124. }
  125. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  126. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  127. }
  128. static void sdhci_enable_card_detection(struct sdhci_host *host)
  129. {
  130. sdhci_set_card_detection(host, true);
  131. }
  132. static void sdhci_disable_card_detection(struct sdhci_host *host)
  133. {
  134. sdhci_set_card_detection(host, false);
  135. }
  136. static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  137. {
  138. if (host->bus_on)
  139. return;
  140. host->bus_on = true;
  141. pm_runtime_get_noresume(host->mmc->parent);
  142. }
  143. static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  144. {
  145. if (!host->bus_on)
  146. return;
  147. host->bus_on = false;
  148. pm_runtime_put_noidle(host->mmc->parent);
  149. }
  150. void sdhci_reset(struct sdhci_host *host, u8 mask)
  151. {
  152. ktime_t timeout;
  153. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  154. if (mask & SDHCI_RESET_ALL) {
  155. host->clock = 0;
  156. /* Reset-all turns off SD Bus Power */
  157. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  158. sdhci_runtime_pm_bus_off(host);
  159. }
  160. /* Wait max 100 ms */
  161. timeout = ktime_add_ms(ktime_get(), 100);
  162. /* hw clears the bit when it's done */
  163. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  164. if (ktime_after(ktime_get(), timeout)) {
  165. pr_err("%s: Reset 0x%x never completed.\n",
  166. mmc_hostname(host->mmc), (int)mask);
  167. sdhci_dumpregs(host);
  168. return;
  169. }
  170. udelay(10);
  171. }
  172. }
  173. EXPORT_SYMBOL_GPL(sdhci_reset);
  174. static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
  175. {
  176. if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  177. struct mmc_host *mmc = host->mmc;
  178. if (!mmc->ops->get_cd(mmc))
  179. return;
  180. }
  181. host->ops->reset(host, mask);
  182. if (mask & SDHCI_RESET_ALL) {
  183. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  184. if (host->ops->enable_dma)
  185. host->ops->enable_dma(host);
  186. }
  187. /* Resetting the controller clears many */
  188. host->preset_enabled = false;
  189. }
  190. }
  191. static void sdhci_set_default_irqs(struct sdhci_host *host)
  192. {
  193. host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  194. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
  195. SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
  196. SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
  197. SDHCI_INT_RESPONSE;
  198. if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
  199. host->tuning_mode == SDHCI_TUNING_MODE_3)
  200. host->ier |= SDHCI_INT_RETUNE;
  201. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  202. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  203. }
  204. static void sdhci_init(struct sdhci_host *host, int soft)
  205. {
  206. struct mmc_host *mmc = host->mmc;
  207. if (soft)
  208. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  209. else
  210. sdhci_do_reset(host, SDHCI_RESET_ALL);
  211. sdhci_set_default_irqs(host);
  212. host->cqe_on = false;
  213. if (soft) {
  214. /* force clock reconfiguration */
  215. host->clock = 0;
  216. mmc->ops->set_ios(mmc, &mmc->ios);
  217. }
  218. }
  219. static void sdhci_reinit(struct sdhci_host *host)
  220. {
  221. sdhci_init(host, 0);
  222. sdhci_enable_card_detection(host);
  223. }
  224. static void __sdhci_led_activate(struct sdhci_host *host)
  225. {
  226. u8 ctrl;
  227. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  228. ctrl |= SDHCI_CTRL_LED;
  229. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  230. }
  231. static void __sdhci_led_deactivate(struct sdhci_host *host)
  232. {
  233. u8 ctrl;
  234. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  235. ctrl &= ~SDHCI_CTRL_LED;
  236. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  237. }
  238. #if IS_REACHABLE(CONFIG_LEDS_CLASS)
  239. static void sdhci_led_control(struct led_classdev *led,
  240. enum led_brightness brightness)
  241. {
  242. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  243. unsigned long flags;
  244. spin_lock_irqsave(&host->lock, flags);
  245. if (host->runtime_suspended)
  246. goto out;
  247. if (brightness == LED_OFF)
  248. __sdhci_led_deactivate(host);
  249. else
  250. __sdhci_led_activate(host);
  251. out:
  252. spin_unlock_irqrestore(&host->lock, flags);
  253. }
  254. static int sdhci_led_register(struct sdhci_host *host)
  255. {
  256. struct mmc_host *mmc = host->mmc;
  257. snprintf(host->led_name, sizeof(host->led_name),
  258. "%s::", mmc_hostname(mmc));
  259. host->led.name = host->led_name;
  260. host->led.brightness = LED_OFF;
  261. host->led.default_trigger = mmc_hostname(mmc);
  262. host->led.brightness_set = sdhci_led_control;
  263. return led_classdev_register(mmc_dev(mmc), &host->led);
  264. }
  265. static void sdhci_led_unregister(struct sdhci_host *host)
  266. {
  267. led_classdev_unregister(&host->led);
  268. }
  269. static inline void sdhci_led_activate(struct sdhci_host *host)
  270. {
  271. }
  272. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  273. {
  274. }
  275. #else
  276. static inline int sdhci_led_register(struct sdhci_host *host)
  277. {
  278. return 0;
  279. }
  280. static inline void sdhci_led_unregister(struct sdhci_host *host)
  281. {
  282. }
  283. static inline void sdhci_led_activate(struct sdhci_host *host)
  284. {
  285. __sdhci_led_activate(host);
  286. }
  287. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  288. {
  289. __sdhci_led_deactivate(host);
  290. }
  291. #endif
  292. /*****************************************************************************\
  293. * *
  294. * Core functions *
  295. * *
  296. \*****************************************************************************/
  297. static void sdhci_read_block_pio(struct sdhci_host *host)
  298. {
  299. unsigned long flags;
  300. size_t blksize, len, chunk;
  301. u32 uninitialized_var(scratch);
  302. u8 *buf;
  303. DBG("PIO reading\n");
  304. blksize = host->data->blksz;
  305. chunk = 0;
  306. local_irq_save(flags);
  307. while (blksize) {
  308. BUG_ON(!sg_miter_next(&host->sg_miter));
  309. len = min(host->sg_miter.length, blksize);
  310. blksize -= len;
  311. host->sg_miter.consumed = len;
  312. buf = host->sg_miter.addr;
  313. while (len) {
  314. if (chunk == 0) {
  315. scratch = sdhci_readl(host, SDHCI_BUFFER);
  316. chunk = 4;
  317. }
  318. *buf = scratch & 0xFF;
  319. buf++;
  320. scratch >>= 8;
  321. chunk--;
  322. len--;
  323. }
  324. }
  325. sg_miter_stop(&host->sg_miter);
  326. local_irq_restore(flags);
  327. }
  328. static void sdhci_write_block_pio(struct sdhci_host *host)
  329. {
  330. unsigned long flags;
  331. size_t blksize, len, chunk;
  332. u32 scratch;
  333. u8 *buf;
  334. DBG("PIO writing\n");
  335. blksize = host->data->blksz;
  336. chunk = 0;
  337. scratch = 0;
  338. local_irq_save(flags);
  339. while (blksize) {
  340. BUG_ON(!sg_miter_next(&host->sg_miter));
  341. len = min(host->sg_miter.length, blksize);
  342. blksize -= len;
  343. host->sg_miter.consumed = len;
  344. buf = host->sg_miter.addr;
  345. while (len) {
  346. scratch |= (u32)*buf << (chunk * 8);
  347. buf++;
  348. chunk++;
  349. len--;
  350. if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
  351. sdhci_writel(host, scratch, SDHCI_BUFFER);
  352. chunk = 0;
  353. scratch = 0;
  354. }
  355. }
  356. }
  357. sg_miter_stop(&host->sg_miter);
  358. local_irq_restore(flags);
  359. }
  360. static void sdhci_transfer_pio(struct sdhci_host *host)
  361. {
  362. u32 mask;
  363. if (host->blocks == 0)
  364. return;
  365. if (host->data->flags & MMC_DATA_READ)
  366. mask = SDHCI_DATA_AVAILABLE;
  367. else
  368. mask = SDHCI_SPACE_AVAILABLE;
  369. /*
  370. * Some controllers (JMicron JMB38x) mess up the buffer bits
  371. * for transfers < 4 bytes. As long as it is just one block,
  372. * we can ignore the bits.
  373. */
  374. if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
  375. (host->data->blocks == 1))
  376. mask = ~0;
  377. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  378. if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
  379. udelay(100);
  380. if (host->data->flags & MMC_DATA_READ)
  381. sdhci_read_block_pio(host);
  382. else
  383. sdhci_write_block_pio(host);
  384. host->blocks--;
  385. if (host->blocks == 0)
  386. break;
  387. }
  388. DBG("PIO transfer complete.\n");
  389. }
  390. static int sdhci_pre_dma_transfer(struct sdhci_host *host,
  391. struct mmc_data *data, int cookie)
  392. {
  393. int sg_count;
  394. /*
  395. * If the data buffers are already mapped, return the previous
  396. * dma_map_sg() result.
  397. */
  398. if (data->host_cookie == COOKIE_PRE_MAPPED)
  399. return data->sg_count;
  400. sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  401. mmc_get_dma_dir(data));
  402. if (sg_count == 0)
  403. return -ENOSPC;
  404. data->sg_count = sg_count;
  405. data->host_cookie = cookie;
  406. return sg_count;
  407. }
  408. static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
  409. {
  410. local_irq_save(*flags);
  411. return kmap_atomic(sg_page(sg)) + sg->offset;
  412. }
  413. static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
  414. {
  415. kunmap_atomic(buffer);
  416. local_irq_restore(*flags);
  417. }
  418. static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
  419. dma_addr_t addr, int len, unsigned cmd)
  420. {
  421. struct sdhci_adma2_64_desc *dma_desc = desc;
  422. /* 32-bit and 64-bit descriptors have these members in same position */
  423. dma_desc->cmd = cpu_to_le16(cmd);
  424. dma_desc->len = cpu_to_le16(len);
  425. dma_desc->addr_lo = cpu_to_le32((u32)addr);
  426. if (host->flags & SDHCI_USE_64_BIT_DMA)
  427. dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
  428. }
  429. static void sdhci_adma_mark_end(void *desc)
  430. {
  431. struct sdhci_adma2_64_desc *dma_desc = desc;
  432. /* 32-bit and 64-bit descriptors have 'cmd' in same position */
  433. dma_desc->cmd |= cpu_to_le16(ADMA2_END);
  434. }
  435. static void sdhci_adma_table_pre(struct sdhci_host *host,
  436. struct mmc_data *data, int sg_count)
  437. {
  438. struct scatterlist *sg;
  439. unsigned long flags;
  440. dma_addr_t addr, align_addr;
  441. void *desc, *align;
  442. char *buffer;
  443. int len, offset, i;
  444. /*
  445. * The spec does not specify endianness of descriptor table.
  446. * We currently guess that it is LE.
  447. */
  448. host->sg_count = sg_count;
  449. desc = host->adma_table;
  450. align = host->align_buffer;
  451. align_addr = host->align_addr;
  452. for_each_sg(data->sg, sg, host->sg_count, i) {
  453. addr = sg_dma_address(sg);
  454. len = sg_dma_len(sg);
  455. /*
  456. * The SDHCI specification states that ADMA addresses must
  457. * be 32-bit aligned. If they aren't, then we use a bounce
  458. * buffer for the (up to three) bytes that screw up the
  459. * alignment.
  460. */
  461. offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
  462. SDHCI_ADMA2_MASK;
  463. if (offset) {
  464. if (data->flags & MMC_DATA_WRITE) {
  465. buffer = sdhci_kmap_atomic(sg, &flags);
  466. memcpy(align, buffer, offset);
  467. sdhci_kunmap_atomic(buffer, &flags);
  468. }
  469. /* tran, valid */
  470. sdhci_adma_write_desc(host, desc, align_addr, offset,
  471. ADMA2_TRAN_VALID);
  472. BUG_ON(offset > 65536);
  473. align += SDHCI_ADMA2_ALIGN;
  474. align_addr += SDHCI_ADMA2_ALIGN;
  475. desc += host->desc_sz;
  476. addr += offset;
  477. len -= offset;
  478. }
  479. BUG_ON(len > 65536);
  480. if (len) {
  481. /* tran, valid */
  482. sdhci_adma_write_desc(host, desc, addr, len,
  483. ADMA2_TRAN_VALID);
  484. desc += host->desc_sz;
  485. }
  486. /*
  487. * If this triggers then we have a calculation bug
  488. * somewhere. :/
  489. */
  490. WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
  491. }
  492. if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
  493. /* Mark the last descriptor as the terminating descriptor */
  494. if (desc != host->adma_table) {
  495. desc -= host->desc_sz;
  496. sdhci_adma_mark_end(desc);
  497. }
  498. } else {
  499. /* Add a terminating entry - nop, end, valid */
  500. sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
  501. }
  502. }
  503. static void sdhci_adma_table_post(struct sdhci_host *host,
  504. struct mmc_data *data)
  505. {
  506. struct scatterlist *sg;
  507. int i, size;
  508. void *align;
  509. char *buffer;
  510. unsigned long flags;
  511. if (data->flags & MMC_DATA_READ) {
  512. bool has_unaligned = false;
  513. /* Do a quick scan of the SG list for any unaligned mappings */
  514. for_each_sg(data->sg, sg, host->sg_count, i)
  515. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  516. has_unaligned = true;
  517. break;
  518. }
  519. if (has_unaligned) {
  520. dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
  521. data->sg_len, DMA_FROM_DEVICE);
  522. align = host->align_buffer;
  523. for_each_sg(data->sg, sg, host->sg_count, i) {
  524. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  525. size = SDHCI_ADMA2_ALIGN -
  526. (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
  527. buffer = sdhci_kmap_atomic(sg, &flags);
  528. memcpy(buffer, align, size);
  529. sdhci_kunmap_atomic(buffer, &flags);
  530. align += SDHCI_ADMA2_ALIGN;
  531. }
  532. }
  533. }
  534. }
  535. }
  536. static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  537. {
  538. u8 count;
  539. struct mmc_data *data = cmd->data;
  540. unsigned target_timeout, current_timeout;
  541. /*
  542. * If the host controller provides us with an incorrect timeout
  543. * value, just skip the check and use 0xE. The hardware may take
  544. * longer to time out, but that's much better than having a too-short
  545. * timeout value.
  546. */
  547. if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
  548. return 0xE;
  549. /* Unspecified timeout, assume max */
  550. if (!data && !cmd->busy_timeout)
  551. return 0xE;
  552. /* timeout in us */
  553. if (!data)
  554. target_timeout = cmd->busy_timeout * 1000;
  555. else {
  556. target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
  557. if (host->clock && data->timeout_clks) {
  558. unsigned long long val;
  559. /*
  560. * data->timeout_clks is in units of clock cycles.
  561. * host->clock is in Hz. target_timeout is in us.
  562. * Hence, us = 1000000 * cycles / Hz. Round up.
  563. */
  564. val = 1000000ULL * data->timeout_clks;
  565. if (do_div(val, host->clock))
  566. target_timeout++;
  567. target_timeout += val;
  568. }
  569. }
  570. /*
  571. * Figure out needed cycles.
  572. * We do this in steps in order to fit inside a 32 bit int.
  573. * The first step is the minimum timeout, which will have a
  574. * minimum resolution of 6 bits:
  575. * (1) 2^13*1000 > 2^22,
  576. * (2) host->timeout_clk < 2^16
  577. * =>
  578. * (1) / (2) > 2^6
  579. */
  580. count = 0;
  581. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  582. while (current_timeout < target_timeout) {
  583. count++;
  584. current_timeout <<= 1;
  585. if (count >= 0xF)
  586. break;
  587. }
  588. if (count >= 0xF) {
  589. DBG("Too large timeout 0x%x requested for CMD%d!\n",
  590. count, cmd->opcode);
  591. count = 0xE;
  592. }
  593. return count;
  594. }
  595. static void sdhci_set_transfer_irqs(struct sdhci_host *host)
  596. {
  597. u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
  598. u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
  599. if (host->flags & SDHCI_REQ_USE_DMA)
  600. host->ier = (host->ier & ~pio_irqs) | dma_irqs;
  601. else
  602. host->ier = (host->ier & ~dma_irqs) | pio_irqs;
  603. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  604. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  605. }
  606. static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  607. {
  608. u8 count;
  609. if (host->ops->set_timeout) {
  610. host->ops->set_timeout(host, cmd);
  611. } else {
  612. count = sdhci_calc_timeout(host, cmd);
  613. sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
  614. }
  615. }
  616. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
  617. {
  618. u8 ctrl;
  619. struct mmc_data *data = cmd->data;
  620. if (sdhci_data_line_cmd(cmd))
  621. sdhci_set_timeout(host, cmd);
  622. if (!data)
  623. return;
  624. WARN_ON(host->data);
  625. /* Sanity checks */
  626. BUG_ON(data->blksz * data->blocks > 524288);
  627. BUG_ON(data->blksz > host->mmc->max_blk_size);
  628. BUG_ON(data->blocks > 65535);
  629. host->data = data;
  630. host->data_early = 0;
  631. host->data->bytes_xfered = 0;
  632. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  633. struct scatterlist *sg;
  634. unsigned int length_mask, offset_mask;
  635. int i;
  636. host->flags |= SDHCI_REQ_USE_DMA;
  637. /*
  638. * FIXME: This doesn't account for merging when mapping the
  639. * scatterlist.
  640. *
  641. * The assumption here being that alignment and lengths are
  642. * the same after DMA mapping to device address space.
  643. */
  644. length_mask = 0;
  645. offset_mask = 0;
  646. if (host->flags & SDHCI_USE_ADMA) {
  647. if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
  648. length_mask = 3;
  649. /*
  650. * As we use up to 3 byte chunks to work
  651. * around alignment problems, we need to
  652. * check the offset as well.
  653. */
  654. offset_mask = 3;
  655. }
  656. } else {
  657. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
  658. length_mask = 3;
  659. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
  660. offset_mask = 3;
  661. }
  662. if (unlikely(length_mask | offset_mask)) {
  663. for_each_sg(data->sg, sg, data->sg_len, i) {
  664. if (sg->length & length_mask) {
  665. DBG("Reverting to PIO because of transfer size (%d)\n",
  666. sg->length);
  667. host->flags &= ~SDHCI_REQ_USE_DMA;
  668. break;
  669. }
  670. if (sg->offset & offset_mask) {
  671. DBG("Reverting to PIO because of bad alignment\n");
  672. host->flags &= ~SDHCI_REQ_USE_DMA;
  673. break;
  674. }
  675. }
  676. }
  677. }
  678. if (host->flags & SDHCI_REQ_USE_DMA) {
  679. int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
  680. if (sg_cnt <= 0) {
  681. /*
  682. * This only happens when someone fed
  683. * us an invalid request.
  684. */
  685. WARN_ON(1);
  686. host->flags &= ~SDHCI_REQ_USE_DMA;
  687. } else if (host->flags & SDHCI_USE_ADMA) {
  688. sdhci_adma_table_pre(host, data, sg_cnt);
  689. sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
  690. if (host->flags & SDHCI_USE_64_BIT_DMA)
  691. sdhci_writel(host,
  692. (u64)host->adma_addr >> 32,
  693. SDHCI_ADMA_ADDRESS_HI);
  694. } else {
  695. WARN_ON(sg_cnt != 1);
  696. sdhci_writel(host, sg_dma_address(data->sg),
  697. SDHCI_DMA_ADDRESS);
  698. }
  699. }
  700. /*
  701. * Always adjust the DMA selection as some controllers
  702. * (e.g. JMicron) can't do PIO properly when the selection
  703. * is ADMA.
  704. */
  705. if (host->version >= SDHCI_SPEC_200) {
  706. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  707. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  708. if ((host->flags & SDHCI_REQ_USE_DMA) &&
  709. (host->flags & SDHCI_USE_ADMA)) {
  710. if (host->flags & SDHCI_USE_64_BIT_DMA)
  711. ctrl |= SDHCI_CTRL_ADMA64;
  712. else
  713. ctrl |= SDHCI_CTRL_ADMA32;
  714. } else {
  715. ctrl |= SDHCI_CTRL_SDMA;
  716. }
  717. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  718. }
  719. if (!(host->flags & SDHCI_REQ_USE_DMA)) {
  720. int flags;
  721. flags = SG_MITER_ATOMIC;
  722. if (host->data->flags & MMC_DATA_READ)
  723. flags |= SG_MITER_TO_SG;
  724. else
  725. flags |= SG_MITER_FROM_SG;
  726. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  727. host->blocks = data->blocks;
  728. }
  729. sdhci_set_transfer_irqs(host);
  730. /* Set the DMA boundary value and block size */
  731. sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
  732. SDHCI_BLOCK_SIZE);
  733. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  734. }
  735. static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
  736. struct mmc_request *mrq)
  737. {
  738. return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
  739. !mrq->cap_cmd_during_tfr;
  740. }
  741. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  742. struct mmc_command *cmd)
  743. {
  744. u16 mode = 0;
  745. struct mmc_data *data = cmd->data;
  746. if (data == NULL) {
  747. if (host->quirks2 &
  748. SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
  749. sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
  750. } else {
  751. /* clear Auto CMD settings for no data CMDs */
  752. mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
  753. sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
  754. SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
  755. }
  756. return;
  757. }
  758. WARN_ON(!host->data);
  759. if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
  760. mode = SDHCI_TRNS_BLK_CNT_EN;
  761. if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
  762. mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
  763. /*
  764. * If we are sending CMD23, CMD12 never gets sent
  765. * on successful completion (so no Auto-CMD12).
  766. */
  767. if (sdhci_auto_cmd12(host, cmd->mrq) &&
  768. (cmd->opcode != SD_IO_RW_EXTENDED))
  769. mode |= SDHCI_TRNS_AUTO_CMD12;
  770. else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
  771. mode |= SDHCI_TRNS_AUTO_CMD23;
  772. sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
  773. }
  774. }
  775. if (data->flags & MMC_DATA_READ)
  776. mode |= SDHCI_TRNS_READ;
  777. if (host->flags & SDHCI_REQ_USE_DMA)
  778. mode |= SDHCI_TRNS_DMA;
  779. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  780. }
  781. static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
  782. {
  783. return (!(host->flags & SDHCI_DEVICE_DEAD) &&
  784. ((mrq->cmd && mrq->cmd->error) ||
  785. (mrq->sbc && mrq->sbc->error) ||
  786. (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
  787. (mrq->data->stop && mrq->data->stop->error))) ||
  788. (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
  789. }
  790. static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  791. {
  792. int i;
  793. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  794. if (host->mrqs_done[i] == mrq) {
  795. WARN_ON(1);
  796. return;
  797. }
  798. }
  799. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  800. if (!host->mrqs_done[i]) {
  801. host->mrqs_done[i] = mrq;
  802. break;
  803. }
  804. }
  805. WARN_ON(i >= SDHCI_MAX_MRQS);
  806. tasklet_schedule(&host->finish_tasklet);
  807. }
  808. static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  809. {
  810. if (host->cmd && host->cmd->mrq == mrq)
  811. host->cmd = NULL;
  812. if (host->data_cmd && host->data_cmd->mrq == mrq)
  813. host->data_cmd = NULL;
  814. if (host->data && host->data->mrq == mrq)
  815. host->data = NULL;
  816. if (sdhci_needs_reset(host, mrq))
  817. host->pending_reset = true;
  818. __sdhci_finish_mrq(host, mrq);
  819. }
  820. static void sdhci_finish_data(struct sdhci_host *host)
  821. {
  822. struct mmc_command *data_cmd = host->data_cmd;
  823. struct mmc_data *data = host->data;
  824. host->data = NULL;
  825. host->data_cmd = NULL;
  826. if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
  827. (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
  828. sdhci_adma_table_post(host, data);
  829. /*
  830. * The specification states that the block count register must
  831. * be updated, but it does not specify at what point in the
  832. * data flow. That makes the register entirely useless to read
  833. * back so we have to assume that nothing made it to the card
  834. * in the event of an error.
  835. */
  836. if (data->error)
  837. data->bytes_xfered = 0;
  838. else
  839. data->bytes_xfered = data->blksz * data->blocks;
  840. /*
  841. * Need to send CMD12 if -
  842. * a) open-ended multiblock transfer (no CMD23)
  843. * b) error in multiblock transfer
  844. */
  845. if (data->stop &&
  846. (data->error ||
  847. !data->mrq->sbc)) {
  848. /*
  849. * The controller needs a reset of internal state machines
  850. * upon error conditions.
  851. */
  852. if (data->error) {
  853. if (!host->cmd || host->cmd == data_cmd)
  854. sdhci_do_reset(host, SDHCI_RESET_CMD);
  855. sdhci_do_reset(host, SDHCI_RESET_DATA);
  856. }
  857. /*
  858. * 'cap_cmd_during_tfr' request must not use the command line
  859. * after mmc_command_done() has been called. It is upper layer's
  860. * responsibility to send the stop command if required.
  861. */
  862. if (data->mrq->cap_cmd_during_tfr) {
  863. sdhci_finish_mrq(host, data->mrq);
  864. } else {
  865. /* Avoid triggering warning in sdhci_send_command() */
  866. host->cmd = NULL;
  867. sdhci_send_command(host, data->stop);
  868. }
  869. } else {
  870. sdhci_finish_mrq(host, data->mrq);
  871. }
  872. }
  873. static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
  874. unsigned long timeout)
  875. {
  876. if (sdhci_data_line_cmd(mrq->cmd))
  877. mod_timer(&host->data_timer, timeout);
  878. else
  879. mod_timer(&host->timer, timeout);
  880. }
  881. static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
  882. {
  883. if (sdhci_data_line_cmd(mrq->cmd))
  884. del_timer(&host->data_timer);
  885. else
  886. del_timer(&host->timer);
  887. }
  888. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  889. {
  890. int flags;
  891. u32 mask;
  892. unsigned long timeout;
  893. WARN_ON(host->cmd);
  894. /* Initially, a command has no error */
  895. cmd->error = 0;
  896. if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
  897. cmd->opcode == MMC_STOP_TRANSMISSION)
  898. cmd->flags |= MMC_RSP_BUSY;
  899. /* Wait max 10 ms */
  900. timeout = 10;
  901. mask = SDHCI_CMD_INHIBIT;
  902. if (sdhci_data_line_cmd(cmd))
  903. mask |= SDHCI_DATA_INHIBIT;
  904. /* We shouldn't wait for data inihibit for stop commands, even
  905. though they might use busy signaling */
  906. if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
  907. mask &= ~SDHCI_DATA_INHIBIT;
  908. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  909. if (timeout == 0) {
  910. pr_err("%s: Controller never released inhibit bit(s).\n",
  911. mmc_hostname(host->mmc));
  912. sdhci_dumpregs(host);
  913. cmd->error = -EIO;
  914. sdhci_finish_mrq(host, cmd->mrq);
  915. return;
  916. }
  917. timeout--;
  918. mdelay(1);
  919. }
  920. timeout = jiffies;
  921. if (!cmd->data && cmd->busy_timeout > 9000)
  922. timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
  923. else
  924. timeout += 10 * HZ;
  925. sdhci_mod_timer(host, cmd->mrq, timeout);
  926. host->cmd = cmd;
  927. if (sdhci_data_line_cmd(cmd)) {
  928. WARN_ON(host->data_cmd);
  929. host->data_cmd = cmd;
  930. }
  931. sdhci_prepare_data(host, cmd);
  932. sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
  933. sdhci_set_transfer_mode(host, cmd);
  934. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  935. pr_err("%s: Unsupported response type!\n",
  936. mmc_hostname(host->mmc));
  937. cmd->error = -EINVAL;
  938. sdhci_finish_mrq(host, cmd->mrq);
  939. return;
  940. }
  941. if (!(cmd->flags & MMC_RSP_PRESENT))
  942. flags = SDHCI_CMD_RESP_NONE;
  943. else if (cmd->flags & MMC_RSP_136)
  944. flags = SDHCI_CMD_RESP_LONG;
  945. else if (cmd->flags & MMC_RSP_BUSY)
  946. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  947. else
  948. flags = SDHCI_CMD_RESP_SHORT;
  949. if (cmd->flags & MMC_RSP_CRC)
  950. flags |= SDHCI_CMD_CRC;
  951. if (cmd->flags & MMC_RSP_OPCODE)
  952. flags |= SDHCI_CMD_INDEX;
  953. /* CMD19 is special in that the Data Present Select should be set */
  954. if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  955. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
  956. flags |= SDHCI_CMD_DATA;
  957. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
  958. }
  959. EXPORT_SYMBOL_GPL(sdhci_send_command);
  960. static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
  961. {
  962. int i, reg;
  963. for (i = 0; i < 4; i++) {
  964. reg = SDHCI_RESPONSE + (3 - i) * 4;
  965. cmd->resp[i] = sdhci_readl(host, reg);
  966. }
  967. if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
  968. return;
  969. /* CRC is stripped so we need to do some shifting */
  970. for (i = 0; i < 4; i++) {
  971. cmd->resp[i] <<= 8;
  972. if (i != 3)
  973. cmd->resp[i] |= cmd->resp[i + 1] >> 24;
  974. }
  975. }
  976. static void sdhci_finish_command(struct sdhci_host *host)
  977. {
  978. struct mmc_command *cmd = host->cmd;
  979. host->cmd = NULL;
  980. if (cmd->flags & MMC_RSP_PRESENT) {
  981. if (cmd->flags & MMC_RSP_136) {
  982. sdhci_read_rsp_136(host, cmd);
  983. } else {
  984. cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
  985. }
  986. }
  987. if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
  988. mmc_command_done(host->mmc, cmd->mrq);
  989. /*
  990. * The host can send and interrupt when the busy state has
  991. * ended, allowing us to wait without wasting CPU cycles.
  992. * The busy signal uses DAT0 so this is similar to waiting
  993. * for data to complete.
  994. *
  995. * Note: The 1.0 specification is a bit ambiguous about this
  996. * feature so there might be some problems with older
  997. * controllers.
  998. */
  999. if (cmd->flags & MMC_RSP_BUSY) {
  1000. if (cmd->data) {
  1001. DBG("Cannot wait for busy signal when also doing a data transfer");
  1002. } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  1003. cmd == host->data_cmd) {
  1004. /* Command complete before busy is ended */
  1005. return;
  1006. }
  1007. }
  1008. /* Finished CMD23, now send actual command. */
  1009. if (cmd == cmd->mrq->sbc) {
  1010. sdhci_send_command(host, cmd->mrq->cmd);
  1011. } else {
  1012. /* Processed actual command. */
  1013. if (host->data && host->data_early)
  1014. sdhci_finish_data(host);
  1015. if (!cmd->data)
  1016. sdhci_finish_mrq(host, cmd->mrq);
  1017. }
  1018. }
  1019. static u16 sdhci_get_preset_value(struct sdhci_host *host)
  1020. {
  1021. u16 preset = 0;
  1022. switch (host->timing) {
  1023. case MMC_TIMING_UHS_SDR12:
  1024. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1025. break;
  1026. case MMC_TIMING_UHS_SDR25:
  1027. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
  1028. break;
  1029. case MMC_TIMING_UHS_SDR50:
  1030. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
  1031. break;
  1032. case MMC_TIMING_UHS_SDR104:
  1033. case MMC_TIMING_MMC_HS200:
  1034. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
  1035. break;
  1036. case MMC_TIMING_UHS_DDR50:
  1037. case MMC_TIMING_MMC_DDR52:
  1038. preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
  1039. break;
  1040. case MMC_TIMING_MMC_HS400:
  1041. preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
  1042. break;
  1043. default:
  1044. pr_warn("%s: Invalid UHS-I mode selected\n",
  1045. mmc_hostname(host->mmc));
  1046. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1047. break;
  1048. }
  1049. return preset;
  1050. }
  1051. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  1052. unsigned int *actual_clock)
  1053. {
  1054. int div = 0; /* Initialized for compiler warning */
  1055. int real_div = div, clk_mul = 1;
  1056. u16 clk = 0;
  1057. bool switch_base_clk = false;
  1058. if (host->version >= SDHCI_SPEC_300) {
  1059. if (host->preset_enabled) {
  1060. u16 pre_val;
  1061. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1062. pre_val = sdhci_get_preset_value(host);
  1063. div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
  1064. >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
  1065. if (host->clk_mul &&
  1066. (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
  1067. clk = SDHCI_PROG_CLOCK_MODE;
  1068. real_div = div + 1;
  1069. clk_mul = host->clk_mul;
  1070. } else {
  1071. real_div = max_t(int, 1, div << 1);
  1072. }
  1073. goto clock_set;
  1074. }
  1075. /*
  1076. * Check if the Host Controller supports Programmable Clock
  1077. * Mode.
  1078. */
  1079. if (host->clk_mul) {
  1080. for (div = 1; div <= 1024; div++) {
  1081. if ((host->max_clk * host->clk_mul / div)
  1082. <= clock)
  1083. break;
  1084. }
  1085. if ((host->max_clk * host->clk_mul / div) <= clock) {
  1086. /*
  1087. * Set Programmable Clock Mode in the Clock
  1088. * Control register.
  1089. */
  1090. clk = SDHCI_PROG_CLOCK_MODE;
  1091. real_div = div;
  1092. clk_mul = host->clk_mul;
  1093. div--;
  1094. } else {
  1095. /*
  1096. * Divisor can be too small to reach clock
  1097. * speed requirement. Then use the base clock.
  1098. */
  1099. switch_base_clk = true;
  1100. }
  1101. }
  1102. if (!host->clk_mul || switch_base_clk) {
  1103. /* Version 3.00 divisors must be a multiple of 2. */
  1104. if (host->max_clk <= clock)
  1105. div = 1;
  1106. else {
  1107. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
  1108. div += 2) {
  1109. if ((host->max_clk / div) <= clock)
  1110. break;
  1111. }
  1112. }
  1113. real_div = div;
  1114. div >>= 1;
  1115. if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
  1116. && !div && host->max_clk <= 25000000)
  1117. div = 1;
  1118. }
  1119. } else {
  1120. /* Version 2.00 divisors must be a power of 2. */
  1121. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  1122. if ((host->max_clk / div) <= clock)
  1123. break;
  1124. }
  1125. real_div = div;
  1126. div >>= 1;
  1127. }
  1128. clock_set:
  1129. if (real_div)
  1130. *actual_clock = (host->max_clk * clk_mul) / real_div;
  1131. clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  1132. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  1133. << SDHCI_DIVIDER_HI_SHIFT;
  1134. return clk;
  1135. }
  1136. EXPORT_SYMBOL_GPL(sdhci_calc_clk);
  1137. void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
  1138. {
  1139. ktime_t timeout;
  1140. clk |= SDHCI_CLOCK_INT_EN;
  1141. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1142. /* Wait max 20 ms */
  1143. timeout = ktime_add_ms(ktime_get(), 20);
  1144. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  1145. & SDHCI_CLOCK_INT_STABLE)) {
  1146. if (ktime_after(ktime_get(), timeout)) {
  1147. pr_err("%s: Internal clock never stabilised.\n",
  1148. mmc_hostname(host->mmc));
  1149. sdhci_dumpregs(host);
  1150. return;
  1151. }
  1152. udelay(10);
  1153. }
  1154. clk |= SDHCI_CLOCK_CARD_EN;
  1155. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1156. }
  1157. EXPORT_SYMBOL_GPL(sdhci_enable_clk);
  1158. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  1159. {
  1160. u16 clk;
  1161. host->mmc->actual_clock = 0;
  1162. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  1163. if (clock == 0)
  1164. return;
  1165. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  1166. sdhci_enable_clk(host, clk);
  1167. }
  1168. EXPORT_SYMBOL_GPL(sdhci_set_clock);
  1169. static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
  1170. unsigned short vdd)
  1171. {
  1172. struct mmc_host *mmc = host->mmc;
  1173. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
  1174. if (mode != MMC_POWER_OFF)
  1175. sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
  1176. else
  1177. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1178. }
  1179. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  1180. unsigned short vdd)
  1181. {
  1182. u8 pwr = 0;
  1183. if (mode != MMC_POWER_OFF) {
  1184. switch (1 << vdd) {
  1185. case MMC_VDD_165_195:
  1186. pwr = SDHCI_POWER_180;
  1187. break;
  1188. case MMC_VDD_29_30:
  1189. case MMC_VDD_30_31:
  1190. pwr = SDHCI_POWER_300;
  1191. break;
  1192. case MMC_VDD_32_33:
  1193. case MMC_VDD_33_34:
  1194. pwr = SDHCI_POWER_330;
  1195. break;
  1196. default:
  1197. WARN(1, "%s: Invalid vdd %#x\n",
  1198. mmc_hostname(host->mmc), vdd);
  1199. break;
  1200. }
  1201. }
  1202. if (host->pwr == pwr)
  1203. return;
  1204. host->pwr = pwr;
  1205. if (pwr == 0) {
  1206. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1207. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1208. sdhci_runtime_pm_bus_off(host);
  1209. } else {
  1210. /*
  1211. * Spec says that we should clear the power reg before setting
  1212. * a new value. Some controllers don't seem to like this though.
  1213. */
  1214. if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  1215. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1216. /*
  1217. * At least the Marvell CaFe chip gets confused if we set the
  1218. * voltage and set turn on power at the same time, so set the
  1219. * voltage first.
  1220. */
  1221. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  1222. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1223. pwr |= SDHCI_POWER_ON;
  1224. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1225. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1226. sdhci_runtime_pm_bus_on(host);
  1227. /*
  1228. * Some controllers need an extra 10ms delay of 10ms before
  1229. * they can apply clock after applying power
  1230. */
  1231. if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
  1232. mdelay(10);
  1233. }
  1234. }
  1235. EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
  1236. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  1237. unsigned short vdd)
  1238. {
  1239. if (IS_ERR(host->mmc->supply.vmmc))
  1240. sdhci_set_power_noreg(host, mode, vdd);
  1241. else
  1242. sdhci_set_power_reg(host, mode, vdd);
  1243. }
  1244. EXPORT_SYMBOL_GPL(sdhci_set_power);
  1245. /*****************************************************************************\
  1246. * *
  1247. * MMC callbacks *
  1248. * *
  1249. \*****************************************************************************/
  1250. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1251. {
  1252. struct sdhci_host *host;
  1253. int present;
  1254. unsigned long flags;
  1255. host = mmc_priv(mmc);
  1256. /* Firstly check card presence */
  1257. present = mmc->ops->get_cd(mmc);
  1258. spin_lock_irqsave(&host->lock, flags);
  1259. sdhci_led_activate(host);
  1260. /*
  1261. * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
  1262. * requests if Auto-CMD12 is enabled.
  1263. */
  1264. if (sdhci_auto_cmd12(host, mrq)) {
  1265. if (mrq->stop) {
  1266. mrq->data->stop = NULL;
  1267. mrq->stop = NULL;
  1268. }
  1269. }
  1270. if (!present || host->flags & SDHCI_DEVICE_DEAD) {
  1271. mrq->cmd->error = -ENOMEDIUM;
  1272. sdhci_finish_mrq(host, mrq);
  1273. } else {
  1274. if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
  1275. sdhci_send_command(host, mrq->sbc);
  1276. else
  1277. sdhci_send_command(host, mrq->cmd);
  1278. }
  1279. mmiowb();
  1280. spin_unlock_irqrestore(&host->lock, flags);
  1281. }
  1282. void sdhci_set_bus_width(struct sdhci_host *host, int width)
  1283. {
  1284. u8 ctrl;
  1285. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1286. if (width == MMC_BUS_WIDTH_8) {
  1287. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1288. ctrl |= SDHCI_CTRL_8BITBUS;
  1289. } else {
  1290. if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
  1291. ctrl &= ~SDHCI_CTRL_8BITBUS;
  1292. if (width == MMC_BUS_WIDTH_4)
  1293. ctrl |= SDHCI_CTRL_4BITBUS;
  1294. else
  1295. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1296. }
  1297. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1298. }
  1299. EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
  1300. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
  1301. {
  1302. u16 ctrl_2;
  1303. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1304. /* Select Bus Speed Mode for host */
  1305. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  1306. if ((timing == MMC_TIMING_MMC_HS200) ||
  1307. (timing == MMC_TIMING_UHS_SDR104))
  1308. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  1309. else if (timing == MMC_TIMING_UHS_SDR12)
  1310. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  1311. else if (timing == MMC_TIMING_UHS_SDR25)
  1312. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  1313. else if (timing == MMC_TIMING_UHS_SDR50)
  1314. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  1315. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  1316. (timing == MMC_TIMING_MMC_DDR52))
  1317. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  1318. else if (timing == MMC_TIMING_MMC_HS400)
  1319. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  1320. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1321. }
  1322. EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
  1323. void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1324. {
  1325. struct sdhci_host *host = mmc_priv(mmc);
  1326. u8 ctrl;
  1327. if (ios->power_mode == MMC_POWER_UNDEFINED)
  1328. return;
  1329. if (host->flags & SDHCI_DEVICE_DEAD) {
  1330. if (!IS_ERR(mmc->supply.vmmc) &&
  1331. ios->power_mode == MMC_POWER_OFF)
  1332. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1333. return;
  1334. }
  1335. /*
  1336. * Reset the chip on each power off.
  1337. * Should clear out any weird states.
  1338. */
  1339. if (ios->power_mode == MMC_POWER_OFF) {
  1340. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  1341. sdhci_reinit(host);
  1342. }
  1343. if (host->version >= SDHCI_SPEC_300 &&
  1344. (ios->power_mode == MMC_POWER_UP) &&
  1345. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
  1346. sdhci_enable_preset_value(host, false);
  1347. if (!ios->clock || ios->clock != host->clock) {
  1348. host->ops->set_clock(host, ios->clock);
  1349. host->clock = ios->clock;
  1350. if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
  1351. host->clock) {
  1352. host->timeout_clk = host->mmc->actual_clock ?
  1353. host->mmc->actual_clock / 1000 :
  1354. host->clock / 1000;
  1355. host->mmc->max_busy_timeout =
  1356. host->ops->get_max_timeout_count ?
  1357. host->ops->get_max_timeout_count(host) :
  1358. 1 << 27;
  1359. host->mmc->max_busy_timeout /= host->timeout_clk;
  1360. }
  1361. }
  1362. if (host->ops->set_power)
  1363. host->ops->set_power(host, ios->power_mode, ios->vdd);
  1364. else
  1365. sdhci_set_power(host, ios->power_mode, ios->vdd);
  1366. if (host->ops->platform_send_init_74_clocks)
  1367. host->ops->platform_send_init_74_clocks(host, ios->power_mode);
  1368. host->ops->set_bus_width(host, ios->bus_width);
  1369. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1370. if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
  1371. if (ios->timing == MMC_TIMING_SD_HS ||
  1372. ios->timing == MMC_TIMING_MMC_HS ||
  1373. ios->timing == MMC_TIMING_MMC_HS400 ||
  1374. ios->timing == MMC_TIMING_MMC_HS200 ||
  1375. ios->timing == MMC_TIMING_MMC_DDR52 ||
  1376. ios->timing == MMC_TIMING_UHS_SDR50 ||
  1377. ios->timing == MMC_TIMING_UHS_SDR104 ||
  1378. ios->timing == MMC_TIMING_UHS_DDR50 ||
  1379. ios->timing == MMC_TIMING_UHS_SDR25)
  1380. ctrl |= SDHCI_CTRL_HISPD;
  1381. else
  1382. ctrl &= ~SDHCI_CTRL_HISPD;
  1383. }
  1384. if (host->version >= SDHCI_SPEC_300) {
  1385. u16 clk, ctrl_2;
  1386. if (!host->preset_enabled) {
  1387. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1388. /*
  1389. * We only need to set Driver Strength if the
  1390. * preset value enable is not set.
  1391. */
  1392. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1393. ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
  1394. if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
  1395. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
  1396. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
  1397. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1398. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
  1399. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
  1400. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
  1401. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
  1402. else {
  1403. pr_warn("%s: invalid driver type, default to driver type B\n",
  1404. mmc_hostname(mmc));
  1405. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1406. }
  1407. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1408. } else {
  1409. /*
  1410. * According to SDHC Spec v3.00, if the Preset Value
  1411. * Enable in the Host Control 2 register is set, we
  1412. * need to reset SD Clock Enable before changing High
  1413. * Speed Enable to avoid generating clock gliches.
  1414. */
  1415. /* Reset SD Clock Enable */
  1416. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1417. clk &= ~SDHCI_CLOCK_CARD_EN;
  1418. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1419. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1420. /* Re-enable SD Clock */
  1421. host->ops->set_clock(host, host->clock);
  1422. }
  1423. /* Reset SD Clock Enable */
  1424. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1425. clk &= ~SDHCI_CLOCK_CARD_EN;
  1426. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1427. host->ops->set_uhs_signaling(host, ios->timing);
  1428. host->timing = ios->timing;
  1429. if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
  1430. ((ios->timing == MMC_TIMING_UHS_SDR12) ||
  1431. (ios->timing == MMC_TIMING_UHS_SDR25) ||
  1432. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1433. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1434. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1435. (ios->timing == MMC_TIMING_MMC_DDR52))) {
  1436. u16 preset;
  1437. sdhci_enable_preset_value(host, true);
  1438. preset = sdhci_get_preset_value(host);
  1439. ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
  1440. >> SDHCI_PRESET_DRV_SHIFT;
  1441. }
  1442. /* Re-enable SD Clock */
  1443. host->ops->set_clock(host, host->clock);
  1444. } else
  1445. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1446. /*
  1447. * Some (ENE) controllers go apeshit on some ios operation,
  1448. * signalling timeout and CRC errors even on CMD0. Resetting
  1449. * it on each ios seems to solve the problem.
  1450. */
  1451. if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  1452. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  1453. mmiowb();
  1454. }
  1455. EXPORT_SYMBOL_GPL(sdhci_set_ios);
  1456. static int sdhci_get_cd(struct mmc_host *mmc)
  1457. {
  1458. struct sdhci_host *host = mmc_priv(mmc);
  1459. int gpio_cd = mmc_gpio_get_cd(mmc);
  1460. if (host->flags & SDHCI_DEVICE_DEAD)
  1461. return 0;
  1462. /* If nonremovable, assume that the card is always present. */
  1463. if (!mmc_card_is_removable(host->mmc))
  1464. return 1;
  1465. /*
  1466. * Try slot gpio detect, if defined it take precedence
  1467. * over build in controller functionality
  1468. */
  1469. if (gpio_cd >= 0)
  1470. return !!gpio_cd;
  1471. /* If polling, assume that the card is always present. */
  1472. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
  1473. return 1;
  1474. /* Host native card detect */
  1475. return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
  1476. }
  1477. static int sdhci_check_ro(struct sdhci_host *host)
  1478. {
  1479. unsigned long flags;
  1480. int is_readonly;
  1481. spin_lock_irqsave(&host->lock, flags);
  1482. if (host->flags & SDHCI_DEVICE_DEAD)
  1483. is_readonly = 0;
  1484. else if (host->ops->get_ro)
  1485. is_readonly = host->ops->get_ro(host);
  1486. else
  1487. is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
  1488. & SDHCI_WRITE_PROTECT);
  1489. spin_unlock_irqrestore(&host->lock, flags);
  1490. /* This quirk needs to be replaced by a callback-function later */
  1491. return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
  1492. !is_readonly : is_readonly;
  1493. }
  1494. #define SAMPLE_COUNT 5
  1495. static int sdhci_get_ro(struct mmc_host *mmc)
  1496. {
  1497. struct sdhci_host *host = mmc_priv(mmc);
  1498. int i, ro_count;
  1499. if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
  1500. return sdhci_check_ro(host);
  1501. ro_count = 0;
  1502. for (i = 0; i < SAMPLE_COUNT; i++) {
  1503. if (sdhci_check_ro(host)) {
  1504. if (++ro_count > SAMPLE_COUNT / 2)
  1505. return 1;
  1506. }
  1507. msleep(30);
  1508. }
  1509. return 0;
  1510. }
  1511. static void sdhci_hw_reset(struct mmc_host *mmc)
  1512. {
  1513. struct sdhci_host *host = mmc_priv(mmc);
  1514. if (host->ops && host->ops->hw_reset)
  1515. host->ops->hw_reset(host);
  1516. }
  1517. static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
  1518. {
  1519. if (!(host->flags & SDHCI_DEVICE_DEAD)) {
  1520. if (enable)
  1521. host->ier |= SDHCI_INT_CARD_INT;
  1522. else
  1523. host->ier &= ~SDHCI_INT_CARD_INT;
  1524. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1525. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1526. mmiowb();
  1527. }
  1528. }
  1529. void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  1530. {
  1531. struct sdhci_host *host = mmc_priv(mmc);
  1532. unsigned long flags;
  1533. if (enable)
  1534. pm_runtime_get_noresume(host->mmc->parent);
  1535. spin_lock_irqsave(&host->lock, flags);
  1536. if (enable)
  1537. host->flags |= SDHCI_SDIO_IRQ_ENABLED;
  1538. else
  1539. host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
  1540. sdhci_enable_sdio_irq_nolock(host, enable);
  1541. spin_unlock_irqrestore(&host->lock, flags);
  1542. if (!enable)
  1543. pm_runtime_put_noidle(host->mmc->parent);
  1544. }
  1545. EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
  1546. int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  1547. struct mmc_ios *ios)
  1548. {
  1549. struct sdhci_host *host = mmc_priv(mmc);
  1550. u16 ctrl;
  1551. int ret;
  1552. /*
  1553. * Signal Voltage Switching is only applicable for Host Controllers
  1554. * v3.00 and above.
  1555. */
  1556. if (host->version < SDHCI_SPEC_300)
  1557. return 0;
  1558. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1559. switch (ios->signal_voltage) {
  1560. case MMC_SIGNAL_VOLTAGE_330:
  1561. if (!(host->flags & SDHCI_SIGNALING_330))
  1562. return -EINVAL;
  1563. /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
  1564. ctrl &= ~SDHCI_CTRL_VDD_180;
  1565. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1566. if (!IS_ERR(mmc->supply.vqmmc)) {
  1567. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1568. if (ret) {
  1569. pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
  1570. mmc_hostname(mmc));
  1571. return -EIO;
  1572. }
  1573. }
  1574. /* Wait for 5ms */
  1575. usleep_range(5000, 5500);
  1576. /* 3.3V regulator output should be stable within 5 ms */
  1577. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1578. if (!(ctrl & SDHCI_CTRL_VDD_180))
  1579. return 0;
  1580. pr_warn("%s: 3.3V regulator output did not became stable\n",
  1581. mmc_hostname(mmc));
  1582. return -EAGAIN;
  1583. case MMC_SIGNAL_VOLTAGE_180:
  1584. if (!(host->flags & SDHCI_SIGNALING_180))
  1585. return -EINVAL;
  1586. if (!IS_ERR(mmc->supply.vqmmc)) {
  1587. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1588. if (ret) {
  1589. pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
  1590. mmc_hostname(mmc));
  1591. return -EIO;
  1592. }
  1593. }
  1594. /*
  1595. * Enable 1.8V Signal Enable in the Host Control2
  1596. * register
  1597. */
  1598. ctrl |= SDHCI_CTRL_VDD_180;
  1599. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1600. /* Some controller need to do more when switching */
  1601. if (host->ops->voltage_switch)
  1602. host->ops->voltage_switch(host);
  1603. /* 1.8V regulator output should be stable within 5 ms */
  1604. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1605. if (ctrl & SDHCI_CTRL_VDD_180)
  1606. return 0;
  1607. pr_warn("%s: 1.8V regulator output did not became stable\n",
  1608. mmc_hostname(mmc));
  1609. return -EAGAIN;
  1610. case MMC_SIGNAL_VOLTAGE_120:
  1611. if (!(host->flags & SDHCI_SIGNALING_120))
  1612. return -EINVAL;
  1613. if (!IS_ERR(mmc->supply.vqmmc)) {
  1614. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1615. if (ret) {
  1616. pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
  1617. mmc_hostname(mmc));
  1618. return -EIO;
  1619. }
  1620. }
  1621. return 0;
  1622. default:
  1623. /* No signal voltage switch required */
  1624. return 0;
  1625. }
  1626. }
  1627. EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
  1628. static int sdhci_card_busy(struct mmc_host *mmc)
  1629. {
  1630. struct sdhci_host *host = mmc_priv(mmc);
  1631. u32 present_state;
  1632. /* Check whether DAT[0] is 0 */
  1633. present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
  1634. return !(present_state & SDHCI_DATA_0_LVL_MASK);
  1635. }
  1636. static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1637. {
  1638. struct sdhci_host *host = mmc_priv(mmc);
  1639. unsigned long flags;
  1640. spin_lock_irqsave(&host->lock, flags);
  1641. host->flags |= SDHCI_HS400_TUNING;
  1642. spin_unlock_irqrestore(&host->lock, flags);
  1643. return 0;
  1644. }
  1645. static void sdhci_start_tuning(struct sdhci_host *host)
  1646. {
  1647. u16 ctrl;
  1648. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1649. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  1650. if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
  1651. ctrl |= SDHCI_CTRL_TUNED_CLK;
  1652. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1653. /*
  1654. * As per the Host Controller spec v3.00, tuning command
  1655. * generates Buffer Read Ready interrupt, so enable that.
  1656. *
  1657. * Note: The spec clearly says that when tuning sequence
  1658. * is being performed, the controller does not generate
  1659. * interrupts other than Buffer Read Ready interrupt. But
  1660. * to make sure we don't hit a controller bug, we _only_
  1661. * enable Buffer Read Ready interrupt here.
  1662. */
  1663. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  1664. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  1665. }
  1666. static void sdhci_end_tuning(struct sdhci_host *host)
  1667. {
  1668. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1669. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1670. }
  1671. static void sdhci_reset_tuning(struct sdhci_host *host)
  1672. {
  1673. u16 ctrl;
  1674. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1675. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1676. ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
  1677. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1678. }
  1679. static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
  1680. {
  1681. sdhci_reset_tuning(host);
  1682. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1683. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1684. sdhci_end_tuning(host);
  1685. mmc_abort_tuning(host->mmc, opcode);
  1686. }
  1687. /*
  1688. * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
  1689. * tuning command does not have a data payload (or rather the hardware does it
  1690. * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
  1691. * interrupt setup is different to other commands and there is no timeout
  1692. * interrupt so special handling is needed.
  1693. */
  1694. static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
  1695. {
  1696. struct mmc_host *mmc = host->mmc;
  1697. struct mmc_command cmd = {};
  1698. struct mmc_request mrq = {};
  1699. unsigned long flags;
  1700. u32 b = host->sdma_boundary;
  1701. spin_lock_irqsave(&host->lock, flags);
  1702. cmd.opcode = opcode;
  1703. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  1704. cmd.mrq = &mrq;
  1705. mrq.cmd = &cmd;
  1706. /*
  1707. * In response to CMD19, the card sends 64 bytes of tuning
  1708. * block to the Host Controller. So we set the block size
  1709. * to 64 here.
  1710. */
  1711. if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
  1712. mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  1713. sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
  1714. else
  1715. sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
  1716. /*
  1717. * The tuning block is sent by the card to the host controller.
  1718. * So we set the TRNS_READ bit in the Transfer Mode register.
  1719. * This also takes care of setting DMA Enable and Multi Block
  1720. * Select in the same register to 0.
  1721. */
  1722. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  1723. sdhci_send_command(host, &cmd);
  1724. host->cmd = NULL;
  1725. sdhci_del_timer(host, &mrq);
  1726. host->tuning_done = 0;
  1727. mmiowb();
  1728. spin_unlock_irqrestore(&host->lock, flags);
  1729. /* Wait for Buffer Read Ready interrupt */
  1730. wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
  1731. msecs_to_jiffies(50));
  1732. }
  1733. static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
  1734. {
  1735. int i;
  1736. /*
  1737. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  1738. * of loops reaches 40 times.
  1739. */
  1740. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  1741. u16 ctrl;
  1742. sdhci_send_tuning(host, opcode);
  1743. if (!host->tuning_done) {
  1744. pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
  1745. mmc_hostname(host->mmc));
  1746. sdhci_abort_tuning(host, opcode);
  1747. return;
  1748. }
  1749. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1750. if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
  1751. if (ctrl & SDHCI_CTRL_TUNED_CLK)
  1752. return; /* Success! */
  1753. break;
  1754. }
  1755. /* Spec does not require a delay between tuning cycles */
  1756. if (host->tuning_delay > 0)
  1757. mdelay(host->tuning_delay);
  1758. }
  1759. pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
  1760. mmc_hostname(host->mmc));
  1761. sdhci_reset_tuning(host);
  1762. }
  1763. int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1764. {
  1765. struct sdhci_host *host = mmc_priv(mmc);
  1766. int err = 0;
  1767. unsigned int tuning_count = 0;
  1768. bool hs400_tuning;
  1769. hs400_tuning = host->flags & SDHCI_HS400_TUNING;
  1770. if (host->tuning_mode == SDHCI_TUNING_MODE_1)
  1771. tuning_count = host->tuning_count;
  1772. /*
  1773. * The Host Controller needs tuning in case of SDR104 and DDR50
  1774. * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
  1775. * the Capabilities register.
  1776. * If the Host Controller supports the HS200 mode then the
  1777. * tuning function has to be executed.
  1778. */
  1779. switch (host->timing) {
  1780. /* HS400 tuning is done in HS200 mode */
  1781. case MMC_TIMING_MMC_HS400:
  1782. err = -EINVAL;
  1783. goto out;
  1784. case MMC_TIMING_MMC_HS200:
  1785. /*
  1786. * Periodic re-tuning for HS400 is not expected to be needed, so
  1787. * disable it here.
  1788. */
  1789. if (hs400_tuning)
  1790. tuning_count = 0;
  1791. break;
  1792. case MMC_TIMING_UHS_SDR104:
  1793. case MMC_TIMING_UHS_DDR50:
  1794. break;
  1795. case MMC_TIMING_UHS_SDR50:
  1796. if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
  1797. break;
  1798. /* FALLTHROUGH */
  1799. default:
  1800. goto out;
  1801. }
  1802. if (host->ops->platform_execute_tuning) {
  1803. err = host->ops->platform_execute_tuning(host, opcode);
  1804. goto out;
  1805. }
  1806. host->mmc->retune_period = tuning_count;
  1807. if (host->tuning_delay < 0)
  1808. host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
  1809. sdhci_start_tuning(host);
  1810. __sdhci_execute_tuning(host, opcode);
  1811. sdhci_end_tuning(host);
  1812. out:
  1813. host->flags &= ~SDHCI_HS400_TUNING;
  1814. return err;
  1815. }
  1816. EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
  1817. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
  1818. {
  1819. /* Host Controller v3.00 defines preset value registers */
  1820. if (host->version < SDHCI_SPEC_300)
  1821. return;
  1822. /*
  1823. * We only enable or disable Preset Value if they are not already
  1824. * enabled or disabled respectively. Otherwise, we bail out.
  1825. */
  1826. if (host->preset_enabled != enable) {
  1827. u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1828. if (enable)
  1829. ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
  1830. else
  1831. ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
  1832. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1833. if (enable)
  1834. host->flags |= SDHCI_PV_ENABLED;
  1835. else
  1836. host->flags &= ~SDHCI_PV_ENABLED;
  1837. host->preset_enabled = enable;
  1838. }
  1839. }
  1840. static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1841. int err)
  1842. {
  1843. struct sdhci_host *host = mmc_priv(mmc);
  1844. struct mmc_data *data = mrq->data;
  1845. if (data->host_cookie != COOKIE_UNMAPPED)
  1846. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1847. mmc_get_dma_dir(data));
  1848. data->host_cookie = COOKIE_UNMAPPED;
  1849. }
  1850. static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1851. {
  1852. struct sdhci_host *host = mmc_priv(mmc);
  1853. mrq->data->host_cookie = COOKIE_UNMAPPED;
  1854. if (host->flags & SDHCI_REQ_USE_DMA)
  1855. sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
  1856. }
  1857. static inline bool sdhci_has_requests(struct sdhci_host *host)
  1858. {
  1859. return host->cmd || host->data_cmd;
  1860. }
  1861. static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
  1862. {
  1863. if (host->data_cmd) {
  1864. host->data_cmd->error = err;
  1865. sdhci_finish_mrq(host, host->data_cmd->mrq);
  1866. }
  1867. if (host->cmd) {
  1868. host->cmd->error = err;
  1869. sdhci_finish_mrq(host, host->cmd->mrq);
  1870. }
  1871. }
  1872. static void sdhci_card_event(struct mmc_host *mmc)
  1873. {
  1874. struct sdhci_host *host = mmc_priv(mmc);
  1875. unsigned long flags;
  1876. int present;
  1877. /* First check if client has provided their own card event */
  1878. if (host->ops->card_event)
  1879. host->ops->card_event(host);
  1880. present = mmc->ops->get_cd(mmc);
  1881. spin_lock_irqsave(&host->lock, flags);
  1882. /* Check sdhci_has_requests() first in case we are runtime suspended */
  1883. if (sdhci_has_requests(host) && !present) {
  1884. pr_err("%s: Card removed during transfer!\n",
  1885. mmc_hostname(host->mmc));
  1886. pr_err("%s: Resetting controller.\n",
  1887. mmc_hostname(host->mmc));
  1888. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1889. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1890. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  1891. }
  1892. spin_unlock_irqrestore(&host->lock, flags);
  1893. }
  1894. static const struct mmc_host_ops sdhci_ops = {
  1895. .request = sdhci_request,
  1896. .post_req = sdhci_post_req,
  1897. .pre_req = sdhci_pre_req,
  1898. .set_ios = sdhci_set_ios,
  1899. .get_cd = sdhci_get_cd,
  1900. .get_ro = sdhci_get_ro,
  1901. .hw_reset = sdhci_hw_reset,
  1902. .enable_sdio_irq = sdhci_enable_sdio_irq,
  1903. .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
  1904. .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
  1905. .execute_tuning = sdhci_execute_tuning,
  1906. .card_event = sdhci_card_event,
  1907. .card_busy = sdhci_card_busy,
  1908. };
  1909. /*****************************************************************************\
  1910. * *
  1911. * Tasklets *
  1912. * *
  1913. \*****************************************************************************/
  1914. static bool sdhci_request_done(struct sdhci_host *host)
  1915. {
  1916. unsigned long flags;
  1917. struct mmc_request *mrq;
  1918. int i;
  1919. spin_lock_irqsave(&host->lock, flags);
  1920. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  1921. mrq = host->mrqs_done[i];
  1922. if (mrq)
  1923. break;
  1924. }
  1925. if (!mrq) {
  1926. spin_unlock_irqrestore(&host->lock, flags);
  1927. return true;
  1928. }
  1929. sdhci_del_timer(host, mrq);
  1930. /*
  1931. * Always unmap the data buffers if they were mapped by
  1932. * sdhci_prepare_data() whenever we finish with a request.
  1933. * This avoids leaking DMA mappings on error.
  1934. */
  1935. if (host->flags & SDHCI_REQ_USE_DMA) {
  1936. struct mmc_data *data = mrq->data;
  1937. if (data && data->host_cookie == COOKIE_MAPPED) {
  1938. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1939. mmc_get_dma_dir(data));
  1940. data->host_cookie = COOKIE_UNMAPPED;
  1941. }
  1942. }
  1943. /*
  1944. * The controller needs a reset of internal state machines
  1945. * upon error conditions.
  1946. */
  1947. if (sdhci_needs_reset(host, mrq)) {
  1948. /*
  1949. * Do not finish until command and data lines are available for
  1950. * reset. Note there can only be one other mrq, so it cannot
  1951. * also be in mrqs_done, otherwise host->cmd and host->data_cmd
  1952. * would both be null.
  1953. */
  1954. if (host->cmd || host->data_cmd) {
  1955. spin_unlock_irqrestore(&host->lock, flags);
  1956. return true;
  1957. }
  1958. /* Some controllers need this kick or reset won't work here */
  1959. if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
  1960. /* This is to force an update */
  1961. host->ops->set_clock(host, host->clock);
  1962. /* Spec says we should do both at the same time, but Ricoh
  1963. controllers do not like that. */
  1964. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1965. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1966. host->pending_reset = false;
  1967. }
  1968. if (!sdhci_has_requests(host))
  1969. sdhci_led_deactivate(host);
  1970. host->mrqs_done[i] = NULL;
  1971. mmiowb();
  1972. spin_unlock_irqrestore(&host->lock, flags);
  1973. mmc_request_done(host->mmc, mrq);
  1974. return false;
  1975. }
  1976. static void sdhci_tasklet_finish(unsigned long param)
  1977. {
  1978. struct sdhci_host *host = (struct sdhci_host *)param;
  1979. while (!sdhci_request_done(host))
  1980. ;
  1981. }
  1982. static void sdhci_timeout_timer(unsigned long data)
  1983. {
  1984. struct sdhci_host *host;
  1985. unsigned long flags;
  1986. host = (struct sdhci_host*)data;
  1987. spin_lock_irqsave(&host->lock, flags);
  1988. if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
  1989. pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
  1990. mmc_hostname(host->mmc));
  1991. sdhci_dumpregs(host);
  1992. host->cmd->error = -ETIMEDOUT;
  1993. sdhci_finish_mrq(host, host->cmd->mrq);
  1994. }
  1995. mmiowb();
  1996. spin_unlock_irqrestore(&host->lock, flags);
  1997. }
  1998. static void sdhci_timeout_data_timer(unsigned long data)
  1999. {
  2000. struct sdhci_host *host;
  2001. unsigned long flags;
  2002. host = (struct sdhci_host *)data;
  2003. spin_lock_irqsave(&host->lock, flags);
  2004. if (host->data || host->data_cmd ||
  2005. (host->cmd && sdhci_data_line_cmd(host->cmd))) {
  2006. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  2007. mmc_hostname(host->mmc));
  2008. sdhci_dumpregs(host);
  2009. if (host->data) {
  2010. host->data->error = -ETIMEDOUT;
  2011. sdhci_finish_data(host);
  2012. } else if (host->data_cmd) {
  2013. host->data_cmd->error = -ETIMEDOUT;
  2014. sdhci_finish_mrq(host, host->data_cmd->mrq);
  2015. } else {
  2016. host->cmd->error = -ETIMEDOUT;
  2017. sdhci_finish_mrq(host, host->cmd->mrq);
  2018. }
  2019. }
  2020. mmiowb();
  2021. spin_unlock_irqrestore(&host->lock, flags);
  2022. }
  2023. /*****************************************************************************\
  2024. * *
  2025. * Interrupt handling *
  2026. * *
  2027. \*****************************************************************************/
  2028. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  2029. {
  2030. if (!host->cmd) {
  2031. /*
  2032. * SDHCI recovers from errors by resetting the cmd and data
  2033. * circuits. Until that is done, there very well might be more
  2034. * interrupts, so ignore them in that case.
  2035. */
  2036. if (host->pending_reset)
  2037. return;
  2038. pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
  2039. mmc_hostname(host->mmc), (unsigned)intmask);
  2040. sdhci_dumpregs(host);
  2041. return;
  2042. }
  2043. if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
  2044. SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
  2045. if (intmask & SDHCI_INT_TIMEOUT)
  2046. host->cmd->error = -ETIMEDOUT;
  2047. else
  2048. host->cmd->error = -EILSEQ;
  2049. /*
  2050. * If this command initiates a data phase and a response
  2051. * CRC error is signalled, the card can start transferring
  2052. * data - the card may have received the command without
  2053. * error. We must not terminate the mmc_request early.
  2054. *
  2055. * If the card did not receive the command or returned an
  2056. * error which prevented it sending data, the data phase
  2057. * will time out.
  2058. */
  2059. if (host->cmd->data &&
  2060. (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
  2061. SDHCI_INT_CRC) {
  2062. host->cmd = NULL;
  2063. return;
  2064. }
  2065. sdhci_finish_mrq(host, host->cmd->mrq);
  2066. return;
  2067. }
  2068. if (intmask & SDHCI_INT_RESPONSE)
  2069. sdhci_finish_command(host);
  2070. }
  2071. static void sdhci_adma_show_error(struct sdhci_host *host)
  2072. {
  2073. void *desc = host->adma_table;
  2074. sdhci_dumpregs(host);
  2075. while (true) {
  2076. struct sdhci_adma2_64_desc *dma_desc = desc;
  2077. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2078. DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2079. desc, le32_to_cpu(dma_desc->addr_hi),
  2080. le32_to_cpu(dma_desc->addr_lo),
  2081. le16_to_cpu(dma_desc->len),
  2082. le16_to_cpu(dma_desc->cmd));
  2083. else
  2084. DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2085. desc, le32_to_cpu(dma_desc->addr_lo),
  2086. le16_to_cpu(dma_desc->len),
  2087. le16_to_cpu(dma_desc->cmd));
  2088. desc += host->desc_sz;
  2089. if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
  2090. break;
  2091. }
  2092. }
  2093. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  2094. {
  2095. u32 command;
  2096. /* CMD19 generates _only_ Buffer Read Ready interrupt */
  2097. if (intmask & SDHCI_INT_DATA_AVAIL) {
  2098. command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
  2099. if (command == MMC_SEND_TUNING_BLOCK ||
  2100. command == MMC_SEND_TUNING_BLOCK_HS200) {
  2101. host->tuning_done = 1;
  2102. wake_up(&host->buf_ready_int);
  2103. return;
  2104. }
  2105. }
  2106. if (!host->data) {
  2107. struct mmc_command *data_cmd = host->data_cmd;
  2108. /*
  2109. * The "data complete" interrupt is also used to
  2110. * indicate that a busy state has ended. See comment
  2111. * above in sdhci_cmd_irq().
  2112. */
  2113. if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
  2114. if (intmask & SDHCI_INT_DATA_TIMEOUT) {
  2115. host->data_cmd = NULL;
  2116. data_cmd->error = -ETIMEDOUT;
  2117. sdhci_finish_mrq(host, data_cmd->mrq);
  2118. return;
  2119. }
  2120. if (intmask & SDHCI_INT_DATA_END) {
  2121. host->data_cmd = NULL;
  2122. /*
  2123. * Some cards handle busy-end interrupt
  2124. * before the command completed, so make
  2125. * sure we do things in the proper order.
  2126. */
  2127. if (host->cmd == data_cmd)
  2128. return;
  2129. sdhci_finish_mrq(host, data_cmd->mrq);
  2130. return;
  2131. }
  2132. }
  2133. /*
  2134. * SDHCI recovers from errors by resetting the cmd and data
  2135. * circuits. Until that is done, there very well might be more
  2136. * interrupts, so ignore them in that case.
  2137. */
  2138. if (host->pending_reset)
  2139. return;
  2140. pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
  2141. mmc_hostname(host->mmc), (unsigned)intmask);
  2142. sdhci_dumpregs(host);
  2143. return;
  2144. }
  2145. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2146. host->data->error = -ETIMEDOUT;
  2147. else if (intmask & SDHCI_INT_DATA_END_BIT)
  2148. host->data->error = -EILSEQ;
  2149. else if ((intmask & SDHCI_INT_DATA_CRC) &&
  2150. SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
  2151. != MMC_BUS_TEST_R)
  2152. host->data->error = -EILSEQ;
  2153. else if (intmask & SDHCI_INT_ADMA_ERROR) {
  2154. pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
  2155. sdhci_adma_show_error(host);
  2156. host->data->error = -EIO;
  2157. if (host->ops->adma_workaround)
  2158. host->ops->adma_workaround(host, intmask);
  2159. }
  2160. if (host->data->error)
  2161. sdhci_finish_data(host);
  2162. else {
  2163. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  2164. sdhci_transfer_pio(host);
  2165. /*
  2166. * We currently don't do anything fancy with DMA
  2167. * boundaries, but as we can't disable the feature
  2168. * we need to at least restart the transfer.
  2169. *
  2170. * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
  2171. * should return a valid address to continue from, but as
  2172. * some controllers are faulty, don't trust them.
  2173. */
  2174. if (intmask & SDHCI_INT_DMA_END) {
  2175. u32 dmastart, dmanow;
  2176. dmastart = sg_dma_address(host->data->sg);
  2177. dmanow = dmastart + host->data->bytes_xfered;
  2178. /*
  2179. * Force update to the next DMA block boundary.
  2180. */
  2181. dmanow = (dmanow &
  2182. ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
  2183. SDHCI_DEFAULT_BOUNDARY_SIZE;
  2184. host->data->bytes_xfered = dmanow - dmastart;
  2185. DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
  2186. dmastart, host->data->bytes_xfered, dmanow);
  2187. sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
  2188. }
  2189. if (intmask & SDHCI_INT_DATA_END) {
  2190. if (host->cmd == host->data_cmd) {
  2191. /*
  2192. * Data managed to finish before the
  2193. * command completed. Make sure we do
  2194. * things in the proper order.
  2195. */
  2196. host->data_early = 1;
  2197. } else {
  2198. sdhci_finish_data(host);
  2199. }
  2200. }
  2201. }
  2202. }
  2203. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  2204. {
  2205. irqreturn_t result = IRQ_NONE;
  2206. struct sdhci_host *host = dev_id;
  2207. u32 intmask, mask, unexpected = 0;
  2208. int max_loops = 16;
  2209. spin_lock(&host->lock);
  2210. if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
  2211. spin_unlock(&host->lock);
  2212. return IRQ_NONE;
  2213. }
  2214. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2215. if (!intmask || intmask == 0xffffffff) {
  2216. result = IRQ_NONE;
  2217. goto out;
  2218. }
  2219. do {
  2220. DBG("IRQ status 0x%08x\n", intmask);
  2221. if (host->ops->irq) {
  2222. intmask = host->ops->irq(host, intmask);
  2223. if (!intmask)
  2224. goto cont;
  2225. }
  2226. /* Clear selected interrupts. */
  2227. mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2228. SDHCI_INT_BUS_POWER);
  2229. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2230. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2231. u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  2232. SDHCI_CARD_PRESENT;
  2233. /*
  2234. * There is a observation on i.mx esdhc. INSERT
  2235. * bit will be immediately set again when it gets
  2236. * cleared, if a card is inserted. We have to mask
  2237. * the irq to prevent interrupt storm which will
  2238. * freeze the system. And the REMOVE gets the
  2239. * same situation.
  2240. *
  2241. * More testing are needed here to ensure it works
  2242. * for other platforms though.
  2243. */
  2244. host->ier &= ~(SDHCI_INT_CARD_INSERT |
  2245. SDHCI_INT_CARD_REMOVE);
  2246. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  2247. SDHCI_INT_CARD_INSERT;
  2248. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2249. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2250. sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
  2251. SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
  2252. host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
  2253. SDHCI_INT_CARD_REMOVE);
  2254. result = IRQ_WAKE_THREAD;
  2255. }
  2256. if (intmask & SDHCI_INT_CMD_MASK)
  2257. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  2258. if (intmask & SDHCI_INT_DATA_MASK)
  2259. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  2260. if (intmask & SDHCI_INT_BUS_POWER)
  2261. pr_err("%s: Card is consuming too much power!\n",
  2262. mmc_hostname(host->mmc));
  2263. if (intmask & SDHCI_INT_RETUNE)
  2264. mmc_retune_needed(host->mmc);
  2265. if ((intmask & SDHCI_INT_CARD_INT) &&
  2266. (host->ier & SDHCI_INT_CARD_INT)) {
  2267. sdhci_enable_sdio_irq_nolock(host, false);
  2268. host->thread_isr |= SDHCI_INT_CARD_INT;
  2269. result = IRQ_WAKE_THREAD;
  2270. }
  2271. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2272. SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2273. SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
  2274. SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
  2275. if (intmask) {
  2276. unexpected |= intmask;
  2277. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2278. }
  2279. cont:
  2280. if (result == IRQ_NONE)
  2281. result = IRQ_HANDLED;
  2282. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2283. } while (intmask && --max_loops);
  2284. out:
  2285. spin_unlock(&host->lock);
  2286. if (unexpected) {
  2287. pr_err("%s: Unexpected interrupt 0x%08x.\n",
  2288. mmc_hostname(host->mmc), unexpected);
  2289. sdhci_dumpregs(host);
  2290. }
  2291. return result;
  2292. }
  2293. static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
  2294. {
  2295. struct sdhci_host *host = dev_id;
  2296. unsigned long flags;
  2297. u32 isr;
  2298. spin_lock_irqsave(&host->lock, flags);
  2299. isr = host->thread_isr;
  2300. host->thread_isr = 0;
  2301. spin_unlock_irqrestore(&host->lock, flags);
  2302. if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2303. struct mmc_host *mmc = host->mmc;
  2304. mmc->ops->card_event(mmc);
  2305. mmc_detect_change(mmc, msecs_to_jiffies(200));
  2306. }
  2307. if (isr & SDHCI_INT_CARD_INT) {
  2308. sdio_run_irqs(host->mmc);
  2309. spin_lock_irqsave(&host->lock, flags);
  2310. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2311. sdhci_enable_sdio_irq_nolock(host, true);
  2312. spin_unlock_irqrestore(&host->lock, flags);
  2313. }
  2314. return isr ? IRQ_HANDLED : IRQ_NONE;
  2315. }
  2316. /*****************************************************************************\
  2317. * *
  2318. * Suspend/resume *
  2319. * *
  2320. \*****************************************************************************/
  2321. #ifdef CONFIG_PM
  2322. /*
  2323. * To enable wakeup events, the corresponding events have to be enabled in
  2324. * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
  2325. * Table' in the SD Host Controller Standard Specification.
  2326. * It is useless to restore SDHCI_INT_ENABLE state in
  2327. * sdhci_disable_irq_wakeups() since it will be set by
  2328. * sdhci_enable_card_detection() or sdhci_init().
  2329. */
  2330. void sdhci_enable_irq_wakeups(struct sdhci_host *host)
  2331. {
  2332. u8 val;
  2333. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2334. | SDHCI_WAKE_ON_INT;
  2335. u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2336. SDHCI_INT_CARD_INT;
  2337. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2338. val |= mask ;
  2339. /* Avoid fake wake up */
  2340. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
  2341. val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
  2342. irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  2343. }
  2344. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2345. sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
  2346. }
  2347. EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
  2348. static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
  2349. {
  2350. u8 val;
  2351. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2352. | SDHCI_WAKE_ON_INT;
  2353. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2354. val &= ~mask;
  2355. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2356. }
  2357. int sdhci_suspend_host(struct sdhci_host *host)
  2358. {
  2359. sdhci_disable_card_detection(host);
  2360. mmc_retune_timer_stop(host->mmc);
  2361. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2362. host->ier = 0;
  2363. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2364. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2365. free_irq(host->irq, host);
  2366. } else {
  2367. sdhci_enable_irq_wakeups(host);
  2368. enable_irq_wake(host->irq);
  2369. }
  2370. return 0;
  2371. }
  2372. EXPORT_SYMBOL_GPL(sdhci_suspend_host);
  2373. int sdhci_resume_host(struct sdhci_host *host)
  2374. {
  2375. struct mmc_host *mmc = host->mmc;
  2376. int ret = 0;
  2377. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2378. if (host->ops->enable_dma)
  2379. host->ops->enable_dma(host);
  2380. }
  2381. if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
  2382. (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
  2383. /* Card keeps power but host controller does not */
  2384. sdhci_init(host, 0);
  2385. host->pwr = 0;
  2386. host->clock = 0;
  2387. mmc->ops->set_ios(mmc, &mmc->ios);
  2388. } else {
  2389. sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
  2390. mmiowb();
  2391. }
  2392. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2393. ret = request_threaded_irq(host->irq, sdhci_irq,
  2394. sdhci_thread_irq, IRQF_SHARED,
  2395. mmc_hostname(host->mmc), host);
  2396. if (ret)
  2397. return ret;
  2398. } else {
  2399. sdhci_disable_irq_wakeups(host);
  2400. disable_irq_wake(host->irq);
  2401. }
  2402. sdhci_enable_card_detection(host);
  2403. return ret;
  2404. }
  2405. EXPORT_SYMBOL_GPL(sdhci_resume_host);
  2406. int sdhci_runtime_suspend_host(struct sdhci_host *host)
  2407. {
  2408. unsigned long flags;
  2409. mmc_retune_timer_stop(host->mmc);
  2410. spin_lock_irqsave(&host->lock, flags);
  2411. host->ier &= SDHCI_INT_CARD_INT;
  2412. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2413. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2414. spin_unlock_irqrestore(&host->lock, flags);
  2415. synchronize_hardirq(host->irq);
  2416. spin_lock_irqsave(&host->lock, flags);
  2417. host->runtime_suspended = true;
  2418. spin_unlock_irqrestore(&host->lock, flags);
  2419. return 0;
  2420. }
  2421. EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
  2422. int sdhci_runtime_resume_host(struct sdhci_host *host)
  2423. {
  2424. struct mmc_host *mmc = host->mmc;
  2425. unsigned long flags;
  2426. int host_flags = host->flags;
  2427. if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2428. if (host->ops->enable_dma)
  2429. host->ops->enable_dma(host);
  2430. }
  2431. sdhci_init(host, 0);
  2432. if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
  2433. mmc->ios.power_mode != MMC_POWER_OFF) {
  2434. /* Force clock and power re-program */
  2435. host->pwr = 0;
  2436. host->clock = 0;
  2437. mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
  2438. mmc->ops->set_ios(mmc, &mmc->ios);
  2439. if ((host_flags & SDHCI_PV_ENABLED) &&
  2440. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
  2441. spin_lock_irqsave(&host->lock, flags);
  2442. sdhci_enable_preset_value(host, true);
  2443. spin_unlock_irqrestore(&host->lock, flags);
  2444. }
  2445. if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
  2446. mmc->ops->hs400_enhanced_strobe)
  2447. mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
  2448. }
  2449. spin_lock_irqsave(&host->lock, flags);
  2450. host->runtime_suspended = false;
  2451. /* Enable SDIO IRQ */
  2452. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2453. sdhci_enable_sdio_irq_nolock(host, true);
  2454. /* Enable Card Detection */
  2455. sdhci_enable_card_detection(host);
  2456. spin_unlock_irqrestore(&host->lock, flags);
  2457. return 0;
  2458. }
  2459. EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
  2460. #endif /* CONFIG_PM */
  2461. /*****************************************************************************\
  2462. * *
  2463. * Command Queue Engine (CQE) helpers *
  2464. * *
  2465. \*****************************************************************************/
  2466. void sdhci_cqe_enable(struct mmc_host *mmc)
  2467. {
  2468. struct sdhci_host *host = mmc_priv(mmc);
  2469. unsigned long flags;
  2470. u8 ctrl;
  2471. spin_lock_irqsave(&host->lock, flags);
  2472. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  2473. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  2474. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2475. ctrl |= SDHCI_CTRL_ADMA64;
  2476. else
  2477. ctrl |= SDHCI_CTRL_ADMA32;
  2478. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  2479. sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
  2480. SDHCI_BLOCK_SIZE);
  2481. /* Set maximum timeout */
  2482. sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);
  2483. host->ier = host->cqe_ier;
  2484. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2485. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2486. host->cqe_on = true;
  2487. pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
  2488. mmc_hostname(mmc), host->ier,
  2489. sdhci_readl(host, SDHCI_INT_STATUS));
  2490. mmiowb();
  2491. spin_unlock_irqrestore(&host->lock, flags);
  2492. }
  2493. EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
  2494. void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
  2495. {
  2496. struct sdhci_host *host = mmc_priv(mmc);
  2497. unsigned long flags;
  2498. spin_lock_irqsave(&host->lock, flags);
  2499. sdhci_set_default_irqs(host);
  2500. host->cqe_on = false;
  2501. if (recovery) {
  2502. sdhci_do_reset(host, SDHCI_RESET_CMD);
  2503. sdhci_do_reset(host, SDHCI_RESET_DATA);
  2504. }
  2505. pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
  2506. mmc_hostname(mmc), host->ier,
  2507. sdhci_readl(host, SDHCI_INT_STATUS));
  2508. mmiowb();
  2509. spin_unlock_irqrestore(&host->lock, flags);
  2510. }
  2511. EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
  2512. bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
  2513. int *data_error)
  2514. {
  2515. u32 mask;
  2516. if (!host->cqe_on)
  2517. return false;
  2518. if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
  2519. *cmd_error = -EILSEQ;
  2520. else if (intmask & SDHCI_INT_TIMEOUT)
  2521. *cmd_error = -ETIMEDOUT;
  2522. else
  2523. *cmd_error = 0;
  2524. if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
  2525. *data_error = -EILSEQ;
  2526. else if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2527. *data_error = -ETIMEDOUT;
  2528. else if (intmask & SDHCI_INT_ADMA_ERROR)
  2529. *data_error = -EIO;
  2530. else
  2531. *data_error = 0;
  2532. /* Clear selected interrupts. */
  2533. mask = intmask & host->cqe_ier;
  2534. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2535. if (intmask & SDHCI_INT_BUS_POWER)
  2536. pr_err("%s: Card is consuming too much power!\n",
  2537. mmc_hostname(host->mmc));
  2538. intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
  2539. if (intmask) {
  2540. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2541. pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
  2542. mmc_hostname(host->mmc), intmask);
  2543. sdhci_dumpregs(host);
  2544. }
  2545. return true;
  2546. }
  2547. EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
  2548. /*****************************************************************************\
  2549. * *
  2550. * Device allocation/registration *
  2551. * *
  2552. \*****************************************************************************/
  2553. struct sdhci_host *sdhci_alloc_host(struct device *dev,
  2554. size_t priv_size)
  2555. {
  2556. struct mmc_host *mmc;
  2557. struct sdhci_host *host;
  2558. WARN_ON(dev == NULL);
  2559. mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
  2560. if (!mmc)
  2561. return ERR_PTR(-ENOMEM);
  2562. host = mmc_priv(mmc);
  2563. host->mmc = mmc;
  2564. host->mmc_host_ops = sdhci_ops;
  2565. mmc->ops = &host->mmc_host_ops;
  2566. host->flags = SDHCI_SIGNALING_330;
  2567. host->cqe_ier = SDHCI_CQE_INT_MASK;
  2568. host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
  2569. host->tuning_delay = -1;
  2570. host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
  2571. return host;
  2572. }
  2573. EXPORT_SYMBOL_GPL(sdhci_alloc_host);
  2574. static int sdhci_set_dma_mask(struct sdhci_host *host)
  2575. {
  2576. struct mmc_host *mmc = host->mmc;
  2577. struct device *dev = mmc_dev(mmc);
  2578. int ret = -EINVAL;
  2579. if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
  2580. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2581. /* Try 64-bit mask if hardware is capable of it */
  2582. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2583. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  2584. if (ret) {
  2585. pr_warn("%s: Failed to set 64-bit DMA mask.\n",
  2586. mmc_hostname(mmc));
  2587. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2588. }
  2589. }
  2590. /* 32-bit mask as default & fallback */
  2591. if (ret) {
  2592. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  2593. if (ret)
  2594. pr_warn("%s: Failed to set 32-bit DMA mask.\n",
  2595. mmc_hostname(mmc));
  2596. }
  2597. return ret;
  2598. }
  2599. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
  2600. {
  2601. u16 v;
  2602. u64 dt_caps_mask = 0;
  2603. u64 dt_caps = 0;
  2604. if (host->read_caps)
  2605. return;
  2606. host->read_caps = true;
  2607. if (debug_quirks)
  2608. host->quirks = debug_quirks;
  2609. if (debug_quirks2)
  2610. host->quirks2 = debug_quirks2;
  2611. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2612. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2613. "sdhci-caps-mask", &dt_caps_mask);
  2614. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2615. "sdhci-caps", &dt_caps);
  2616. v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
  2617. host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  2618. if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
  2619. return;
  2620. if (caps) {
  2621. host->caps = *caps;
  2622. } else {
  2623. host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  2624. host->caps &= ~lower_32_bits(dt_caps_mask);
  2625. host->caps |= lower_32_bits(dt_caps);
  2626. }
  2627. if (host->version < SDHCI_SPEC_300)
  2628. return;
  2629. if (caps1) {
  2630. host->caps1 = *caps1;
  2631. } else {
  2632. host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
  2633. host->caps1 &= ~upper_32_bits(dt_caps_mask);
  2634. host->caps1 |= upper_32_bits(dt_caps);
  2635. }
  2636. }
  2637. EXPORT_SYMBOL_GPL(__sdhci_read_caps);
  2638. int sdhci_setup_host(struct sdhci_host *host)
  2639. {
  2640. struct mmc_host *mmc;
  2641. u32 max_current_caps;
  2642. unsigned int ocr_avail;
  2643. unsigned int override_timeout_clk;
  2644. u32 max_clk;
  2645. int ret;
  2646. WARN_ON(host == NULL);
  2647. if (host == NULL)
  2648. return -EINVAL;
  2649. mmc = host->mmc;
  2650. /*
  2651. * If there are external regulators, get them. Note this must be done
  2652. * early before resetting the host and reading the capabilities so that
  2653. * the host can take the appropriate action if regulators are not
  2654. * available.
  2655. */
  2656. ret = mmc_regulator_get_supply(mmc);
  2657. if (ret == -EPROBE_DEFER)
  2658. return ret;
  2659. DBG("Version: 0x%08x | Present: 0x%08x\n",
  2660. sdhci_readw(host, SDHCI_HOST_VERSION),
  2661. sdhci_readl(host, SDHCI_PRESENT_STATE));
  2662. DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
  2663. sdhci_readl(host, SDHCI_CAPABILITIES),
  2664. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  2665. sdhci_read_caps(host);
  2666. override_timeout_clk = host->timeout_clk;
  2667. if (host->version > SDHCI_SPEC_300) {
  2668. pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
  2669. mmc_hostname(mmc), host->version);
  2670. }
  2671. if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
  2672. host->flags |= SDHCI_USE_SDMA;
  2673. else if (!(host->caps & SDHCI_CAN_DO_SDMA))
  2674. DBG("Controller doesn't have SDMA capability\n");
  2675. else
  2676. host->flags |= SDHCI_USE_SDMA;
  2677. if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  2678. (host->flags & SDHCI_USE_SDMA)) {
  2679. DBG("Disabling DMA as it is marked broken\n");
  2680. host->flags &= ~SDHCI_USE_SDMA;
  2681. }
  2682. if ((host->version >= SDHCI_SPEC_200) &&
  2683. (host->caps & SDHCI_CAN_DO_ADMA2))
  2684. host->flags |= SDHCI_USE_ADMA;
  2685. if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
  2686. (host->flags & SDHCI_USE_ADMA)) {
  2687. DBG("Disabling ADMA as it is marked broken\n");
  2688. host->flags &= ~SDHCI_USE_ADMA;
  2689. }
  2690. /*
  2691. * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
  2692. * and *must* do 64-bit DMA. A driver has the opportunity to change
  2693. * that during the first call to ->enable_dma(). Similarly
  2694. * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
  2695. * implement.
  2696. */
  2697. if (host->caps & SDHCI_CAN_64BIT)
  2698. host->flags |= SDHCI_USE_64_BIT_DMA;
  2699. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2700. ret = sdhci_set_dma_mask(host);
  2701. if (!ret && host->ops->enable_dma)
  2702. ret = host->ops->enable_dma(host);
  2703. if (ret) {
  2704. pr_warn("%s: No suitable DMA available - falling back to PIO\n",
  2705. mmc_hostname(mmc));
  2706. host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
  2707. ret = 0;
  2708. }
  2709. }
  2710. /* SDMA does not support 64-bit DMA */
  2711. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2712. host->flags &= ~SDHCI_USE_SDMA;
  2713. if (host->flags & SDHCI_USE_ADMA) {
  2714. dma_addr_t dma;
  2715. void *buf;
  2716. /*
  2717. * The DMA descriptor table size is calculated as the maximum
  2718. * number of segments times 2, to allow for an alignment
  2719. * descriptor for each segment, plus 1 for a nop end descriptor,
  2720. * all multipled by the descriptor size.
  2721. */
  2722. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2723. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2724. SDHCI_ADMA2_64_DESC_SZ;
  2725. host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
  2726. } else {
  2727. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2728. SDHCI_ADMA2_32_DESC_SZ;
  2729. host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
  2730. }
  2731. host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
  2732. buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2733. host->adma_table_sz, &dma, GFP_KERNEL);
  2734. if (!buf) {
  2735. pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
  2736. mmc_hostname(mmc));
  2737. host->flags &= ~SDHCI_USE_ADMA;
  2738. } else if ((dma + host->align_buffer_sz) &
  2739. (SDHCI_ADMA2_DESC_ALIGN - 1)) {
  2740. pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
  2741. mmc_hostname(mmc));
  2742. host->flags &= ~SDHCI_USE_ADMA;
  2743. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2744. host->adma_table_sz, buf, dma);
  2745. } else {
  2746. host->align_buffer = buf;
  2747. host->align_addr = dma;
  2748. host->adma_table = buf + host->align_buffer_sz;
  2749. host->adma_addr = dma + host->align_buffer_sz;
  2750. }
  2751. }
  2752. /*
  2753. * If we use DMA, then it's up to the caller to set the DMA
  2754. * mask, but PIO does not need the hw shim so we set a new
  2755. * mask here in that case.
  2756. */
  2757. if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
  2758. host->dma_mask = DMA_BIT_MASK(64);
  2759. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2760. }
  2761. if (host->version >= SDHCI_SPEC_300)
  2762. host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
  2763. >> SDHCI_CLOCK_BASE_SHIFT;
  2764. else
  2765. host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
  2766. >> SDHCI_CLOCK_BASE_SHIFT;
  2767. host->max_clk *= 1000000;
  2768. if (host->max_clk == 0 || host->quirks &
  2769. SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
  2770. if (!host->ops->get_max_clock) {
  2771. pr_err("%s: Hardware doesn't specify base clock frequency.\n",
  2772. mmc_hostname(mmc));
  2773. ret = -ENODEV;
  2774. goto undma;
  2775. }
  2776. host->max_clk = host->ops->get_max_clock(host);
  2777. }
  2778. /*
  2779. * In case of Host Controller v3.00, find out whether clock
  2780. * multiplier is supported.
  2781. */
  2782. host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
  2783. SDHCI_CLOCK_MUL_SHIFT;
  2784. /*
  2785. * In case the value in Clock Multiplier is 0, then programmable
  2786. * clock mode is not supported, otherwise the actual clock
  2787. * multiplier is one more than the value of Clock Multiplier
  2788. * in the Capabilities Register.
  2789. */
  2790. if (host->clk_mul)
  2791. host->clk_mul += 1;
  2792. /*
  2793. * Set host parameters.
  2794. */
  2795. max_clk = host->max_clk;
  2796. if (host->ops->get_min_clock)
  2797. mmc->f_min = host->ops->get_min_clock(host);
  2798. else if (host->version >= SDHCI_SPEC_300) {
  2799. if (host->clk_mul) {
  2800. mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
  2801. max_clk = host->max_clk * host->clk_mul;
  2802. } else
  2803. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
  2804. } else
  2805. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
  2806. if (!mmc->f_max || mmc->f_max > max_clk)
  2807. mmc->f_max = max_clk;
  2808. if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
  2809. host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
  2810. SDHCI_TIMEOUT_CLK_SHIFT;
  2811. if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
  2812. host->timeout_clk *= 1000;
  2813. if (host->timeout_clk == 0) {
  2814. if (!host->ops->get_timeout_clock) {
  2815. pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
  2816. mmc_hostname(mmc));
  2817. ret = -ENODEV;
  2818. goto undma;
  2819. }
  2820. host->timeout_clk =
  2821. DIV_ROUND_UP(host->ops->get_timeout_clock(host),
  2822. 1000);
  2823. }
  2824. if (override_timeout_clk)
  2825. host->timeout_clk = override_timeout_clk;
  2826. mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
  2827. host->ops->get_max_timeout_count(host) : 1 << 27;
  2828. mmc->max_busy_timeout /= host->timeout_clk;
  2829. }
  2830. mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
  2831. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2832. if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
  2833. host->flags |= SDHCI_AUTO_CMD12;
  2834. /* Auto-CMD23 stuff only works in ADMA or PIO. */
  2835. if ((host->version >= SDHCI_SPEC_300) &&
  2836. ((host->flags & SDHCI_USE_ADMA) ||
  2837. !(host->flags & SDHCI_USE_SDMA)) &&
  2838. !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
  2839. host->flags |= SDHCI_AUTO_CMD23;
  2840. DBG("Auto-CMD23 available\n");
  2841. } else {
  2842. DBG("Auto-CMD23 unavailable\n");
  2843. }
  2844. /*
  2845. * A controller may support 8-bit width, but the board itself
  2846. * might not have the pins brought out. Boards that support
  2847. * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
  2848. * their platform code before calling sdhci_add_host(), and we
  2849. * won't assume 8-bit width for hosts without that CAP.
  2850. */
  2851. if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
  2852. mmc->caps |= MMC_CAP_4_BIT_DATA;
  2853. if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
  2854. mmc->caps &= ~MMC_CAP_CMD23;
  2855. if (host->caps & SDHCI_CAN_DO_HISPD)
  2856. mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  2857. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
  2858. mmc_card_is_removable(mmc) &&
  2859. mmc_gpio_get_cd(host->mmc) < 0)
  2860. mmc->caps |= MMC_CAP_NEEDS_POLL;
  2861. /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
  2862. if (!IS_ERR(mmc->supply.vqmmc)) {
  2863. ret = regulator_enable(mmc->supply.vqmmc);
  2864. if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
  2865. 1950000))
  2866. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
  2867. SDHCI_SUPPORT_SDR50 |
  2868. SDHCI_SUPPORT_DDR50);
  2869. if (ret) {
  2870. pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
  2871. mmc_hostname(mmc), ret);
  2872. mmc->supply.vqmmc = ERR_PTR(-EINVAL);
  2873. }
  2874. }
  2875. if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
  2876. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2877. SDHCI_SUPPORT_DDR50);
  2878. }
  2879. /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
  2880. if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2881. SDHCI_SUPPORT_DDR50))
  2882. mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  2883. /* SDR104 supports also implies SDR50 support */
  2884. if (host->caps1 & SDHCI_SUPPORT_SDR104) {
  2885. mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
  2886. /* SD3.0: SDR104 is supported so (for eMMC) the caps2
  2887. * field can be promoted to support HS200.
  2888. */
  2889. if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
  2890. mmc->caps2 |= MMC_CAP2_HS200;
  2891. } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
  2892. mmc->caps |= MMC_CAP_UHS_SDR50;
  2893. }
  2894. if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
  2895. (host->caps1 & SDHCI_SUPPORT_HS400))
  2896. mmc->caps2 |= MMC_CAP2_HS400;
  2897. if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
  2898. (IS_ERR(mmc->supply.vqmmc) ||
  2899. !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
  2900. 1300000)))
  2901. mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
  2902. if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
  2903. !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
  2904. mmc->caps |= MMC_CAP_UHS_DDR50;
  2905. /* Does the host need tuning for SDR50? */
  2906. if (host->caps1 & SDHCI_USE_SDR50_TUNING)
  2907. host->flags |= SDHCI_SDR50_NEEDS_TUNING;
  2908. /* Driver Type(s) (A, C, D) supported by the host */
  2909. if (host->caps1 & SDHCI_DRIVER_TYPE_A)
  2910. mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
  2911. if (host->caps1 & SDHCI_DRIVER_TYPE_C)
  2912. mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
  2913. if (host->caps1 & SDHCI_DRIVER_TYPE_D)
  2914. mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
  2915. /* Initial value for re-tuning timer count */
  2916. host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
  2917. SDHCI_RETUNING_TIMER_COUNT_SHIFT;
  2918. /*
  2919. * In case Re-tuning Timer is not disabled, the actual value of
  2920. * re-tuning timer will be 2 ^ (n - 1).
  2921. */
  2922. if (host->tuning_count)
  2923. host->tuning_count = 1 << (host->tuning_count - 1);
  2924. /* Re-tuning mode supported by the Host Controller */
  2925. host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
  2926. SDHCI_RETUNING_MODE_SHIFT;
  2927. ocr_avail = 0;
  2928. /*
  2929. * According to SD Host Controller spec v3.00, if the Host System
  2930. * can afford more than 150mA, Host Driver should set XPC to 1. Also
  2931. * the value is meaningful only if Voltage Support in the Capabilities
  2932. * register is set. The actual current value is 4 times the register
  2933. * value.
  2934. */
  2935. max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
  2936. if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
  2937. int curr = regulator_get_current_limit(mmc->supply.vmmc);
  2938. if (curr > 0) {
  2939. /* convert to SDHCI_MAX_CURRENT format */
  2940. curr = curr/1000; /* convert to mA */
  2941. curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
  2942. curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
  2943. max_current_caps =
  2944. (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
  2945. (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
  2946. (curr << SDHCI_MAX_CURRENT_180_SHIFT);
  2947. }
  2948. }
  2949. if (host->caps & SDHCI_CAN_VDD_330) {
  2950. ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
  2951. mmc->max_current_330 = ((max_current_caps &
  2952. SDHCI_MAX_CURRENT_330_MASK) >>
  2953. SDHCI_MAX_CURRENT_330_SHIFT) *
  2954. SDHCI_MAX_CURRENT_MULTIPLIER;
  2955. }
  2956. if (host->caps & SDHCI_CAN_VDD_300) {
  2957. ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
  2958. mmc->max_current_300 = ((max_current_caps &
  2959. SDHCI_MAX_CURRENT_300_MASK) >>
  2960. SDHCI_MAX_CURRENT_300_SHIFT) *
  2961. SDHCI_MAX_CURRENT_MULTIPLIER;
  2962. }
  2963. if (host->caps & SDHCI_CAN_VDD_180) {
  2964. ocr_avail |= MMC_VDD_165_195;
  2965. mmc->max_current_180 = ((max_current_caps &
  2966. SDHCI_MAX_CURRENT_180_MASK) >>
  2967. SDHCI_MAX_CURRENT_180_SHIFT) *
  2968. SDHCI_MAX_CURRENT_MULTIPLIER;
  2969. }
  2970. /* If OCR set by host, use it instead. */
  2971. if (host->ocr_mask)
  2972. ocr_avail = host->ocr_mask;
  2973. /* If OCR set by external regulators, give it highest prio. */
  2974. if (mmc->ocr_avail)
  2975. ocr_avail = mmc->ocr_avail;
  2976. mmc->ocr_avail = ocr_avail;
  2977. mmc->ocr_avail_sdio = ocr_avail;
  2978. if (host->ocr_avail_sdio)
  2979. mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
  2980. mmc->ocr_avail_sd = ocr_avail;
  2981. if (host->ocr_avail_sd)
  2982. mmc->ocr_avail_sd &= host->ocr_avail_sd;
  2983. else /* normal SD controllers don't support 1.8V */
  2984. mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
  2985. mmc->ocr_avail_mmc = ocr_avail;
  2986. if (host->ocr_avail_mmc)
  2987. mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
  2988. if (mmc->ocr_avail == 0) {
  2989. pr_err("%s: Hardware doesn't report any support voltages.\n",
  2990. mmc_hostname(mmc));
  2991. ret = -ENODEV;
  2992. goto unreg;
  2993. }
  2994. if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
  2995. MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
  2996. MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
  2997. (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
  2998. host->flags |= SDHCI_SIGNALING_180;
  2999. if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
  3000. host->flags |= SDHCI_SIGNALING_120;
  3001. spin_lock_init(&host->lock);
  3002. /*
  3003. * Maximum number of segments. Depends on if the hardware
  3004. * can do scatter/gather or not.
  3005. */
  3006. if (host->flags & SDHCI_USE_ADMA)
  3007. mmc->max_segs = SDHCI_MAX_SEGS;
  3008. else if (host->flags & SDHCI_USE_SDMA)
  3009. mmc->max_segs = 1;
  3010. else /* PIO */
  3011. mmc->max_segs = SDHCI_MAX_SEGS;
  3012. /*
  3013. * Maximum number of sectors in one transfer. Limited by SDMA boundary
  3014. * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
  3015. * is less anyway.
  3016. */
  3017. mmc->max_req_size = 524288;
  3018. /*
  3019. * Maximum segment size. Could be one segment with the maximum number
  3020. * of bytes. When doing hardware scatter/gather, each entry cannot
  3021. * be larger than 64 KiB though.
  3022. */
  3023. if (host->flags & SDHCI_USE_ADMA) {
  3024. if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
  3025. mmc->max_seg_size = 65535;
  3026. else
  3027. mmc->max_seg_size = 65536;
  3028. } else {
  3029. mmc->max_seg_size = mmc->max_req_size;
  3030. }
  3031. /*
  3032. * Maximum block size. This varies from controller to controller and
  3033. * is specified in the capabilities register.
  3034. */
  3035. if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
  3036. mmc->max_blk_size = 2;
  3037. } else {
  3038. mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
  3039. SDHCI_MAX_BLOCK_SHIFT;
  3040. if (mmc->max_blk_size >= 3) {
  3041. pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
  3042. mmc_hostname(mmc));
  3043. mmc->max_blk_size = 0;
  3044. }
  3045. }
  3046. mmc->max_blk_size = 512 << mmc->max_blk_size;
  3047. /*
  3048. * Maximum block count.
  3049. */
  3050. mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
  3051. return 0;
  3052. unreg:
  3053. if (!IS_ERR(mmc->supply.vqmmc))
  3054. regulator_disable(mmc->supply.vqmmc);
  3055. undma:
  3056. if (host->align_buffer)
  3057. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3058. host->adma_table_sz, host->align_buffer,
  3059. host->align_addr);
  3060. host->adma_table = NULL;
  3061. host->align_buffer = NULL;
  3062. return ret;
  3063. }
  3064. EXPORT_SYMBOL_GPL(sdhci_setup_host);
  3065. void sdhci_cleanup_host(struct sdhci_host *host)
  3066. {
  3067. struct mmc_host *mmc = host->mmc;
  3068. if (!IS_ERR(mmc->supply.vqmmc))
  3069. regulator_disable(mmc->supply.vqmmc);
  3070. if (host->align_buffer)
  3071. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3072. host->adma_table_sz, host->align_buffer,
  3073. host->align_addr);
  3074. host->adma_table = NULL;
  3075. host->align_buffer = NULL;
  3076. }
  3077. EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
  3078. int __sdhci_add_host(struct sdhci_host *host)
  3079. {
  3080. struct mmc_host *mmc = host->mmc;
  3081. int ret;
  3082. /*
  3083. * Init tasklets.
  3084. */
  3085. tasklet_init(&host->finish_tasklet,
  3086. sdhci_tasklet_finish, (unsigned long)host);
  3087. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  3088. setup_timer(&host->data_timer, sdhci_timeout_data_timer,
  3089. (unsigned long)host);
  3090. init_waitqueue_head(&host->buf_ready_int);
  3091. sdhci_init(host, 0);
  3092. ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
  3093. IRQF_SHARED, mmc_hostname(mmc), host);
  3094. if (ret) {
  3095. pr_err("%s: Failed to request IRQ %d: %d\n",
  3096. mmc_hostname(mmc), host->irq, ret);
  3097. goto untasklet;
  3098. }
  3099. ret = sdhci_led_register(host);
  3100. if (ret) {
  3101. pr_err("%s: Failed to register LED device: %d\n",
  3102. mmc_hostname(mmc), ret);
  3103. goto unirq;
  3104. }
  3105. mmiowb();
  3106. ret = mmc_add_host(mmc);
  3107. if (ret)
  3108. goto unled;
  3109. pr_info("%s: SDHCI controller on %s [%s] using %s\n",
  3110. mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
  3111. (host->flags & SDHCI_USE_ADMA) ?
  3112. (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
  3113. (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
  3114. sdhci_enable_card_detection(host);
  3115. return 0;
  3116. unled:
  3117. sdhci_led_unregister(host);
  3118. unirq:
  3119. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3120. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3121. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3122. free_irq(host->irq, host);
  3123. untasklet:
  3124. tasklet_kill(&host->finish_tasklet);
  3125. return ret;
  3126. }
  3127. EXPORT_SYMBOL_GPL(__sdhci_add_host);
  3128. int sdhci_add_host(struct sdhci_host *host)
  3129. {
  3130. int ret;
  3131. ret = sdhci_setup_host(host);
  3132. if (ret)
  3133. return ret;
  3134. ret = __sdhci_add_host(host);
  3135. if (ret)
  3136. goto cleanup;
  3137. return 0;
  3138. cleanup:
  3139. sdhci_cleanup_host(host);
  3140. return ret;
  3141. }
  3142. EXPORT_SYMBOL_GPL(sdhci_add_host);
  3143. void sdhci_remove_host(struct sdhci_host *host, int dead)
  3144. {
  3145. struct mmc_host *mmc = host->mmc;
  3146. unsigned long flags;
  3147. if (dead) {
  3148. spin_lock_irqsave(&host->lock, flags);
  3149. host->flags |= SDHCI_DEVICE_DEAD;
  3150. if (sdhci_has_requests(host)) {
  3151. pr_err("%s: Controller removed during "
  3152. " transfer!\n", mmc_hostname(mmc));
  3153. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  3154. }
  3155. spin_unlock_irqrestore(&host->lock, flags);
  3156. }
  3157. sdhci_disable_card_detection(host);
  3158. mmc_remove_host(mmc);
  3159. sdhci_led_unregister(host);
  3160. if (!dead)
  3161. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3162. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3163. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3164. free_irq(host->irq, host);
  3165. del_timer_sync(&host->timer);
  3166. del_timer_sync(&host->data_timer);
  3167. tasklet_kill(&host->finish_tasklet);
  3168. if (!IS_ERR(mmc->supply.vqmmc))
  3169. regulator_disable(mmc->supply.vqmmc);
  3170. if (host->align_buffer)
  3171. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3172. host->adma_table_sz, host->align_buffer,
  3173. host->align_addr);
  3174. host->adma_table = NULL;
  3175. host->align_buffer = NULL;
  3176. }
  3177. EXPORT_SYMBOL_GPL(sdhci_remove_host);
  3178. void sdhci_free_host(struct sdhci_host *host)
  3179. {
  3180. mmc_free_host(host->mmc);
  3181. }
  3182. EXPORT_SYMBOL_GPL(sdhci_free_host);
  3183. /*****************************************************************************\
  3184. * *
  3185. * Driver init/exit *
  3186. * *
  3187. \*****************************************************************************/
  3188. static int __init sdhci_drv_init(void)
  3189. {
  3190. pr_info(DRIVER_NAME
  3191. ": Secure Digital Host Controller Interface driver\n");
  3192. pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  3193. return 0;
  3194. }
  3195. static void __exit sdhci_drv_exit(void)
  3196. {
  3197. }
  3198. module_init(sdhci_drv_init);
  3199. module_exit(sdhci_drv_exit);
  3200. module_param(debug_quirks, uint, 0444);
  3201. module_param(debug_quirks2, uint, 0444);
  3202. MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
  3203. MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
  3204. MODULE_LICENSE("GPL");
  3205. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
  3206. MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");