sdhci-pci.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. #ifndef __SDHCI_PCI_H
  2. #define __SDHCI_PCI_H
  3. /*
  4. * PCI device IDs, sub IDs
  5. */
  6. #define PCI_DEVICE_ID_INTEL_PCH_SDIO0 0x8809
  7. #define PCI_DEVICE_ID_INTEL_PCH_SDIO1 0x880a
  8. #define PCI_DEVICE_ID_INTEL_BYT_EMMC 0x0f14
  9. #define PCI_DEVICE_ID_INTEL_BYT_SDIO 0x0f15
  10. #define PCI_DEVICE_ID_INTEL_BYT_SD 0x0f16
  11. #define PCI_DEVICE_ID_INTEL_BYT_EMMC2 0x0f50
  12. #define PCI_DEVICE_ID_INTEL_BSW_EMMC 0x2294
  13. #define PCI_DEVICE_ID_INTEL_BSW_SDIO 0x2295
  14. #define PCI_DEVICE_ID_INTEL_BSW_SD 0x2296
  15. #define PCI_DEVICE_ID_INTEL_MRFLD_MMC 0x1190
  16. #define PCI_DEVICE_ID_INTEL_CLV_SDIO0 0x08f9
  17. #define PCI_DEVICE_ID_INTEL_CLV_SDIO1 0x08fa
  18. #define PCI_DEVICE_ID_INTEL_CLV_SDIO2 0x08fb
  19. #define PCI_DEVICE_ID_INTEL_CLV_EMMC0 0x08e5
  20. #define PCI_DEVICE_ID_INTEL_CLV_EMMC1 0x08e6
  21. #define PCI_DEVICE_ID_INTEL_QRK_SD 0x08A7
  22. #define PCI_DEVICE_ID_INTEL_SPT_EMMC 0x9d2b
  23. #define PCI_DEVICE_ID_INTEL_SPT_SDIO 0x9d2c
  24. #define PCI_DEVICE_ID_INTEL_SPT_SD 0x9d2d
  25. #define PCI_DEVICE_ID_INTEL_DNV_EMMC 0x19db
  26. #define PCI_DEVICE_ID_INTEL_BXT_SD 0x0aca
  27. #define PCI_DEVICE_ID_INTEL_BXT_EMMC 0x0acc
  28. #define PCI_DEVICE_ID_INTEL_BXT_SDIO 0x0ad0
  29. #define PCI_DEVICE_ID_INTEL_BXTM_SD 0x1aca
  30. #define PCI_DEVICE_ID_INTEL_BXTM_EMMC 0x1acc
  31. #define PCI_DEVICE_ID_INTEL_BXTM_SDIO 0x1ad0
  32. #define PCI_DEVICE_ID_INTEL_APL_SD 0x5aca
  33. #define PCI_DEVICE_ID_INTEL_APL_EMMC 0x5acc
  34. #define PCI_DEVICE_ID_INTEL_APL_SDIO 0x5ad0
  35. #define PCI_DEVICE_ID_INTEL_GLK_SD 0x31ca
  36. #define PCI_DEVICE_ID_INTEL_GLK_EMMC 0x31cc
  37. #define PCI_DEVICE_ID_INTEL_GLK_SDIO 0x31d0
  38. #define PCI_DEVICE_ID_INTEL_CNP_EMMC 0x9dc4
  39. #define PCI_DEVICE_ID_INTEL_CNP_SD 0x9df5
  40. #define PCI_DEVICE_ID_INTEL_CNPH_SD 0xa375
  41. #define PCI_DEVICE_ID_SYSKONNECT_8000 0x8000
  42. #define PCI_DEVICE_ID_VIA_95D0 0x95d0
  43. #define PCI_DEVICE_ID_REALTEK_5250 0x5250
  44. #define PCI_SUBDEVICE_ID_NI_7884 0x7884
  45. /*
  46. * PCI device class and mask
  47. */
  48. #define SYSTEM_SDHCI (PCI_CLASS_SYSTEM_SDHCI << 8)
  49. #define PCI_CLASS_MASK 0xFFFF00
  50. /*
  51. * Macros for PCI device-description
  52. */
  53. #define _PCI_VEND(vend) PCI_VENDOR_ID_##vend
  54. #define _PCI_DEV(vend, dev) PCI_DEVICE_ID_##vend##_##dev
  55. #define _PCI_SUBDEV(subvend, subdev) PCI_SUBDEVICE_ID_##subvend##_##subdev
  56. #define SDHCI_PCI_DEVICE(vend, dev, cfg) { \
  57. .vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
  58. .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
  59. .driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
  60. }
  61. #define SDHCI_PCI_SUBDEVICE(vend, dev, subvend, subdev, cfg) { \
  62. .vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
  63. .subvendor = _PCI_VEND(subvend), \
  64. .subdevice = _PCI_SUBDEV(subvend, subdev), \
  65. .driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
  66. }
  67. #define SDHCI_PCI_DEVICE_CLASS(vend, cl, cl_msk, cfg) { \
  68. .vendor = _PCI_VEND(vend), .device = PCI_ANY_ID, \
  69. .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
  70. .class = (cl), .class_mask = (cl_msk), \
  71. .driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
  72. }
  73. /*
  74. * PCI registers
  75. */
  76. #define PCI_SDHCI_IFPIO 0x00
  77. #define PCI_SDHCI_IFDMA 0x01
  78. #define PCI_SDHCI_IFVENDOR 0x02
  79. #define PCI_SLOT_INFO 0x40 /* 8 bits */
  80. #define PCI_SLOT_INFO_SLOTS(x) ((x >> 4) & 7)
  81. #define PCI_SLOT_INFO_FIRST_BAR_MASK 0x07
  82. #define MAX_SLOTS 8
  83. struct sdhci_pci_chip;
  84. struct sdhci_pci_slot;
  85. struct sdhci_pci_fixes {
  86. unsigned int quirks;
  87. unsigned int quirks2;
  88. bool allow_runtime_pm;
  89. bool own_cd_for_runtime_pm;
  90. int (*probe) (struct sdhci_pci_chip *);
  91. int (*probe_slot) (struct sdhci_pci_slot *);
  92. int (*add_host) (struct sdhci_pci_slot *);
  93. void (*remove_slot) (struct sdhci_pci_slot *, int);
  94. #ifdef CONFIG_PM_SLEEP
  95. int (*suspend) (struct sdhci_pci_chip *);
  96. int (*resume) (struct sdhci_pci_chip *);
  97. #endif
  98. #ifdef CONFIG_PM
  99. int (*runtime_suspend) (struct sdhci_pci_chip *);
  100. int (*runtime_resume) (struct sdhci_pci_chip *);
  101. #endif
  102. const struct sdhci_ops *ops;
  103. size_t priv_size;
  104. };
  105. struct sdhci_pci_slot {
  106. struct sdhci_pci_chip *chip;
  107. struct sdhci_host *host;
  108. struct sdhci_pci_data *data;
  109. int rst_n_gpio;
  110. int cd_gpio;
  111. int cd_irq;
  112. int cd_idx;
  113. bool cd_override_level;
  114. void (*hw_reset)(struct sdhci_host *host);
  115. unsigned long private[0] ____cacheline_aligned;
  116. };
  117. struct sdhci_pci_chip {
  118. struct pci_dev *pdev;
  119. unsigned int quirks;
  120. unsigned int quirks2;
  121. bool allow_runtime_pm;
  122. bool pm_retune;
  123. bool rpm_retune;
  124. const struct sdhci_pci_fixes *fixes;
  125. int num_slots; /* Slots on controller */
  126. struct sdhci_pci_slot *slots[MAX_SLOTS]; /* Pointers to host slots */
  127. };
  128. static inline void *sdhci_pci_priv(struct sdhci_pci_slot *slot)
  129. {
  130. return (void *)slot->private;
  131. }
  132. #ifdef CONFIG_PM_SLEEP
  133. int sdhci_pci_resume_host(struct sdhci_pci_chip *chip);
  134. #endif
  135. #endif /* __SDHCI_PCI_H */