mtk-sd.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/mmc/core.h>
  33. #include <linux/mmc/host.h>
  34. #include <linux/mmc/mmc.h>
  35. #include <linux/mmc/sd.h>
  36. #include <linux/mmc/sdio.h>
  37. #include <linux/mmc/slot-gpio.h>
  38. #define MAX_BD_NUM 1024
  39. /*--------------------------------------------------------------------------*/
  40. /* Common Definition */
  41. /*--------------------------------------------------------------------------*/
  42. #define MSDC_BUS_1BITS 0x0
  43. #define MSDC_BUS_4BITS 0x1
  44. #define MSDC_BUS_8BITS 0x2
  45. #define MSDC_BURST_64B 0x6
  46. /*--------------------------------------------------------------------------*/
  47. /* Register Offset */
  48. /*--------------------------------------------------------------------------*/
  49. #define MSDC_CFG 0x0
  50. #define MSDC_IOCON 0x04
  51. #define MSDC_PS 0x08
  52. #define MSDC_INT 0x0c
  53. #define MSDC_INTEN 0x10
  54. #define MSDC_FIFOCS 0x14
  55. #define SDC_CFG 0x30
  56. #define SDC_CMD 0x34
  57. #define SDC_ARG 0x38
  58. #define SDC_STS 0x3c
  59. #define SDC_RESP0 0x40
  60. #define SDC_RESP1 0x44
  61. #define SDC_RESP2 0x48
  62. #define SDC_RESP3 0x4c
  63. #define SDC_BLK_NUM 0x50
  64. #define EMMC_IOCON 0x7c
  65. #define SDC_ACMD_RESP 0x80
  66. #define MSDC_DMA_SA 0x90
  67. #define MSDC_DMA_CTRL 0x98
  68. #define MSDC_DMA_CFG 0x9c
  69. #define MSDC_PATCH_BIT 0xb0
  70. #define MSDC_PATCH_BIT1 0xb4
  71. #define MSDC_PAD_TUNE 0xec
  72. #define PAD_DS_TUNE 0x188
  73. #define PAD_CMD_TUNE 0x18c
  74. #define EMMC50_CFG0 0x208
  75. /*--------------------------------------------------------------------------*/
  76. /* Register Mask */
  77. /*--------------------------------------------------------------------------*/
  78. /* MSDC_CFG mask */
  79. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  80. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  81. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  82. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  83. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  84. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  85. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  86. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  87. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  88. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  89. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  90. /* MSDC_IOCON mask */
  91. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  92. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  93. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  94. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  95. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  96. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  97. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  98. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  99. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  100. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  101. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  102. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  103. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  104. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  105. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  106. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  107. /* MSDC_PS mask */
  108. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  109. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  110. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  111. #define MSDC_PS_DAT (0xff << 16) /* R */
  112. #define MSDC_PS_CMD (0x1 << 24) /* R */
  113. #define MSDC_PS_WP (0x1 << 31) /* R */
  114. /* MSDC_INT mask */
  115. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  116. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  117. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  118. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  119. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  120. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  121. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  122. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  123. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  124. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  125. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  126. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  127. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  128. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  129. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  130. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  131. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  132. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  133. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  134. /* MSDC_INTEN mask */
  135. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  136. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  137. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  138. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  139. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  140. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  141. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  142. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  143. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  144. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  145. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  146. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  147. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  148. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  149. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  150. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  151. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  152. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  153. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  154. /* MSDC_FIFOCS mask */
  155. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  156. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  157. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  158. /* SDC_CFG mask */
  159. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  160. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  161. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  162. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  163. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  164. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  165. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  166. /* SDC_STS mask */
  167. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  168. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  169. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  170. /* MSDC_DMA_CTRL mask */
  171. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  172. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  173. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  174. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  175. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  176. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  177. /* MSDC_DMA_CFG mask */
  178. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  179. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  180. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  181. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  182. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  183. /* MSDC_PATCH_BIT mask */
  184. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  185. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  186. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  187. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  188. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  189. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  190. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  191. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  192. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  193. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  194. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  195. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  196. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  197. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  198. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  199. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  200. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  201. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  202. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  203. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  204. #define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
  205. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  206. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  207. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  208. #define REQ_CMD_EIO (0x1 << 0)
  209. #define REQ_CMD_TMO (0x1 << 1)
  210. #define REQ_DAT_ERR (0x1 << 2)
  211. #define REQ_STOP_EIO (0x1 << 3)
  212. #define REQ_STOP_TMO (0x1 << 4)
  213. #define REQ_CMD_BUSY (0x1 << 5)
  214. #define MSDC_PREPARE_FLAG (0x1 << 0)
  215. #define MSDC_ASYNC_FLAG (0x1 << 1)
  216. #define MSDC_MMAP_FLAG (0x1 << 2)
  217. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  218. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  219. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  220. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  221. /*--------------------------------------------------------------------------*/
  222. /* Descriptor Structure */
  223. /*--------------------------------------------------------------------------*/
  224. struct mt_gpdma_desc {
  225. u32 gpd_info;
  226. #define GPDMA_DESC_HWO (0x1 << 0)
  227. #define GPDMA_DESC_BDP (0x1 << 1)
  228. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  229. #define GPDMA_DESC_INT (0x1 << 16)
  230. u32 next;
  231. u32 ptr;
  232. u32 gpd_data_len;
  233. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  234. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  235. u32 arg;
  236. u32 blknum;
  237. u32 cmd;
  238. };
  239. struct mt_bdma_desc {
  240. u32 bd_info;
  241. #define BDMA_DESC_EOL (0x1 << 0)
  242. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  243. #define BDMA_DESC_BLKPAD (0x1 << 17)
  244. #define BDMA_DESC_DWPAD (0x1 << 18)
  245. u32 next;
  246. u32 ptr;
  247. u32 bd_data_len;
  248. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  249. };
  250. struct msdc_dma {
  251. struct scatterlist *sg; /* I/O scatter list */
  252. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  253. struct mt_bdma_desc *bd; /* pointer to bd array */
  254. dma_addr_t gpd_addr; /* the physical address of gpd array */
  255. dma_addr_t bd_addr; /* the physical address of bd array */
  256. };
  257. struct msdc_save_para {
  258. u32 msdc_cfg;
  259. u32 iocon;
  260. u32 sdc_cfg;
  261. u32 pad_tune;
  262. u32 patch_bit0;
  263. u32 patch_bit1;
  264. u32 pad_ds_tune;
  265. u32 pad_cmd_tune;
  266. u32 emmc50_cfg0;
  267. };
  268. struct msdc_tune_para {
  269. u32 iocon;
  270. u32 pad_tune;
  271. u32 pad_cmd_tune;
  272. };
  273. struct msdc_delay_phase {
  274. u8 maxlen;
  275. u8 start;
  276. u8 final_phase;
  277. };
  278. struct msdc_host {
  279. struct device *dev;
  280. struct mmc_host *mmc; /* mmc structure */
  281. int cmd_rsp;
  282. spinlock_t lock;
  283. struct mmc_request *mrq;
  284. struct mmc_command *cmd;
  285. struct mmc_data *data;
  286. int error;
  287. void __iomem *base; /* host base address */
  288. struct msdc_dma dma; /* dma channel */
  289. u64 dma_mask;
  290. u32 timeout_ns; /* data timeout ns */
  291. u32 timeout_clks; /* data timeout clks */
  292. struct pinctrl *pinctrl;
  293. struct pinctrl_state *pins_default;
  294. struct pinctrl_state *pins_uhs;
  295. struct delayed_work req_timeout;
  296. int irq; /* host interrupt */
  297. struct clk *src_clk; /* msdc source clock */
  298. struct clk *h_clk; /* msdc h_clk */
  299. u32 mclk; /* mmc subsystem clock frequency */
  300. u32 src_clk_freq; /* source clock frequency */
  301. u32 sclk; /* SD/MS bus clock frequency */
  302. unsigned char timing;
  303. bool vqmmc_enabled;
  304. u32 hs400_ds_delay;
  305. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  306. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  307. bool hs400_cmd_resp_sel_rising;
  308. /* cmd response sample selection for HS400 */
  309. bool hs400_mode; /* current eMMC will run at hs400 mode */
  310. struct msdc_save_para save_para; /* used when gate HCLK */
  311. struct msdc_tune_para def_tune_para; /* default tune setting */
  312. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  313. };
  314. static void sdr_set_bits(void __iomem *reg, u32 bs)
  315. {
  316. u32 val = readl(reg);
  317. val |= bs;
  318. writel(val, reg);
  319. }
  320. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  321. {
  322. u32 val = readl(reg);
  323. val &= ~bs;
  324. writel(val, reg);
  325. }
  326. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  327. {
  328. unsigned int tv = readl(reg);
  329. tv &= ~field;
  330. tv |= ((val) << (ffs((unsigned int)field) - 1));
  331. writel(tv, reg);
  332. }
  333. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  334. {
  335. unsigned int tv = readl(reg);
  336. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  337. }
  338. static void msdc_reset_hw(struct msdc_host *host)
  339. {
  340. u32 val;
  341. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  342. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  343. cpu_relax();
  344. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  345. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  346. cpu_relax();
  347. val = readl(host->base + MSDC_INT);
  348. writel(val, host->base + MSDC_INT);
  349. }
  350. static void msdc_cmd_next(struct msdc_host *host,
  351. struct mmc_request *mrq, struct mmc_command *cmd);
  352. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  353. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  354. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  355. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  356. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  357. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  358. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  359. {
  360. u32 i, sum = 0;
  361. for (i = 0; i < len; i++)
  362. sum += buf[i];
  363. return 0xff - (u8) sum;
  364. }
  365. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  366. struct mmc_data *data)
  367. {
  368. unsigned int j, dma_len;
  369. dma_addr_t dma_address;
  370. u32 dma_ctrl;
  371. struct scatterlist *sg;
  372. struct mt_gpdma_desc *gpd;
  373. struct mt_bdma_desc *bd;
  374. sg = data->sg;
  375. gpd = dma->gpd;
  376. bd = dma->bd;
  377. /* modify gpd */
  378. gpd->gpd_info |= GPDMA_DESC_HWO;
  379. gpd->gpd_info |= GPDMA_DESC_BDP;
  380. /* need to clear first. use these bits to calc checksum */
  381. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  382. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  383. /* modify bd */
  384. for_each_sg(data->sg, sg, data->sg_count, j) {
  385. dma_address = sg_dma_address(sg);
  386. dma_len = sg_dma_len(sg);
  387. /* init bd */
  388. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  389. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  390. bd[j].ptr = (u32)dma_address;
  391. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  392. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  393. if (j == data->sg_count - 1) /* the last bd */
  394. bd[j].bd_info |= BDMA_DESC_EOL;
  395. else
  396. bd[j].bd_info &= ~BDMA_DESC_EOL;
  397. /* checksume need to clear first */
  398. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  399. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  400. }
  401. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  402. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  403. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  404. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  405. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  406. writel((u32)dma->gpd_addr, host->base + MSDC_DMA_SA);
  407. }
  408. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  409. {
  410. struct mmc_data *data = mrq->data;
  411. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  412. data->host_cookie |= MSDC_PREPARE_FLAG;
  413. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  414. mmc_get_dma_dir(data));
  415. }
  416. }
  417. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  418. {
  419. struct mmc_data *data = mrq->data;
  420. if (data->host_cookie & MSDC_ASYNC_FLAG)
  421. return;
  422. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  423. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  424. mmc_get_dma_dir(data));
  425. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  426. }
  427. }
  428. /* clock control primitives */
  429. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  430. {
  431. u32 timeout, clk_ns;
  432. u32 mode = 0;
  433. host->timeout_ns = ns;
  434. host->timeout_clks = clks;
  435. if (host->sclk == 0) {
  436. timeout = 0;
  437. } else {
  438. clk_ns = 1000000000UL / host->sclk;
  439. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  440. /* in 1048576 sclk cycle unit */
  441. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  442. sdr_get_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD, &mode);
  443. /*DDR mode will double the clk cycles for data timeout */
  444. timeout = mode >= 2 ? timeout * 2 : timeout;
  445. timeout = timeout > 1 ? timeout - 1 : 0;
  446. timeout = timeout > 255 ? 255 : timeout;
  447. }
  448. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  449. }
  450. static void msdc_gate_clock(struct msdc_host *host)
  451. {
  452. clk_disable_unprepare(host->src_clk);
  453. clk_disable_unprepare(host->h_clk);
  454. }
  455. static void msdc_ungate_clock(struct msdc_host *host)
  456. {
  457. clk_prepare_enable(host->h_clk);
  458. clk_prepare_enable(host->src_clk);
  459. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  460. cpu_relax();
  461. }
  462. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  463. {
  464. u32 mode;
  465. u32 flags;
  466. u32 div;
  467. u32 sclk;
  468. if (!hz) {
  469. dev_dbg(host->dev, "set mclk to 0\n");
  470. host->mclk = 0;
  471. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  472. return;
  473. }
  474. flags = readl(host->base + MSDC_INTEN);
  475. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  476. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  477. if (timing == MMC_TIMING_UHS_DDR50 ||
  478. timing == MMC_TIMING_MMC_DDR52 ||
  479. timing == MMC_TIMING_MMC_HS400) {
  480. if (timing == MMC_TIMING_MMC_HS400)
  481. mode = 0x3;
  482. else
  483. mode = 0x2; /* ddr mode and use divisor */
  484. if (hz >= (host->src_clk_freq >> 2)) {
  485. div = 0; /* mean div = 1/4 */
  486. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  487. } else {
  488. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  489. sclk = (host->src_clk_freq >> 2) / div;
  490. div = (div >> 1);
  491. }
  492. if (timing == MMC_TIMING_MMC_HS400 &&
  493. hz >= (host->src_clk_freq >> 1)) {
  494. sdr_set_bits(host->base + MSDC_CFG,
  495. MSDC_CFG_HS400_CK_MODE);
  496. sclk = host->src_clk_freq >> 1;
  497. div = 0; /* div is ignore when bit18 is set */
  498. }
  499. } else if (hz >= host->src_clk_freq) {
  500. mode = 0x1; /* no divisor */
  501. div = 0;
  502. sclk = host->src_clk_freq;
  503. } else {
  504. mode = 0x0; /* use divisor */
  505. if (hz >= (host->src_clk_freq >> 1)) {
  506. div = 0; /* mean div = 1/2 */
  507. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  508. } else {
  509. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  510. sclk = (host->src_clk_freq >> 2) / div;
  511. }
  512. }
  513. sdr_set_field(host->base + MSDC_CFG, MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  514. (mode << 8) | div);
  515. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  516. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  517. cpu_relax();
  518. host->sclk = sclk;
  519. host->mclk = hz;
  520. host->timing = timing;
  521. /* need because clk changed. */
  522. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  523. sdr_set_bits(host->base + MSDC_INTEN, flags);
  524. /*
  525. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  526. * tune result of hs200/200Mhz is not suitable for 50Mhz
  527. */
  528. if (host->sclk <= 52000000) {
  529. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  530. writel(host->def_tune_para.pad_tune, host->base + MSDC_PAD_TUNE);
  531. } else {
  532. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  533. writel(host->saved_tune_para.pad_tune, host->base + MSDC_PAD_TUNE);
  534. writel(host->saved_tune_para.pad_cmd_tune,
  535. host->base + PAD_CMD_TUNE);
  536. }
  537. if (timing == MMC_TIMING_MMC_HS400)
  538. sdr_set_field(host->base + PAD_CMD_TUNE,
  539. MSDC_PAD_TUNE_CMDRRDLY,
  540. host->hs400_cmd_int_delay);
  541. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->sclk, timing);
  542. }
  543. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  544. struct mmc_request *mrq, struct mmc_command *cmd)
  545. {
  546. u32 resp;
  547. switch (mmc_resp_type(cmd)) {
  548. /* Actually, R1, R5, R6, R7 are the same */
  549. case MMC_RSP_R1:
  550. resp = 0x1;
  551. break;
  552. case MMC_RSP_R1B:
  553. resp = 0x7;
  554. break;
  555. case MMC_RSP_R2:
  556. resp = 0x2;
  557. break;
  558. case MMC_RSP_R3:
  559. resp = 0x3;
  560. break;
  561. case MMC_RSP_NONE:
  562. default:
  563. resp = 0x0;
  564. break;
  565. }
  566. return resp;
  567. }
  568. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  569. struct mmc_request *mrq, struct mmc_command *cmd)
  570. {
  571. /* rawcmd :
  572. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  573. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  574. */
  575. u32 opcode = cmd->opcode;
  576. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  577. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  578. host->cmd_rsp = resp;
  579. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  580. opcode == MMC_STOP_TRANSMISSION)
  581. rawcmd |= (0x1 << 14);
  582. else if (opcode == SD_SWITCH_VOLTAGE)
  583. rawcmd |= (0x1 << 30);
  584. else if (opcode == SD_APP_SEND_SCR ||
  585. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  586. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  587. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  588. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  589. rawcmd |= (0x1 << 11);
  590. if (cmd->data) {
  591. struct mmc_data *data = cmd->data;
  592. if (mmc_op_multi(opcode)) {
  593. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  594. !(mrq->sbc->arg & 0xFFFF0000))
  595. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  596. }
  597. rawcmd |= ((data->blksz & 0xFFF) << 16);
  598. if (data->flags & MMC_DATA_WRITE)
  599. rawcmd |= (0x1 << 13);
  600. if (data->blocks > 1)
  601. rawcmd |= (0x2 << 11);
  602. else
  603. rawcmd |= (0x1 << 11);
  604. /* Always use dma mode */
  605. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  606. if (host->timeout_ns != data->timeout_ns ||
  607. host->timeout_clks != data->timeout_clks)
  608. msdc_set_timeout(host, data->timeout_ns,
  609. data->timeout_clks);
  610. writel(data->blocks, host->base + SDC_BLK_NUM);
  611. }
  612. return rawcmd;
  613. }
  614. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  615. struct mmc_command *cmd, struct mmc_data *data)
  616. {
  617. bool read;
  618. WARN_ON(host->data);
  619. host->data = data;
  620. read = data->flags & MMC_DATA_READ;
  621. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  622. msdc_dma_setup(host, &host->dma, data);
  623. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  624. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  625. dev_dbg(host->dev, "DMA start\n");
  626. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  627. __func__, cmd->opcode, data->blocks, read);
  628. }
  629. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  630. struct mmc_command *cmd)
  631. {
  632. u32 *rsp = cmd->resp;
  633. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  634. if (events & MSDC_INT_ACMDRDY) {
  635. cmd->error = 0;
  636. } else {
  637. msdc_reset_hw(host);
  638. if (events & MSDC_INT_ACMDCRCERR) {
  639. cmd->error = -EILSEQ;
  640. host->error |= REQ_STOP_EIO;
  641. } else if (events & MSDC_INT_ACMDTMO) {
  642. cmd->error = -ETIMEDOUT;
  643. host->error |= REQ_STOP_TMO;
  644. }
  645. dev_err(host->dev,
  646. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  647. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  648. }
  649. return cmd->error;
  650. }
  651. static void msdc_track_cmd_data(struct msdc_host *host,
  652. struct mmc_command *cmd, struct mmc_data *data)
  653. {
  654. if (host->error)
  655. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  656. __func__, cmd->opcode, cmd->arg, host->error);
  657. }
  658. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  659. {
  660. unsigned long flags;
  661. bool ret;
  662. ret = cancel_delayed_work(&host->req_timeout);
  663. if (!ret) {
  664. /* delay work already running */
  665. return;
  666. }
  667. spin_lock_irqsave(&host->lock, flags);
  668. host->mrq = NULL;
  669. spin_unlock_irqrestore(&host->lock, flags);
  670. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  671. if (mrq->data)
  672. msdc_unprepare_data(host, mrq);
  673. mmc_request_done(host->mmc, mrq);
  674. }
  675. /* returns true if command is fully handled; returns false otherwise */
  676. static bool msdc_cmd_done(struct msdc_host *host, int events,
  677. struct mmc_request *mrq, struct mmc_command *cmd)
  678. {
  679. bool done = false;
  680. bool sbc_error;
  681. unsigned long flags;
  682. u32 *rsp = cmd->resp;
  683. if (mrq->sbc && cmd == mrq->cmd &&
  684. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  685. | MSDC_INT_ACMDTMO)))
  686. msdc_auto_cmd_done(host, events, mrq->sbc);
  687. sbc_error = mrq->sbc && mrq->sbc->error;
  688. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  689. | MSDC_INT_RSPCRCERR
  690. | MSDC_INT_CMDTMO)))
  691. return done;
  692. spin_lock_irqsave(&host->lock, flags);
  693. done = !host->cmd;
  694. host->cmd = NULL;
  695. spin_unlock_irqrestore(&host->lock, flags);
  696. if (done)
  697. return true;
  698. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  699. if (cmd->flags & MMC_RSP_PRESENT) {
  700. if (cmd->flags & MMC_RSP_136) {
  701. rsp[0] = readl(host->base + SDC_RESP3);
  702. rsp[1] = readl(host->base + SDC_RESP2);
  703. rsp[2] = readl(host->base + SDC_RESP1);
  704. rsp[3] = readl(host->base + SDC_RESP0);
  705. } else {
  706. rsp[0] = readl(host->base + SDC_RESP0);
  707. }
  708. }
  709. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  710. if (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  711. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
  712. /*
  713. * should not clear fifo/interrupt as the tune data
  714. * may have alreay come.
  715. */
  716. msdc_reset_hw(host);
  717. if (events & MSDC_INT_RSPCRCERR) {
  718. cmd->error = -EILSEQ;
  719. host->error |= REQ_CMD_EIO;
  720. } else if (events & MSDC_INT_CMDTMO) {
  721. cmd->error = -ETIMEDOUT;
  722. host->error |= REQ_CMD_TMO;
  723. }
  724. }
  725. if (cmd->error)
  726. dev_dbg(host->dev,
  727. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  728. __func__, cmd->opcode, cmd->arg, rsp[0],
  729. cmd->error);
  730. msdc_cmd_next(host, mrq, cmd);
  731. return true;
  732. }
  733. /* It is the core layer's responsibility to ensure card status
  734. * is correct before issue a request. but host design do below
  735. * checks recommended.
  736. */
  737. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  738. struct mmc_request *mrq, struct mmc_command *cmd)
  739. {
  740. /* The max busy time we can endure is 20ms */
  741. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  742. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  743. time_before(jiffies, tmo))
  744. cpu_relax();
  745. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  746. dev_err(host->dev, "CMD bus busy detected\n");
  747. host->error |= REQ_CMD_BUSY;
  748. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  749. return false;
  750. }
  751. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  752. tmo = jiffies + msecs_to_jiffies(20);
  753. /* R1B or with data, should check SDCBUSY */
  754. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  755. time_before(jiffies, tmo))
  756. cpu_relax();
  757. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  758. dev_err(host->dev, "Controller busy detected\n");
  759. host->error |= REQ_CMD_BUSY;
  760. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  761. return false;
  762. }
  763. }
  764. return true;
  765. }
  766. static void msdc_start_command(struct msdc_host *host,
  767. struct mmc_request *mrq, struct mmc_command *cmd)
  768. {
  769. u32 rawcmd;
  770. WARN_ON(host->cmd);
  771. host->cmd = cmd;
  772. if (!msdc_cmd_is_ready(host, mrq, cmd))
  773. return;
  774. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  775. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  776. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  777. msdc_reset_hw(host);
  778. }
  779. cmd->error = 0;
  780. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  781. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  782. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  783. writel(cmd->arg, host->base + SDC_ARG);
  784. writel(rawcmd, host->base + SDC_CMD);
  785. }
  786. static void msdc_cmd_next(struct msdc_host *host,
  787. struct mmc_request *mrq, struct mmc_command *cmd)
  788. {
  789. if ((cmd->error &&
  790. !(cmd->error == -EILSEQ &&
  791. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  792. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
  793. (mrq->sbc && mrq->sbc->error))
  794. msdc_request_done(host, mrq);
  795. else if (cmd == mrq->sbc)
  796. msdc_start_command(host, mrq, mrq->cmd);
  797. else if (!cmd->data)
  798. msdc_request_done(host, mrq);
  799. else
  800. msdc_start_data(host, mrq, cmd, cmd->data);
  801. }
  802. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  803. {
  804. struct msdc_host *host = mmc_priv(mmc);
  805. host->error = 0;
  806. WARN_ON(host->mrq);
  807. host->mrq = mrq;
  808. if (mrq->data)
  809. msdc_prepare_data(host, mrq);
  810. /* if SBC is required, we have HW option and SW option.
  811. * if HW option is enabled, and SBC does not have "special" flags,
  812. * use HW option, otherwise use SW option
  813. */
  814. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  815. (mrq->sbc->arg & 0xFFFF0000)))
  816. msdc_start_command(host, mrq, mrq->sbc);
  817. else
  818. msdc_start_command(host, mrq, mrq->cmd);
  819. }
  820. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  821. {
  822. struct msdc_host *host = mmc_priv(mmc);
  823. struct mmc_data *data = mrq->data;
  824. if (!data)
  825. return;
  826. msdc_prepare_data(host, mrq);
  827. data->host_cookie |= MSDC_ASYNC_FLAG;
  828. }
  829. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  830. int err)
  831. {
  832. struct msdc_host *host = mmc_priv(mmc);
  833. struct mmc_data *data;
  834. data = mrq->data;
  835. if (!data)
  836. return;
  837. if (data->host_cookie) {
  838. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  839. msdc_unprepare_data(host, mrq);
  840. }
  841. }
  842. static void msdc_data_xfer_next(struct msdc_host *host,
  843. struct mmc_request *mrq, struct mmc_data *data)
  844. {
  845. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  846. !mrq->sbc)
  847. msdc_start_command(host, mrq, mrq->stop);
  848. else
  849. msdc_request_done(host, mrq);
  850. }
  851. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  852. struct mmc_request *mrq, struct mmc_data *data)
  853. {
  854. struct mmc_command *stop = data->stop;
  855. unsigned long flags;
  856. bool done;
  857. unsigned int check_data = events &
  858. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  859. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  860. | MSDC_INT_DMA_PROTECT);
  861. spin_lock_irqsave(&host->lock, flags);
  862. done = !host->data;
  863. if (check_data)
  864. host->data = NULL;
  865. spin_unlock_irqrestore(&host->lock, flags);
  866. if (done)
  867. return true;
  868. if (check_data || (stop && stop->error)) {
  869. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  870. readl(host->base + MSDC_DMA_CFG));
  871. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  872. 1);
  873. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  874. cpu_relax();
  875. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  876. dev_dbg(host->dev, "DMA stop\n");
  877. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  878. data->bytes_xfered = data->blocks * data->blksz;
  879. } else {
  880. dev_dbg(host->dev, "interrupt events: %x\n", events);
  881. msdc_reset_hw(host);
  882. host->error |= REQ_DAT_ERR;
  883. data->bytes_xfered = 0;
  884. if (events & MSDC_INT_DATTMO)
  885. data->error = -ETIMEDOUT;
  886. else if (events & MSDC_INT_DATCRCERR)
  887. data->error = -EILSEQ;
  888. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  889. __func__, mrq->cmd->opcode, data->blocks);
  890. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  891. (int)data->error, data->bytes_xfered);
  892. }
  893. msdc_data_xfer_next(host, mrq, data);
  894. done = true;
  895. }
  896. return done;
  897. }
  898. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  899. {
  900. u32 val = readl(host->base + SDC_CFG);
  901. val &= ~SDC_CFG_BUSWIDTH;
  902. switch (width) {
  903. default:
  904. case MMC_BUS_WIDTH_1:
  905. val |= (MSDC_BUS_1BITS << 16);
  906. break;
  907. case MMC_BUS_WIDTH_4:
  908. val |= (MSDC_BUS_4BITS << 16);
  909. break;
  910. case MMC_BUS_WIDTH_8:
  911. val |= (MSDC_BUS_8BITS << 16);
  912. break;
  913. }
  914. writel(val, host->base + SDC_CFG);
  915. dev_dbg(host->dev, "Bus Width = %d", width);
  916. }
  917. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  918. {
  919. struct msdc_host *host = mmc_priv(mmc);
  920. int ret = 0;
  921. if (!IS_ERR(mmc->supply.vqmmc)) {
  922. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  923. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  924. dev_err(host->dev, "Unsupported signal voltage!\n");
  925. return -EINVAL;
  926. }
  927. ret = mmc_regulator_set_vqmmc(mmc, ios);
  928. if (ret) {
  929. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  930. ret, ios->signal_voltage);
  931. } else {
  932. /* Apply different pinctrl settings for different signal voltage */
  933. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  934. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  935. else
  936. pinctrl_select_state(host->pinctrl, host->pins_default);
  937. }
  938. }
  939. return ret;
  940. }
  941. static int msdc_card_busy(struct mmc_host *mmc)
  942. {
  943. struct msdc_host *host = mmc_priv(mmc);
  944. u32 status = readl(host->base + MSDC_PS);
  945. /* only check if data0 is low */
  946. return !(status & BIT(16));
  947. }
  948. static void msdc_request_timeout(struct work_struct *work)
  949. {
  950. struct msdc_host *host = container_of(work, struct msdc_host,
  951. req_timeout.work);
  952. /* simulate HW timeout status */
  953. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  954. if (host->mrq) {
  955. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  956. host->mrq, host->mrq->cmd->opcode);
  957. if (host->cmd) {
  958. dev_err(host->dev, "%s: aborting cmd=%d\n",
  959. __func__, host->cmd->opcode);
  960. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  961. host->cmd);
  962. } else if (host->data) {
  963. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  964. __func__, host->mrq->cmd->opcode,
  965. host->data->blocks);
  966. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  967. host->data);
  968. }
  969. }
  970. }
  971. static irqreturn_t msdc_irq(int irq, void *dev_id)
  972. {
  973. struct msdc_host *host = (struct msdc_host *) dev_id;
  974. while (true) {
  975. unsigned long flags;
  976. struct mmc_request *mrq;
  977. struct mmc_command *cmd;
  978. struct mmc_data *data;
  979. u32 events, event_mask;
  980. spin_lock_irqsave(&host->lock, flags);
  981. events = readl(host->base + MSDC_INT);
  982. event_mask = readl(host->base + MSDC_INTEN);
  983. /* clear interrupts */
  984. writel(events & event_mask, host->base + MSDC_INT);
  985. mrq = host->mrq;
  986. cmd = host->cmd;
  987. data = host->data;
  988. spin_unlock_irqrestore(&host->lock, flags);
  989. if (!(events & event_mask))
  990. break;
  991. if (!mrq) {
  992. dev_err(host->dev,
  993. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  994. __func__, events, event_mask);
  995. WARN_ON(1);
  996. break;
  997. }
  998. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  999. if (cmd)
  1000. msdc_cmd_done(host, events, mrq, cmd);
  1001. else if (data)
  1002. msdc_data_xfer_done(host, events, mrq, data);
  1003. }
  1004. return IRQ_HANDLED;
  1005. }
  1006. static void msdc_init_hw(struct msdc_host *host)
  1007. {
  1008. u32 val;
  1009. /* Configure to MMC/SD mode, clock free running */
  1010. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1011. /* Reset */
  1012. msdc_reset_hw(host);
  1013. /* Disable card detection */
  1014. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1015. /* Disable and clear all interrupts */
  1016. writel(0, host->base + MSDC_INTEN);
  1017. val = readl(host->base + MSDC_INT);
  1018. writel(val, host->base + MSDC_INT);
  1019. writel(0, host->base + MSDC_PAD_TUNE);
  1020. writel(0, host->base + MSDC_IOCON);
  1021. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1022. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1023. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1024. writel(0xffff0089, host->base + MSDC_PATCH_BIT1);
  1025. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1026. /* Configure to enable SDIO mode.
  1027. * it's must otherwise sdio cmd5 failed
  1028. */
  1029. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1030. /* disable detect SDIO device interrupt function */
  1031. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1032. /* Configure to default data timeout */
  1033. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1034. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1035. host->def_tune_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1036. dev_dbg(host->dev, "init hardware done!");
  1037. }
  1038. static void msdc_deinit_hw(struct msdc_host *host)
  1039. {
  1040. u32 val;
  1041. /* Disable and clear all interrupts */
  1042. writel(0, host->base + MSDC_INTEN);
  1043. val = readl(host->base + MSDC_INT);
  1044. writel(val, host->base + MSDC_INT);
  1045. }
  1046. /* init gpd and bd list in msdc_drv_probe */
  1047. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1048. {
  1049. struct mt_gpdma_desc *gpd = dma->gpd;
  1050. struct mt_bdma_desc *bd = dma->bd;
  1051. int i;
  1052. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1053. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1054. gpd->ptr = (u32)dma->bd_addr; /* physical address */
  1055. /* gpd->next is must set for desc DMA
  1056. * That's why must alloc 2 gpd structure.
  1057. */
  1058. gpd->next = (u32)dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1059. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1060. for (i = 0; i < (MAX_BD_NUM - 1); i++)
  1061. bd[i].next = (u32)dma->bd_addr + sizeof(*bd) * (i + 1);
  1062. }
  1063. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1064. {
  1065. struct msdc_host *host = mmc_priv(mmc);
  1066. int ret;
  1067. msdc_set_buswidth(host, ios->bus_width);
  1068. /* Suspend/Resume will do power off/on */
  1069. switch (ios->power_mode) {
  1070. case MMC_POWER_UP:
  1071. if (!IS_ERR(mmc->supply.vmmc)) {
  1072. msdc_init_hw(host);
  1073. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1074. ios->vdd);
  1075. if (ret) {
  1076. dev_err(host->dev, "Failed to set vmmc power!\n");
  1077. return;
  1078. }
  1079. }
  1080. break;
  1081. case MMC_POWER_ON:
  1082. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1083. ret = regulator_enable(mmc->supply.vqmmc);
  1084. if (ret)
  1085. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1086. else
  1087. host->vqmmc_enabled = true;
  1088. }
  1089. break;
  1090. case MMC_POWER_OFF:
  1091. if (!IS_ERR(mmc->supply.vmmc))
  1092. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1093. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1094. regulator_disable(mmc->supply.vqmmc);
  1095. host->vqmmc_enabled = false;
  1096. }
  1097. break;
  1098. default:
  1099. break;
  1100. }
  1101. if (host->mclk != ios->clock || host->timing != ios->timing)
  1102. msdc_set_mclk(host, ios->timing, ios->clock);
  1103. }
  1104. static u32 test_delay_bit(u32 delay, u32 bit)
  1105. {
  1106. bit %= PAD_DELAY_MAX;
  1107. return delay & (1 << bit);
  1108. }
  1109. static int get_delay_len(u32 delay, u32 start_bit)
  1110. {
  1111. int i;
  1112. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1113. if (test_delay_bit(delay, start_bit + i) == 0)
  1114. return i;
  1115. }
  1116. return PAD_DELAY_MAX - start_bit;
  1117. }
  1118. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1119. {
  1120. int start = 0, len = 0;
  1121. int start_final = 0, len_final = 0;
  1122. u8 final_phase = 0xff;
  1123. struct msdc_delay_phase delay_phase = { 0, };
  1124. if (delay == 0) {
  1125. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1126. delay_phase.final_phase = final_phase;
  1127. return delay_phase;
  1128. }
  1129. while (start < PAD_DELAY_MAX) {
  1130. len = get_delay_len(delay, start);
  1131. if (len_final < len) {
  1132. start_final = start;
  1133. len_final = len;
  1134. }
  1135. start += len ? len : 1;
  1136. if (len >= 12 && start_final < 4)
  1137. break;
  1138. }
  1139. /* The rule is that to find the smallest delay cell */
  1140. if (start_final == 0)
  1141. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1142. else
  1143. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1144. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1145. delay, len_final, final_phase);
  1146. delay_phase.maxlen = len_final;
  1147. delay_phase.start = start_final;
  1148. delay_phase.final_phase = final_phase;
  1149. return delay_phase;
  1150. }
  1151. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1152. {
  1153. struct msdc_host *host = mmc_priv(mmc);
  1154. u32 rise_delay = 0, fall_delay = 0;
  1155. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1156. struct msdc_delay_phase internal_delay_phase;
  1157. u8 final_delay, final_maxlen;
  1158. u32 internal_delay = 0;
  1159. int cmd_err;
  1160. int i, j;
  1161. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1162. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1163. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1164. MSDC_PAD_TUNE_CMDRRDLY,
  1165. host->hs200_cmd_int_delay);
  1166. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1167. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1168. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1169. MSDC_PAD_TUNE_CMDRDLY, i);
  1170. /*
  1171. * Using the same parameters, it may sometimes pass the test,
  1172. * but sometimes it may fail. To make sure the parameters are
  1173. * more stable, we test each set of parameters 3 times.
  1174. */
  1175. for (j = 0; j < 3; j++) {
  1176. mmc_send_tuning(mmc, opcode, &cmd_err);
  1177. if (!cmd_err) {
  1178. rise_delay |= (1 << i);
  1179. } else {
  1180. rise_delay &= ~(1 << i);
  1181. break;
  1182. }
  1183. }
  1184. }
  1185. final_rise_delay = get_best_delay(host, rise_delay);
  1186. /* if rising edge has enough margin, then do not scan falling edge */
  1187. if (final_rise_delay.maxlen >= 12 && final_rise_delay.start < 4)
  1188. goto skip_fall;
  1189. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1190. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1191. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1192. MSDC_PAD_TUNE_CMDRDLY, i);
  1193. /*
  1194. * Using the same parameters, it may sometimes pass the test,
  1195. * but sometimes it may fail. To make sure the parameters are
  1196. * more stable, we test each set of parameters 3 times.
  1197. */
  1198. for (j = 0; j < 3; j++) {
  1199. mmc_send_tuning(mmc, opcode, &cmd_err);
  1200. if (!cmd_err) {
  1201. fall_delay |= (1 << i);
  1202. } else {
  1203. fall_delay &= ~(1 << i);
  1204. break;
  1205. }
  1206. }
  1207. }
  1208. final_fall_delay = get_best_delay(host, fall_delay);
  1209. skip_fall:
  1210. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1211. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1212. final_maxlen = final_fall_delay.maxlen;
  1213. if (final_maxlen == final_rise_delay.maxlen) {
  1214. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1215. sdr_set_field(host->base + MSDC_PAD_TUNE, MSDC_PAD_TUNE_CMDRDLY,
  1216. final_rise_delay.final_phase);
  1217. final_delay = final_rise_delay.final_phase;
  1218. } else {
  1219. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1220. sdr_set_field(host->base + MSDC_PAD_TUNE, MSDC_PAD_TUNE_CMDRDLY,
  1221. final_fall_delay.final_phase);
  1222. final_delay = final_fall_delay.final_phase;
  1223. }
  1224. if (host->hs200_cmd_int_delay)
  1225. goto skip_internal;
  1226. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1227. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1228. MSDC_PAD_TUNE_CMDRRDLY, i);
  1229. mmc_send_tuning(mmc, opcode, &cmd_err);
  1230. if (!cmd_err)
  1231. internal_delay |= (1 << i);
  1232. }
  1233. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1234. internal_delay_phase = get_best_delay(host, internal_delay);
  1235. sdr_set_field(host->base + MSDC_PAD_TUNE, MSDC_PAD_TUNE_CMDRRDLY,
  1236. internal_delay_phase.final_phase);
  1237. skip_internal:
  1238. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1239. return final_delay == 0xff ? -EIO : 0;
  1240. }
  1241. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1242. {
  1243. struct msdc_host *host = mmc_priv(mmc);
  1244. u32 cmd_delay = 0;
  1245. struct msdc_delay_phase final_cmd_delay = { 0,};
  1246. u8 final_delay;
  1247. int cmd_err;
  1248. int i, j;
  1249. /* select EMMC50 PAD CMD tune */
  1250. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1251. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1252. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1253. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1254. MSDC_PAD_TUNE_CMDRRDLY,
  1255. host->hs200_cmd_int_delay);
  1256. if (host->hs400_cmd_resp_sel_rising)
  1257. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1258. else
  1259. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1260. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1261. sdr_set_field(host->base + PAD_CMD_TUNE,
  1262. PAD_CMD_TUNE_RX_DLY3, i);
  1263. /*
  1264. * Using the same parameters, it may sometimes pass the test,
  1265. * but sometimes it may fail. To make sure the parameters are
  1266. * more stable, we test each set of parameters 3 times.
  1267. */
  1268. for (j = 0; j < 3; j++) {
  1269. mmc_send_tuning(mmc, opcode, &cmd_err);
  1270. if (!cmd_err) {
  1271. cmd_delay |= (1 << i);
  1272. } else {
  1273. cmd_delay &= ~(1 << i);
  1274. break;
  1275. }
  1276. }
  1277. }
  1278. final_cmd_delay = get_best_delay(host, cmd_delay);
  1279. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1280. final_cmd_delay.final_phase);
  1281. final_delay = final_cmd_delay.final_phase;
  1282. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1283. return final_delay == 0xff ? -EIO : 0;
  1284. }
  1285. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1286. {
  1287. struct msdc_host *host = mmc_priv(mmc);
  1288. u32 rise_delay = 0, fall_delay = 0;
  1289. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1290. u8 final_delay, final_maxlen;
  1291. int i, ret;
  1292. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1293. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1294. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1295. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1296. MSDC_PAD_TUNE_DATRRDLY, i);
  1297. ret = mmc_send_tuning(mmc, opcode, NULL);
  1298. if (!ret)
  1299. rise_delay |= (1 << i);
  1300. }
  1301. final_rise_delay = get_best_delay(host, rise_delay);
  1302. /* if rising edge has enough margin, then do not scan falling edge */
  1303. if (final_rise_delay.maxlen >= 12 ||
  1304. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1305. goto skip_fall;
  1306. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1307. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1308. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1309. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1310. MSDC_PAD_TUNE_DATRRDLY, i);
  1311. ret = mmc_send_tuning(mmc, opcode, NULL);
  1312. if (!ret)
  1313. fall_delay |= (1 << i);
  1314. }
  1315. final_fall_delay = get_best_delay(host, fall_delay);
  1316. skip_fall:
  1317. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1318. if (final_maxlen == final_rise_delay.maxlen) {
  1319. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1320. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1321. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1322. MSDC_PAD_TUNE_DATRRDLY,
  1323. final_rise_delay.final_phase);
  1324. final_delay = final_rise_delay.final_phase;
  1325. } else {
  1326. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1327. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1328. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1329. MSDC_PAD_TUNE_DATRRDLY,
  1330. final_fall_delay.final_phase);
  1331. final_delay = final_fall_delay.final_phase;
  1332. }
  1333. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1334. return final_delay == 0xff ? -EIO : 0;
  1335. }
  1336. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1337. {
  1338. struct msdc_host *host = mmc_priv(mmc);
  1339. int ret;
  1340. if (host->hs400_mode)
  1341. ret = hs400_tune_response(mmc, opcode);
  1342. else
  1343. ret = msdc_tune_response(mmc, opcode);
  1344. if (ret == -EIO) {
  1345. dev_err(host->dev, "Tune response fail!\n");
  1346. return ret;
  1347. }
  1348. if (host->hs400_mode == false) {
  1349. ret = msdc_tune_data(mmc, opcode);
  1350. if (ret == -EIO)
  1351. dev_err(host->dev, "Tune data fail!\n");
  1352. }
  1353. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1354. host->saved_tune_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1355. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1356. return ret;
  1357. }
  1358. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1359. {
  1360. struct msdc_host *host = mmc_priv(mmc);
  1361. host->hs400_mode = true;
  1362. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1363. return 0;
  1364. }
  1365. static void msdc_hw_reset(struct mmc_host *mmc)
  1366. {
  1367. struct msdc_host *host = mmc_priv(mmc);
  1368. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1369. udelay(10); /* 10us is enough */
  1370. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1371. }
  1372. static const struct mmc_host_ops mt_msdc_ops = {
  1373. .post_req = msdc_post_req,
  1374. .pre_req = msdc_pre_req,
  1375. .request = msdc_ops_request,
  1376. .set_ios = msdc_ops_set_ios,
  1377. .get_ro = mmc_gpio_get_ro,
  1378. .get_cd = mmc_gpio_get_cd,
  1379. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1380. .card_busy = msdc_card_busy,
  1381. .execute_tuning = msdc_execute_tuning,
  1382. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1383. .hw_reset = msdc_hw_reset,
  1384. };
  1385. static void msdc_of_property_parse(struct platform_device *pdev,
  1386. struct msdc_host *host)
  1387. {
  1388. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1389. &host->hs400_ds_delay);
  1390. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  1391. &host->hs200_cmd_int_delay);
  1392. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  1393. &host->hs400_cmd_int_delay);
  1394. if (of_property_read_bool(pdev->dev.of_node,
  1395. "mediatek,hs400-cmd-resp-sel-rising"))
  1396. host->hs400_cmd_resp_sel_rising = true;
  1397. else
  1398. host->hs400_cmd_resp_sel_rising = false;
  1399. }
  1400. static int msdc_drv_probe(struct platform_device *pdev)
  1401. {
  1402. struct mmc_host *mmc;
  1403. struct msdc_host *host;
  1404. struct resource *res;
  1405. int ret;
  1406. if (!pdev->dev.of_node) {
  1407. dev_err(&pdev->dev, "No DT found\n");
  1408. return -EINVAL;
  1409. }
  1410. /* Allocate MMC host for this device */
  1411. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1412. if (!mmc)
  1413. return -ENOMEM;
  1414. host = mmc_priv(mmc);
  1415. ret = mmc_of_parse(mmc);
  1416. if (ret)
  1417. goto host_free;
  1418. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1419. host->base = devm_ioremap_resource(&pdev->dev, res);
  1420. if (IS_ERR(host->base)) {
  1421. ret = PTR_ERR(host->base);
  1422. goto host_free;
  1423. }
  1424. ret = mmc_regulator_get_supply(mmc);
  1425. if (ret == -EPROBE_DEFER)
  1426. goto host_free;
  1427. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1428. if (IS_ERR(host->src_clk)) {
  1429. ret = PTR_ERR(host->src_clk);
  1430. goto host_free;
  1431. }
  1432. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1433. if (IS_ERR(host->h_clk)) {
  1434. ret = PTR_ERR(host->h_clk);
  1435. goto host_free;
  1436. }
  1437. host->irq = platform_get_irq(pdev, 0);
  1438. if (host->irq < 0) {
  1439. ret = -EINVAL;
  1440. goto host_free;
  1441. }
  1442. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1443. if (IS_ERR(host->pinctrl)) {
  1444. ret = PTR_ERR(host->pinctrl);
  1445. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1446. goto host_free;
  1447. }
  1448. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1449. if (IS_ERR(host->pins_default)) {
  1450. ret = PTR_ERR(host->pins_default);
  1451. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1452. goto host_free;
  1453. }
  1454. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1455. if (IS_ERR(host->pins_uhs)) {
  1456. ret = PTR_ERR(host->pins_uhs);
  1457. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1458. goto host_free;
  1459. }
  1460. msdc_of_property_parse(pdev, host);
  1461. host->dev = &pdev->dev;
  1462. host->mmc = mmc;
  1463. host->src_clk_freq = clk_get_rate(host->src_clk);
  1464. /* Set host parameters to mmc */
  1465. mmc->ops = &mt_msdc_ops;
  1466. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  1467. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1468. /* MMC core transfer sizes tunable parameters */
  1469. mmc->max_segs = MAX_BD_NUM;
  1470. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1471. mmc->max_blk_size = 2048;
  1472. mmc->max_req_size = 512 * 1024;
  1473. mmc->max_blk_count = mmc->max_req_size / 512;
  1474. host->dma_mask = DMA_BIT_MASK(32);
  1475. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1476. host->timeout_clks = 3 * 1048576;
  1477. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1478. 2 * sizeof(struct mt_gpdma_desc),
  1479. &host->dma.gpd_addr, GFP_KERNEL);
  1480. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1481. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1482. &host->dma.bd_addr, GFP_KERNEL);
  1483. if (!host->dma.gpd || !host->dma.bd) {
  1484. ret = -ENOMEM;
  1485. goto release_mem;
  1486. }
  1487. msdc_init_gpd_bd(host, &host->dma);
  1488. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1489. spin_lock_init(&host->lock);
  1490. platform_set_drvdata(pdev, mmc);
  1491. msdc_ungate_clock(host);
  1492. msdc_init_hw(host);
  1493. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1494. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1495. if (ret)
  1496. goto release;
  1497. pm_runtime_set_active(host->dev);
  1498. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1499. pm_runtime_use_autosuspend(host->dev);
  1500. pm_runtime_enable(host->dev);
  1501. ret = mmc_add_host(mmc);
  1502. if (ret)
  1503. goto end;
  1504. return 0;
  1505. end:
  1506. pm_runtime_disable(host->dev);
  1507. release:
  1508. platform_set_drvdata(pdev, NULL);
  1509. msdc_deinit_hw(host);
  1510. msdc_gate_clock(host);
  1511. release_mem:
  1512. if (host->dma.gpd)
  1513. dma_free_coherent(&pdev->dev,
  1514. 2 * sizeof(struct mt_gpdma_desc),
  1515. host->dma.gpd, host->dma.gpd_addr);
  1516. if (host->dma.bd)
  1517. dma_free_coherent(&pdev->dev,
  1518. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1519. host->dma.bd, host->dma.bd_addr);
  1520. host_free:
  1521. mmc_free_host(mmc);
  1522. return ret;
  1523. }
  1524. static int msdc_drv_remove(struct platform_device *pdev)
  1525. {
  1526. struct mmc_host *mmc;
  1527. struct msdc_host *host;
  1528. mmc = platform_get_drvdata(pdev);
  1529. host = mmc_priv(mmc);
  1530. pm_runtime_get_sync(host->dev);
  1531. platform_set_drvdata(pdev, NULL);
  1532. mmc_remove_host(host->mmc);
  1533. msdc_deinit_hw(host);
  1534. msdc_gate_clock(host);
  1535. pm_runtime_disable(host->dev);
  1536. pm_runtime_put_noidle(host->dev);
  1537. dma_free_coherent(&pdev->dev,
  1538. 2 * sizeof(struct mt_gpdma_desc),
  1539. host->dma.gpd, host->dma.gpd_addr);
  1540. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1541. host->dma.bd, host->dma.bd_addr);
  1542. mmc_free_host(host->mmc);
  1543. return 0;
  1544. }
  1545. #ifdef CONFIG_PM
  1546. static void msdc_save_reg(struct msdc_host *host)
  1547. {
  1548. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1549. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1550. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1551. host->save_para.pad_tune = readl(host->base + MSDC_PAD_TUNE);
  1552. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1553. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1554. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1555. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1556. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1557. }
  1558. static void msdc_restore_reg(struct msdc_host *host)
  1559. {
  1560. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1561. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1562. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1563. writel(host->save_para.pad_tune, host->base + MSDC_PAD_TUNE);
  1564. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1565. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1566. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1567. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  1568. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1569. }
  1570. static int msdc_runtime_suspend(struct device *dev)
  1571. {
  1572. struct mmc_host *mmc = dev_get_drvdata(dev);
  1573. struct msdc_host *host = mmc_priv(mmc);
  1574. msdc_save_reg(host);
  1575. msdc_gate_clock(host);
  1576. return 0;
  1577. }
  1578. static int msdc_runtime_resume(struct device *dev)
  1579. {
  1580. struct mmc_host *mmc = dev_get_drvdata(dev);
  1581. struct msdc_host *host = mmc_priv(mmc);
  1582. msdc_ungate_clock(host);
  1583. msdc_restore_reg(host);
  1584. return 0;
  1585. }
  1586. #endif
  1587. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1588. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1589. pm_runtime_force_resume)
  1590. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1591. };
  1592. static const struct of_device_id msdc_of_ids[] = {
  1593. { .compatible = "mediatek,mt8135-mmc", },
  1594. {}
  1595. };
  1596. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  1597. static struct platform_driver mt_msdc_driver = {
  1598. .probe = msdc_drv_probe,
  1599. .remove = msdc_drv_remove,
  1600. .driver = {
  1601. .name = "mtk-msdc",
  1602. .of_match_table = msdc_of_ids,
  1603. .pm = &msdc_dev_pm_ops,
  1604. },
  1605. };
  1606. module_platform_driver(mt_msdc_driver);
  1607. MODULE_LICENSE("GPL v2");
  1608. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");