jz4740_mmc.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SD/MMC controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/slot-gpio.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/pinctrl/consumer.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/delay.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/clk.h>
  27. #include <linux/bitops.h>
  28. #include <linux/gpio.h>
  29. #include <asm/cacheflush.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/dmaengine.h>
  32. #include <asm/mach-jz4740/dma.h>
  33. #include <asm/mach-jz4740/jz4740_mmc.h>
  34. #define JZ_REG_MMC_STRPCL 0x00
  35. #define JZ_REG_MMC_STATUS 0x04
  36. #define JZ_REG_MMC_CLKRT 0x08
  37. #define JZ_REG_MMC_CMDAT 0x0C
  38. #define JZ_REG_MMC_RESTO 0x10
  39. #define JZ_REG_MMC_RDTO 0x14
  40. #define JZ_REG_MMC_BLKLEN 0x18
  41. #define JZ_REG_MMC_NOB 0x1C
  42. #define JZ_REG_MMC_SNOB 0x20
  43. #define JZ_REG_MMC_IMASK 0x24
  44. #define JZ_REG_MMC_IREG 0x28
  45. #define JZ_REG_MMC_CMD 0x2C
  46. #define JZ_REG_MMC_ARG 0x30
  47. #define JZ_REG_MMC_RESP_FIFO 0x34
  48. #define JZ_REG_MMC_RXFIFO 0x38
  49. #define JZ_REG_MMC_TXFIFO 0x3C
  50. #define JZ_MMC_STRPCL_EXIT_MULTIPLE BIT(7)
  51. #define JZ_MMC_STRPCL_EXIT_TRANSFER BIT(6)
  52. #define JZ_MMC_STRPCL_START_READWAIT BIT(5)
  53. #define JZ_MMC_STRPCL_STOP_READWAIT BIT(4)
  54. #define JZ_MMC_STRPCL_RESET BIT(3)
  55. #define JZ_MMC_STRPCL_START_OP BIT(2)
  56. #define JZ_MMC_STRPCL_CLOCK_CONTROL (BIT(1) | BIT(0))
  57. #define JZ_MMC_STRPCL_CLOCK_STOP BIT(0)
  58. #define JZ_MMC_STRPCL_CLOCK_START BIT(1)
  59. #define JZ_MMC_STATUS_IS_RESETTING BIT(15)
  60. #define JZ_MMC_STATUS_SDIO_INT_ACTIVE BIT(14)
  61. #define JZ_MMC_STATUS_PRG_DONE BIT(13)
  62. #define JZ_MMC_STATUS_DATA_TRAN_DONE BIT(12)
  63. #define JZ_MMC_STATUS_END_CMD_RES BIT(11)
  64. #define JZ_MMC_STATUS_DATA_FIFO_AFULL BIT(10)
  65. #define JZ_MMC_STATUS_IS_READWAIT BIT(9)
  66. #define JZ_MMC_STATUS_CLK_EN BIT(8)
  67. #define JZ_MMC_STATUS_DATA_FIFO_FULL BIT(7)
  68. #define JZ_MMC_STATUS_DATA_FIFO_EMPTY BIT(6)
  69. #define JZ_MMC_STATUS_CRC_RES_ERR BIT(5)
  70. #define JZ_MMC_STATUS_CRC_READ_ERROR BIT(4)
  71. #define JZ_MMC_STATUS_TIMEOUT_WRITE BIT(3)
  72. #define JZ_MMC_STATUS_CRC_WRITE_ERROR BIT(2)
  73. #define JZ_MMC_STATUS_TIMEOUT_RES BIT(1)
  74. #define JZ_MMC_STATUS_TIMEOUT_READ BIT(0)
  75. #define JZ_MMC_STATUS_READ_ERROR_MASK (BIT(4) | BIT(0))
  76. #define JZ_MMC_STATUS_WRITE_ERROR_MASK (BIT(3) | BIT(2))
  77. #define JZ_MMC_CMDAT_IO_ABORT BIT(11)
  78. #define JZ_MMC_CMDAT_BUS_WIDTH_4BIT BIT(10)
  79. #define JZ_MMC_CMDAT_DMA_EN BIT(8)
  80. #define JZ_MMC_CMDAT_INIT BIT(7)
  81. #define JZ_MMC_CMDAT_BUSY BIT(6)
  82. #define JZ_MMC_CMDAT_STREAM BIT(5)
  83. #define JZ_MMC_CMDAT_WRITE BIT(4)
  84. #define JZ_MMC_CMDAT_DATA_EN BIT(3)
  85. #define JZ_MMC_CMDAT_RESPONSE_FORMAT (BIT(2) | BIT(1) | BIT(0))
  86. #define JZ_MMC_CMDAT_RSP_R1 1
  87. #define JZ_MMC_CMDAT_RSP_R2 2
  88. #define JZ_MMC_CMDAT_RSP_R3 3
  89. #define JZ_MMC_IRQ_SDIO BIT(7)
  90. #define JZ_MMC_IRQ_TXFIFO_WR_REQ BIT(6)
  91. #define JZ_MMC_IRQ_RXFIFO_RD_REQ BIT(5)
  92. #define JZ_MMC_IRQ_END_CMD_RES BIT(2)
  93. #define JZ_MMC_IRQ_PRG_DONE BIT(1)
  94. #define JZ_MMC_IRQ_DATA_TRAN_DONE BIT(0)
  95. #define JZ_MMC_CLK_RATE 24000000
  96. enum jz4740_mmc_state {
  97. JZ4740_MMC_STATE_READ_RESPONSE,
  98. JZ4740_MMC_STATE_TRANSFER_DATA,
  99. JZ4740_MMC_STATE_SEND_STOP,
  100. JZ4740_MMC_STATE_DONE,
  101. };
  102. struct jz4740_mmc_host_next {
  103. int sg_len;
  104. s32 cookie;
  105. };
  106. struct jz4740_mmc_host {
  107. struct mmc_host *mmc;
  108. struct platform_device *pdev;
  109. struct jz4740_mmc_platform_data *pdata;
  110. struct clk *clk;
  111. int irq;
  112. int card_detect_irq;
  113. void __iomem *base;
  114. struct resource *mem_res;
  115. struct mmc_request *req;
  116. struct mmc_command *cmd;
  117. unsigned long waiting;
  118. uint32_t cmdat;
  119. uint16_t irq_mask;
  120. spinlock_t lock;
  121. struct timer_list timeout_timer;
  122. struct sg_mapping_iter miter;
  123. enum jz4740_mmc_state state;
  124. /* DMA support */
  125. struct dma_chan *dma_rx;
  126. struct dma_chan *dma_tx;
  127. struct jz4740_mmc_host_next next_data;
  128. bool use_dma;
  129. int sg_len;
  130. /* The DMA trigger level is 8 words, that is to say, the DMA read
  131. * trigger is when data words in MSC_RXFIFO is >= 8 and the DMA write
  132. * trigger is when data words in MSC_TXFIFO is < 8.
  133. */
  134. #define JZ4740_MMC_FIFO_HALF_SIZE 8
  135. };
  136. /*----------------------------------------------------------------------------*/
  137. /* DMA infrastructure */
  138. static void jz4740_mmc_release_dma_channels(struct jz4740_mmc_host *host)
  139. {
  140. if (!host->use_dma)
  141. return;
  142. dma_release_channel(host->dma_tx);
  143. dma_release_channel(host->dma_rx);
  144. }
  145. static int jz4740_mmc_acquire_dma_channels(struct jz4740_mmc_host *host)
  146. {
  147. dma_cap_mask_t mask;
  148. dma_cap_zero(mask);
  149. dma_cap_set(DMA_SLAVE, mask);
  150. host->dma_tx = dma_request_channel(mask, NULL, host);
  151. if (!host->dma_tx) {
  152. dev_err(mmc_dev(host->mmc), "Failed to get dma_tx channel\n");
  153. return -ENODEV;
  154. }
  155. host->dma_rx = dma_request_channel(mask, NULL, host);
  156. if (!host->dma_rx) {
  157. dev_err(mmc_dev(host->mmc), "Failed to get dma_rx channel\n");
  158. goto free_master_write;
  159. }
  160. /* Initialize DMA pre request cookie */
  161. host->next_data.cookie = 1;
  162. return 0;
  163. free_master_write:
  164. dma_release_channel(host->dma_tx);
  165. return -ENODEV;
  166. }
  167. static inline struct dma_chan *jz4740_mmc_get_dma_chan(struct jz4740_mmc_host *host,
  168. struct mmc_data *data)
  169. {
  170. return (data->flags & MMC_DATA_READ) ? host->dma_rx : host->dma_tx;
  171. }
  172. static void jz4740_mmc_dma_unmap(struct jz4740_mmc_host *host,
  173. struct mmc_data *data)
  174. {
  175. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  176. enum dma_data_direction dir = mmc_get_dma_dir(data);
  177. dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
  178. }
  179. /* Prepares DMA data for current/next transfer, returns non-zero on failure */
  180. static int jz4740_mmc_prepare_dma_data(struct jz4740_mmc_host *host,
  181. struct mmc_data *data,
  182. struct jz4740_mmc_host_next *next,
  183. struct dma_chan *chan)
  184. {
  185. struct jz4740_mmc_host_next *next_data = &host->next_data;
  186. enum dma_data_direction dir = mmc_get_dma_dir(data);
  187. int sg_len;
  188. if (!next && data->host_cookie &&
  189. data->host_cookie != host->next_data.cookie) {
  190. dev_warn(mmc_dev(host->mmc),
  191. "[%s] invalid cookie: data->host_cookie %d host->next_data.cookie %d\n",
  192. __func__,
  193. data->host_cookie,
  194. host->next_data.cookie);
  195. data->host_cookie = 0;
  196. }
  197. /* Check if next job is already prepared */
  198. if (next || data->host_cookie != host->next_data.cookie) {
  199. sg_len = dma_map_sg(chan->device->dev,
  200. data->sg,
  201. data->sg_len,
  202. dir);
  203. } else {
  204. sg_len = next_data->sg_len;
  205. next_data->sg_len = 0;
  206. }
  207. if (sg_len <= 0) {
  208. dev_err(mmc_dev(host->mmc),
  209. "Failed to map scatterlist for DMA operation\n");
  210. return -EINVAL;
  211. }
  212. if (next) {
  213. next->sg_len = sg_len;
  214. data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
  215. } else
  216. host->sg_len = sg_len;
  217. return 0;
  218. }
  219. static int jz4740_mmc_start_dma_transfer(struct jz4740_mmc_host *host,
  220. struct mmc_data *data)
  221. {
  222. int ret;
  223. struct dma_chan *chan;
  224. struct dma_async_tx_descriptor *desc;
  225. struct dma_slave_config conf = {
  226. .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  227. .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  228. .src_maxburst = JZ4740_MMC_FIFO_HALF_SIZE,
  229. .dst_maxburst = JZ4740_MMC_FIFO_HALF_SIZE,
  230. };
  231. if (data->flags & MMC_DATA_WRITE) {
  232. conf.direction = DMA_MEM_TO_DEV;
  233. conf.dst_addr = host->mem_res->start + JZ_REG_MMC_TXFIFO;
  234. conf.slave_id = JZ4740_DMA_TYPE_MMC_TRANSMIT;
  235. chan = host->dma_tx;
  236. } else {
  237. conf.direction = DMA_DEV_TO_MEM;
  238. conf.src_addr = host->mem_res->start + JZ_REG_MMC_RXFIFO;
  239. conf.slave_id = JZ4740_DMA_TYPE_MMC_RECEIVE;
  240. chan = host->dma_rx;
  241. }
  242. ret = jz4740_mmc_prepare_dma_data(host, data, NULL, chan);
  243. if (ret)
  244. return ret;
  245. dmaengine_slave_config(chan, &conf);
  246. desc = dmaengine_prep_slave_sg(chan,
  247. data->sg,
  248. host->sg_len,
  249. conf.direction,
  250. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  251. if (!desc) {
  252. dev_err(mmc_dev(host->mmc),
  253. "Failed to allocate DMA %s descriptor",
  254. conf.direction == DMA_MEM_TO_DEV ? "TX" : "RX");
  255. goto dma_unmap;
  256. }
  257. dmaengine_submit(desc);
  258. dma_async_issue_pending(chan);
  259. return 0;
  260. dma_unmap:
  261. jz4740_mmc_dma_unmap(host, data);
  262. return -ENOMEM;
  263. }
  264. static void jz4740_mmc_pre_request(struct mmc_host *mmc,
  265. struct mmc_request *mrq)
  266. {
  267. struct jz4740_mmc_host *host = mmc_priv(mmc);
  268. struct mmc_data *data = mrq->data;
  269. struct jz4740_mmc_host_next *next_data = &host->next_data;
  270. BUG_ON(data->host_cookie);
  271. if (host->use_dma) {
  272. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  273. if (jz4740_mmc_prepare_dma_data(host, data, next_data, chan))
  274. data->host_cookie = 0;
  275. }
  276. }
  277. static void jz4740_mmc_post_request(struct mmc_host *mmc,
  278. struct mmc_request *mrq,
  279. int err)
  280. {
  281. struct jz4740_mmc_host *host = mmc_priv(mmc);
  282. struct mmc_data *data = mrq->data;
  283. if (host->use_dma && data->host_cookie) {
  284. jz4740_mmc_dma_unmap(host, data);
  285. data->host_cookie = 0;
  286. }
  287. if (err) {
  288. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  289. dmaengine_terminate_all(chan);
  290. }
  291. }
  292. /*----------------------------------------------------------------------------*/
  293. static void jz4740_mmc_set_irq_enabled(struct jz4740_mmc_host *host,
  294. unsigned int irq, bool enabled)
  295. {
  296. unsigned long flags;
  297. spin_lock_irqsave(&host->lock, flags);
  298. if (enabled)
  299. host->irq_mask &= ~irq;
  300. else
  301. host->irq_mask |= irq;
  302. spin_unlock_irqrestore(&host->lock, flags);
  303. writew(host->irq_mask, host->base + JZ_REG_MMC_IMASK);
  304. }
  305. static void jz4740_mmc_clock_enable(struct jz4740_mmc_host *host,
  306. bool start_transfer)
  307. {
  308. uint16_t val = JZ_MMC_STRPCL_CLOCK_START;
  309. if (start_transfer)
  310. val |= JZ_MMC_STRPCL_START_OP;
  311. writew(val, host->base + JZ_REG_MMC_STRPCL);
  312. }
  313. static void jz4740_mmc_clock_disable(struct jz4740_mmc_host *host)
  314. {
  315. uint32_t status;
  316. unsigned int timeout = 1000;
  317. writew(JZ_MMC_STRPCL_CLOCK_STOP, host->base + JZ_REG_MMC_STRPCL);
  318. do {
  319. status = readl(host->base + JZ_REG_MMC_STATUS);
  320. } while (status & JZ_MMC_STATUS_CLK_EN && --timeout);
  321. }
  322. static void jz4740_mmc_reset(struct jz4740_mmc_host *host)
  323. {
  324. uint32_t status;
  325. unsigned int timeout = 1000;
  326. writew(JZ_MMC_STRPCL_RESET, host->base + JZ_REG_MMC_STRPCL);
  327. udelay(10);
  328. do {
  329. status = readl(host->base + JZ_REG_MMC_STATUS);
  330. } while (status & JZ_MMC_STATUS_IS_RESETTING && --timeout);
  331. }
  332. static void jz4740_mmc_request_done(struct jz4740_mmc_host *host)
  333. {
  334. struct mmc_request *req;
  335. req = host->req;
  336. host->req = NULL;
  337. mmc_request_done(host->mmc, req);
  338. }
  339. static unsigned int jz4740_mmc_poll_irq(struct jz4740_mmc_host *host,
  340. unsigned int irq)
  341. {
  342. unsigned int timeout = 0x800;
  343. uint16_t status;
  344. do {
  345. status = readw(host->base + JZ_REG_MMC_IREG);
  346. } while (!(status & irq) && --timeout);
  347. if (timeout == 0) {
  348. set_bit(0, &host->waiting);
  349. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  350. jz4740_mmc_set_irq_enabled(host, irq, true);
  351. return true;
  352. }
  353. return false;
  354. }
  355. static void jz4740_mmc_transfer_check_state(struct jz4740_mmc_host *host,
  356. struct mmc_data *data)
  357. {
  358. int status;
  359. status = readl(host->base + JZ_REG_MMC_STATUS);
  360. if (status & JZ_MMC_STATUS_WRITE_ERROR_MASK) {
  361. if (status & (JZ_MMC_STATUS_TIMEOUT_WRITE)) {
  362. host->req->cmd->error = -ETIMEDOUT;
  363. data->error = -ETIMEDOUT;
  364. } else {
  365. host->req->cmd->error = -EIO;
  366. data->error = -EIO;
  367. }
  368. } else if (status & JZ_MMC_STATUS_READ_ERROR_MASK) {
  369. if (status & (JZ_MMC_STATUS_TIMEOUT_READ)) {
  370. host->req->cmd->error = -ETIMEDOUT;
  371. data->error = -ETIMEDOUT;
  372. } else {
  373. host->req->cmd->error = -EIO;
  374. data->error = -EIO;
  375. }
  376. }
  377. }
  378. static bool jz4740_mmc_write_data(struct jz4740_mmc_host *host,
  379. struct mmc_data *data)
  380. {
  381. struct sg_mapping_iter *miter = &host->miter;
  382. void __iomem *fifo_addr = host->base + JZ_REG_MMC_TXFIFO;
  383. uint32_t *buf;
  384. bool timeout;
  385. size_t i, j;
  386. while (sg_miter_next(miter)) {
  387. buf = miter->addr;
  388. i = miter->length / 4;
  389. j = i / 8;
  390. i = i & 0x7;
  391. while (j) {
  392. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  393. if (unlikely(timeout))
  394. goto poll_timeout;
  395. writel(buf[0], fifo_addr);
  396. writel(buf[1], fifo_addr);
  397. writel(buf[2], fifo_addr);
  398. writel(buf[3], fifo_addr);
  399. writel(buf[4], fifo_addr);
  400. writel(buf[5], fifo_addr);
  401. writel(buf[6], fifo_addr);
  402. writel(buf[7], fifo_addr);
  403. buf += 8;
  404. --j;
  405. }
  406. if (unlikely(i)) {
  407. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  408. if (unlikely(timeout))
  409. goto poll_timeout;
  410. while (i) {
  411. writel(*buf, fifo_addr);
  412. ++buf;
  413. --i;
  414. }
  415. }
  416. data->bytes_xfered += miter->length;
  417. }
  418. sg_miter_stop(miter);
  419. return false;
  420. poll_timeout:
  421. miter->consumed = (void *)buf - miter->addr;
  422. data->bytes_xfered += miter->consumed;
  423. sg_miter_stop(miter);
  424. return true;
  425. }
  426. static bool jz4740_mmc_read_data(struct jz4740_mmc_host *host,
  427. struct mmc_data *data)
  428. {
  429. struct sg_mapping_iter *miter = &host->miter;
  430. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RXFIFO;
  431. uint32_t *buf;
  432. uint32_t d;
  433. uint16_t status;
  434. size_t i, j;
  435. unsigned int timeout;
  436. while (sg_miter_next(miter)) {
  437. buf = miter->addr;
  438. i = miter->length;
  439. j = i / 32;
  440. i = i & 0x1f;
  441. while (j) {
  442. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  443. if (unlikely(timeout))
  444. goto poll_timeout;
  445. buf[0] = readl(fifo_addr);
  446. buf[1] = readl(fifo_addr);
  447. buf[2] = readl(fifo_addr);
  448. buf[3] = readl(fifo_addr);
  449. buf[4] = readl(fifo_addr);
  450. buf[5] = readl(fifo_addr);
  451. buf[6] = readl(fifo_addr);
  452. buf[7] = readl(fifo_addr);
  453. buf += 8;
  454. --j;
  455. }
  456. if (unlikely(i)) {
  457. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  458. if (unlikely(timeout))
  459. goto poll_timeout;
  460. while (i >= 4) {
  461. *buf++ = readl(fifo_addr);
  462. i -= 4;
  463. }
  464. if (unlikely(i > 0)) {
  465. d = readl(fifo_addr);
  466. memcpy(buf, &d, i);
  467. }
  468. }
  469. data->bytes_xfered += miter->length;
  470. /* This can go away once MIPS implements
  471. * flush_kernel_dcache_page */
  472. flush_dcache_page(miter->page);
  473. }
  474. sg_miter_stop(miter);
  475. /* For whatever reason there is sometime one word more in the fifo then
  476. * requested */
  477. timeout = 1000;
  478. status = readl(host->base + JZ_REG_MMC_STATUS);
  479. while (!(status & JZ_MMC_STATUS_DATA_FIFO_EMPTY) && --timeout) {
  480. d = readl(fifo_addr);
  481. status = readl(host->base + JZ_REG_MMC_STATUS);
  482. }
  483. return false;
  484. poll_timeout:
  485. miter->consumed = (void *)buf - miter->addr;
  486. data->bytes_xfered += miter->consumed;
  487. sg_miter_stop(miter);
  488. return true;
  489. }
  490. static void jz4740_mmc_timeout(unsigned long data)
  491. {
  492. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)data;
  493. if (!test_and_clear_bit(0, &host->waiting))
  494. return;
  495. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, false);
  496. host->req->cmd->error = -ETIMEDOUT;
  497. jz4740_mmc_request_done(host);
  498. }
  499. static void jz4740_mmc_read_response(struct jz4740_mmc_host *host,
  500. struct mmc_command *cmd)
  501. {
  502. int i;
  503. uint16_t tmp;
  504. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RESP_FIFO;
  505. if (cmd->flags & MMC_RSP_136) {
  506. tmp = readw(fifo_addr);
  507. for (i = 0; i < 4; ++i) {
  508. cmd->resp[i] = tmp << 24;
  509. tmp = readw(fifo_addr);
  510. cmd->resp[i] |= tmp << 8;
  511. tmp = readw(fifo_addr);
  512. cmd->resp[i] |= tmp >> 8;
  513. }
  514. } else {
  515. cmd->resp[0] = readw(fifo_addr) << 24;
  516. cmd->resp[0] |= readw(fifo_addr) << 8;
  517. cmd->resp[0] |= readw(fifo_addr) & 0xff;
  518. }
  519. }
  520. static void jz4740_mmc_send_command(struct jz4740_mmc_host *host,
  521. struct mmc_command *cmd)
  522. {
  523. uint32_t cmdat = host->cmdat;
  524. host->cmdat &= ~JZ_MMC_CMDAT_INIT;
  525. jz4740_mmc_clock_disable(host);
  526. host->cmd = cmd;
  527. if (cmd->flags & MMC_RSP_BUSY)
  528. cmdat |= JZ_MMC_CMDAT_BUSY;
  529. switch (mmc_resp_type(cmd)) {
  530. case MMC_RSP_R1B:
  531. case MMC_RSP_R1:
  532. cmdat |= JZ_MMC_CMDAT_RSP_R1;
  533. break;
  534. case MMC_RSP_R2:
  535. cmdat |= JZ_MMC_CMDAT_RSP_R2;
  536. break;
  537. case MMC_RSP_R3:
  538. cmdat |= JZ_MMC_CMDAT_RSP_R3;
  539. break;
  540. default:
  541. break;
  542. }
  543. if (cmd->data) {
  544. cmdat |= JZ_MMC_CMDAT_DATA_EN;
  545. if (cmd->data->flags & MMC_DATA_WRITE)
  546. cmdat |= JZ_MMC_CMDAT_WRITE;
  547. if (host->use_dma)
  548. cmdat |= JZ_MMC_CMDAT_DMA_EN;
  549. writew(cmd->data->blksz, host->base + JZ_REG_MMC_BLKLEN);
  550. writew(cmd->data->blocks, host->base + JZ_REG_MMC_NOB);
  551. }
  552. writeb(cmd->opcode, host->base + JZ_REG_MMC_CMD);
  553. writel(cmd->arg, host->base + JZ_REG_MMC_ARG);
  554. writel(cmdat, host->base + JZ_REG_MMC_CMDAT);
  555. jz4740_mmc_clock_enable(host, 1);
  556. }
  557. static void jz_mmc_prepare_data_transfer(struct jz4740_mmc_host *host)
  558. {
  559. struct mmc_command *cmd = host->req->cmd;
  560. struct mmc_data *data = cmd->data;
  561. int direction;
  562. if (data->flags & MMC_DATA_READ)
  563. direction = SG_MITER_TO_SG;
  564. else
  565. direction = SG_MITER_FROM_SG;
  566. sg_miter_start(&host->miter, data->sg, data->sg_len, direction);
  567. }
  568. static irqreturn_t jz_mmc_irq_worker(int irq, void *devid)
  569. {
  570. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)devid;
  571. struct mmc_command *cmd = host->req->cmd;
  572. struct mmc_request *req = host->req;
  573. struct mmc_data *data = cmd->data;
  574. bool timeout = false;
  575. if (cmd->error)
  576. host->state = JZ4740_MMC_STATE_DONE;
  577. switch (host->state) {
  578. case JZ4740_MMC_STATE_READ_RESPONSE:
  579. if (cmd->flags & MMC_RSP_PRESENT)
  580. jz4740_mmc_read_response(host, cmd);
  581. if (!data)
  582. break;
  583. jz_mmc_prepare_data_transfer(host);
  584. case JZ4740_MMC_STATE_TRANSFER_DATA:
  585. if (host->use_dma) {
  586. /* Use DMA if enabled.
  587. * Data transfer direction is defined later by
  588. * relying on data flags in
  589. * jz4740_mmc_prepare_dma_data() and
  590. * jz4740_mmc_start_dma_transfer().
  591. */
  592. timeout = jz4740_mmc_start_dma_transfer(host, data);
  593. data->bytes_xfered = data->blocks * data->blksz;
  594. } else if (data->flags & MMC_DATA_READ)
  595. /* Use PIO if DMA is not enabled.
  596. * Data transfer direction was defined before
  597. * by relying on data flags in
  598. * jz_mmc_prepare_data_transfer().
  599. */
  600. timeout = jz4740_mmc_read_data(host, data);
  601. else
  602. timeout = jz4740_mmc_write_data(host, data);
  603. if (unlikely(timeout)) {
  604. host->state = JZ4740_MMC_STATE_TRANSFER_DATA;
  605. break;
  606. }
  607. jz4740_mmc_transfer_check_state(host, data);
  608. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_DATA_TRAN_DONE);
  609. if (unlikely(timeout)) {
  610. host->state = JZ4740_MMC_STATE_SEND_STOP;
  611. break;
  612. }
  613. writew(JZ_MMC_IRQ_DATA_TRAN_DONE, host->base + JZ_REG_MMC_IREG);
  614. case JZ4740_MMC_STATE_SEND_STOP:
  615. if (!req->stop)
  616. break;
  617. jz4740_mmc_send_command(host, req->stop);
  618. if (mmc_resp_type(req->stop) & MMC_RSP_BUSY) {
  619. timeout = jz4740_mmc_poll_irq(host,
  620. JZ_MMC_IRQ_PRG_DONE);
  621. if (timeout) {
  622. host->state = JZ4740_MMC_STATE_DONE;
  623. break;
  624. }
  625. }
  626. case JZ4740_MMC_STATE_DONE:
  627. break;
  628. }
  629. if (!timeout)
  630. jz4740_mmc_request_done(host);
  631. return IRQ_HANDLED;
  632. }
  633. static irqreturn_t jz_mmc_irq(int irq, void *devid)
  634. {
  635. struct jz4740_mmc_host *host = devid;
  636. struct mmc_command *cmd = host->cmd;
  637. uint16_t irq_reg, status, tmp;
  638. irq_reg = readw(host->base + JZ_REG_MMC_IREG);
  639. tmp = irq_reg;
  640. irq_reg &= ~host->irq_mask;
  641. tmp &= ~(JZ_MMC_IRQ_TXFIFO_WR_REQ | JZ_MMC_IRQ_RXFIFO_RD_REQ |
  642. JZ_MMC_IRQ_PRG_DONE | JZ_MMC_IRQ_DATA_TRAN_DONE);
  643. if (tmp != irq_reg)
  644. writew(tmp & ~irq_reg, host->base + JZ_REG_MMC_IREG);
  645. if (irq_reg & JZ_MMC_IRQ_SDIO) {
  646. writew(JZ_MMC_IRQ_SDIO, host->base + JZ_REG_MMC_IREG);
  647. mmc_signal_sdio_irq(host->mmc);
  648. irq_reg &= ~JZ_MMC_IRQ_SDIO;
  649. }
  650. if (host->req && cmd && irq_reg) {
  651. if (test_and_clear_bit(0, &host->waiting)) {
  652. del_timer(&host->timeout_timer);
  653. status = readl(host->base + JZ_REG_MMC_STATUS);
  654. if (status & JZ_MMC_STATUS_TIMEOUT_RES) {
  655. cmd->error = -ETIMEDOUT;
  656. } else if (status & JZ_MMC_STATUS_CRC_RES_ERR) {
  657. cmd->error = -EIO;
  658. } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
  659. JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
  660. if (cmd->data)
  661. cmd->data->error = -EIO;
  662. cmd->error = -EIO;
  663. }
  664. jz4740_mmc_set_irq_enabled(host, irq_reg, false);
  665. writew(irq_reg, host->base + JZ_REG_MMC_IREG);
  666. return IRQ_WAKE_THREAD;
  667. }
  668. }
  669. return IRQ_HANDLED;
  670. }
  671. static int jz4740_mmc_set_clock_rate(struct jz4740_mmc_host *host, int rate)
  672. {
  673. int div = 0;
  674. int real_rate;
  675. jz4740_mmc_clock_disable(host);
  676. clk_set_rate(host->clk, JZ_MMC_CLK_RATE);
  677. real_rate = clk_get_rate(host->clk);
  678. while (real_rate > rate && div < 7) {
  679. ++div;
  680. real_rate >>= 1;
  681. }
  682. writew(div, host->base + JZ_REG_MMC_CLKRT);
  683. return real_rate;
  684. }
  685. static void jz4740_mmc_request(struct mmc_host *mmc, struct mmc_request *req)
  686. {
  687. struct jz4740_mmc_host *host = mmc_priv(mmc);
  688. host->req = req;
  689. writew(0xffff, host->base + JZ_REG_MMC_IREG);
  690. writew(JZ_MMC_IRQ_END_CMD_RES, host->base + JZ_REG_MMC_IREG);
  691. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, true);
  692. host->state = JZ4740_MMC_STATE_READ_RESPONSE;
  693. set_bit(0, &host->waiting);
  694. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  695. jz4740_mmc_send_command(host, req->cmd);
  696. }
  697. static void jz4740_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  698. {
  699. struct jz4740_mmc_host *host = mmc_priv(mmc);
  700. if (ios->clock)
  701. jz4740_mmc_set_clock_rate(host, ios->clock);
  702. switch (ios->power_mode) {
  703. case MMC_POWER_UP:
  704. jz4740_mmc_reset(host);
  705. if (gpio_is_valid(host->pdata->gpio_power))
  706. gpio_set_value(host->pdata->gpio_power,
  707. !host->pdata->power_active_low);
  708. host->cmdat |= JZ_MMC_CMDAT_INIT;
  709. clk_prepare_enable(host->clk);
  710. break;
  711. case MMC_POWER_ON:
  712. break;
  713. default:
  714. if (gpio_is_valid(host->pdata->gpio_power))
  715. gpio_set_value(host->pdata->gpio_power,
  716. host->pdata->power_active_low);
  717. clk_disable_unprepare(host->clk);
  718. break;
  719. }
  720. switch (ios->bus_width) {
  721. case MMC_BUS_WIDTH_1:
  722. host->cmdat &= ~JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  723. break;
  724. case MMC_BUS_WIDTH_4:
  725. host->cmdat |= JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  726. break;
  727. default:
  728. break;
  729. }
  730. }
  731. static void jz4740_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  732. {
  733. struct jz4740_mmc_host *host = mmc_priv(mmc);
  734. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_SDIO, enable);
  735. }
  736. static const struct mmc_host_ops jz4740_mmc_ops = {
  737. .request = jz4740_mmc_request,
  738. .pre_req = jz4740_mmc_pre_request,
  739. .post_req = jz4740_mmc_post_request,
  740. .set_ios = jz4740_mmc_set_ios,
  741. .get_ro = mmc_gpio_get_ro,
  742. .get_cd = mmc_gpio_get_cd,
  743. .enable_sdio_irq = jz4740_mmc_enable_sdio_irq,
  744. };
  745. static int jz4740_mmc_request_gpio(struct device *dev, int gpio,
  746. const char *name, bool output, int value)
  747. {
  748. int ret;
  749. if (!gpio_is_valid(gpio))
  750. return 0;
  751. ret = gpio_request(gpio, name);
  752. if (ret) {
  753. dev_err(dev, "Failed to request %s gpio: %d\n", name, ret);
  754. return ret;
  755. }
  756. if (output)
  757. gpio_direction_output(gpio, value);
  758. else
  759. gpio_direction_input(gpio);
  760. return 0;
  761. }
  762. static int jz4740_mmc_request_gpios(struct mmc_host *mmc,
  763. struct platform_device *pdev)
  764. {
  765. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  766. int ret = 0;
  767. if (!pdata)
  768. return 0;
  769. if (!pdata->card_detect_active_low)
  770. mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
  771. if (!pdata->read_only_active_low)
  772. mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
  773. if (gpio_is_valid(pdata->gpio_card_detect)) {
  774. ret = mmc_gpio_request_cd(mmc, pdata->gpio_card_detect, 0);
  775. if (ret)
  776. return ret;
  777. }
  778. if (gpio_is_valid(pdata->gpio_read_only)) {
  779. ret = mmc_gpio_request_ro(mmc, pdata->gpio_read_only);
  780. if (ret)
  781. return ret;
  782. }
  783. return jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_power,
  784. "MMC read only", true, pdata->power_active_low);
  785. }
  786. static void jz4740_mmc_free_gpios(struct platform_device *pdev)
  787. {
  788. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  789. if (!pdata)
  790. return;
  791. if (gpio_is_valid(pdata->gpio_power))
  792. gpio_free(pdata->gpio_power);
  793. }
  794. static int jz4740_mmc_probe(struct platform_device* pdev)
  795. {
  796. int ret;
  797. struct mmc_host *mmc;
  798. struct jz4740_mmc_host *host;
  799. struct jz4740_mmc_platform_data *pdata;
  800. pdata = pdev->dev.platform_data;
  801. mmc = mmc_alloc_host(sizeof(struct jz4740_mmc_host), &pdev->dev);
  802. if (!mmc) {
  803. dev_err(&pdev->dev, "Failed to alloc mmc host structure\n");
  804. return -ENOMEM;
  805. }
  806. host = mmc_priv(mmc);
  807. host->pdata = pdata;
  808. host->irq = platform_get_irq(pdev, 0);
  809. if (host->irq < 0) {
  810. ret = host->irq;
  811. dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
  812. goto err_free_host;
  813. }
  814. host->clk = devm_clk_get(&pdev->dev, "mmc");
  815. if (IS_ERR(host->clk)) {
  816. ret = PTR_ERR(host->clk);
  817. dev_err(&pdev->dev, "Failed to get mmc clock\n");
  818. goto err_free_host;
  819. }
  820. host->mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  821. host->base = devm_ioremap_resource(&pdev->dev, host->mem_res);
  822. if (IS_ERR(host->base)) {
  823. ret = PTR_ERR(host->base);
  824. dev_err(&pdev->dev, "Failed to ioremap base memory\n");
  825. goto err_free_host;
  826. }
  827. ret = jz4740_mmc_request_gpios(mmc, pdev);
  828. if (ret)
  829. goto err_release_dma;
  830. mmc->ops = &jz4740_mmc_ops;
  831. mmc->f_min = JZ_MMC_CLK_RATE / 128;
  832. mmc->f_max = JZ_MMC_CLK_RATE;
  833. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  834. mmc->caps = (pdata && pdata->data_1bit) ? 0 : MMC_CAP_4_BIT_DATA;
  835. mmc->caps |= MMC_CAP_SDIO_IRQ;
  836. mmc->max_blk_size = (1 << 10) - 1;
  837. mmc->max_blk_count = (1 << 15) - 1;
  838. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  839. mmc->max_segs = 128;
  840. mmc->max_seg_size = mmc->max_req_size;
  841. host->mmc = mmc;
  842. host->pdev = pdev;
  843. spin_lock_init(&host->lock);
  844. host->irq_mask = 0xffff;
  845. ret = request_threaded_irq(host->irq, jz_mmc_irq, jz_mmc_irq_worker, 0,
  846. dev_name(&pdev->dev), host);
  847. if (ret) {
  848. dev_err(&pdev->dev, "Failed to request irq: %d\n", ret);
  849. goto err_free_gpios;
  850. }
  851. jz4740_mmc_reset(host);
  852. jz4740_mmc_clock_disable(host);
  853. setup_timer(&host->timeout_timer, jz4740_mmc_timeout,
  854. (unsigned long)host);
  855. host->use_dma = true;
  856. if (host->use_dma && jz4740_mmc_acquire_dma_channels(host) != 0)
  857. host->use_dma = false;
  858. platform_set_drvdata(pdev, host);
  859. ret = mmc_add_host(mmc);
  860. if (ret) {
  861. dev_err(&pdev->dev, "Failed to add mmc host: %d\n", ret);
  862. goto err_free_irq;
  863. }
  864. dev_info(&pdev->dev, "JZ SD/MMC card driver registered\n");
  865. dev_info(&pdev->dev, "Using %s, %d-bit mode\n",
  866. host->use_dma ? "DMA" : "PIO",
  867. (mmc->caps & MMC_CAP_4_BIT_DATA) ? 4 : 1);
  868. return 0;
  869. err_free_irq:
  870. free_irq(host->irq, host);
  871. err_free_gpios:
  872. jz4740_mmc_free_gpios(pdev);
  873. err_release_dma:
  874. if (host->use_dma)
  875. jz4740_mmc_release_dma_channels(host);
  876. err_free_host:
  877. mmc_free_host(mmc);
  878. return ret;
  879. }
  880. static int jz4740_mmc_remove(struct platform_device *pdev)
  881. {
  882. struct jz4740_mmc_host *host = platform_get_drvdata(pdev);
  883. del_timer_sync(&host->timeout_timer);
  884. jz4740_mmc_set_irq_enabled(host, 0xff, false);
  885. jz4740_mmc_reset(host);
  886. mmc_remove_host(host->mmc);
  887. free_irq(host->irq, host);
  888. jz4740_mmc_free_gpios(pdev);
  889. if (host->use_dma)
  890. jz4740_mmc_release_dma_channels(host);
  891. mmc_free_host(host->mmc);
  892. return 0;
  893. }
  894. #ifdef CONFIG_PM_SLEEP
  895. static int jz4740_mmc_suspend(struct device *dev)
  896. {
  897. return pinctrl_pm_select_sleep_state(dev);
  898. }
  899. static int jz4740_mmc_resume(struct device *dev)
  900. {
  901. return pinctrl_pm_select_default_state(dev);
  902. }
  903. static SIMPLE_DEV_PM_OPS(jz4740_mmc_pm_ops, jz4740_mmc_suspend,
  904. jz4740_mmc_resume);
  905. #define JZ4740_MMC_PM_OPS (&jz4740_mmc_pm_ops)
  906. #else
  907. #define JZ4740_MMC_PM_OPS NULL
  908. #endif
  909. static struct platform_driver jz4740_mmc_driver = {
  910. .probe = jz4740_mmc_probe,
  911. .remove = jz4740_mmc_remove,
  912. .driver = {
  913. .name = "jz4740-mmc",
  914. .pm = JZ4740_MMC_PM_OPS,
  915. },
  916. };
  917. module_platform_driver(jz4740_mmc_driver);
  918. MODULE_DESCRIPTION("JZ4740 SD/MMC controller driver");
  919. MODULE_LICENSE("GPL");
  920. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");