qib_driver.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. * Copyright (c) 2013 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006, 2007, 2008, 2009 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/spinlock.h>
  35. #include <linux/pci.h>
  36. #include <linux/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/module.h>
  41. #include <linux/prefetch.h>
  42. #include "qib.h"
  43. /*
  44. * The size has to be longer than this string, so we can append
  45. * board/chip information to it in the init code.
  46. */
  47. const char ib_qib_version[] = QIB_DRIVER_VERSION "\n";
  48. DEFINE_SPINLOCK(qib_devs_lock);
  49. LIST_HEAD(qib_dev_list);
  50. DEFINE_MUTEX(qib_mutex); /* general driver use */
  51. unsigned qib_ibmtu;
  52. module_param_named(ibmtu, qib_ibmtu, uint, S_IRUGO);
  53. MODULE_PARM_DESC(ibmtu, "Set max IB MTU (0=2KB, 1=256, 2=512, ... 5=4096");
  54. unsigned qib_compat_ddr_negotiate = 1;
  55. module_param_named(compat_ddr_negotiate, qib_compat_ddr_negotiate, uint,
  56. S_IWUSR | S_IRUGO);
  57. MODULE_PARM_DESC(compat_ddr_negotiate,
  58. "Attempt pre-IBTA 1.2 DDR speed negotiation");
  59. MODULE_LICENSE("Dual BSD/GPL");
  60. MODULE_AUTHOR("Intel <ibsupport@intel.com>");
  61. MODULE_DESCRIPTION("Intel IB driver");
  62. /*
  63. * QIB_PIO_MAXIBHDR is the max IB header size allowed for in our
  64. * PIO send buffers. This is well beyond anything currently
  65. * defined in the InfiniBand spec.
  66. */
  67. #define QIB_PIO_MAXIBHDR 128
  68. /*
  69. * QIB_MAX_PKT_RCV is the max # if packets processed per receive interrupt.
  70. */
  71. #define QIB_MAX_PKT_RECV 64
  72. struct qlogic_ib_stats qib_stats;
  73. const char *qib_get_unit_name(int unit)
  74. {
  75. static char iname[16];
  76. snprintf(iname, sizeof(iname), "infinipath%u", unit);
  77. return iname;
  78. }
  79. const char *qib_get_card_name(struct rvt_dev_info *rdi)
  80. {
  81. struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
  82. struct qib_devdata *dd = container_of(ibdev,
  83. struct qib_devdata, verbs_dev);
  84. return qib_get_unit_name(dd->unit);
  85. }
  86. struct pci_dev *qib_get_pci_dev(struct rvt_dev_info *rdi)
  87. {
  88. struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
  89. struct qib_devdata *dd = container_of(ibdev,
  90. struct qib_devdata, verbs_dev);
  91. return dd->pcidev;
  92. }
  93. /*
  94. * Return count of units with at least one port ACTIVE.
  95. */
  96. int qib_count_active_units(void)
  97. {
  98. struct qib_devdata *dd;
  99. struct qib_pportdata *ppd;
  100. unsigned long flags;
  101. int pidx, nunits_active = 0;
  102. spin_lock_irqsave(&qib_devs_lock, flags);
  103. list_for_each_entry(dd, &qib_dev_list, list) {
  104. if (!(dd->flags & QIB_PRESENT) || !dd->kregbase)
  105. continue;
  106. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  107. ppd = dd->pport + pidx;
  108. if (ppd->lid && (ppd->lflags & (QIBL_LINKINIT |
  109. QIBL_LINKARMED | QIBL_LINKACTIVE))) {
  110. nunits_active++;
  111. break;
  112. }
  113. }
  114. }
  115. spin_unlock_irqrestore(&qib_devs_lock, flags);
  116. return nunits_active;
  117. }
  118. /*
  119. * Return count of all units, optionally return in arguments
  120. * the number of usable (present) units, and the number of
  121. * ports that are up.
  122. */
  123. int qib_count_units(int *npresentp, int *nupp)
  124. {
  125. int nunits = 0, npresent = 0, nup = 0;
  126. struct qib_devdata *dd;
  127. unsigned long flags;
  128. int pidx;
  129. struct qib_pportdata *ppd;
  130. spin_lock_irqsave(&qib_devs_lock, flags);
  131. list_for_each_entry(dd, &qib_dev_list, list) {
  132. nunits++;
  133. if ((dd->flags & QIB_PRESENT) && dd->kregbase)
  134. npresent++;
  135. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  136. ppd = dd->pport + pidx;
  137. if (ppd->lid && (ppd->lflags & (QIBL_LINKINIT |
  138. QIBL_LINKARMED | QIBL_LINKACTIVE)))
  139. nup++;
  140. }
  141. }
  142. spin_unlock_irqrestore(&qib_devs_lock, flags);
  143. if (npresentp)
  144. *npresentp = npresent;
  145. if (nupp)
  146. *nupp = nup;
  147. return nunits;
  148. }
  149. /**
  150. * qib_wait_linkstate - wait for an IB link state change to occur
  151. * @dd: the qlogic_ib device
  152. * @state: the state to wait for
  153. * @msecs: the number of milliseconds to wait
  154. *
  155. * wait up to msecs milliseconds for IB link state change to occur for
  156. * now, take the easy polling route. Currently used only by
  157. * qib_set_linkstate. Returns 0 if state reached, otherwise
  158. * -ETIMEDOUT state can have multiple states set, for any of several
  159. * transitions.
  160. */
  161. int qib_wait_linkstate(struct qib_pportdata *ppd, u32 state, int msecs)
  162. {
  163. int ret;
  164. unsigned long flags;
  165. spin_lock_irqsave(&ppd->lflags_lock, flags);
  166. if (ppd->state_wanted) {
  167. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  168. ret = -EBUSY;
  169. goto bail;
  170. }
  171. ppd->state_wanted = state;
  172. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  173. wait_event_interruptible_timeout(ppd->state_wait,
  174. (ppd->lflags & state),
  175. msecs_to_jiffies(msecs));
  176. spin_lock_irqsave(&ppd->lflags_lock, flags);
  177. ppd->state_wanted = 0;
  178. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  179. if (!(ppd->lflags & state))
  180. ret = -ETIMEDOUT;
  181. else
  182. ret = 0;
  183. bail:
  184. return ret;
  185. }
  186. int qib_set_linkstate(struct qib_pportdata *ppd, u8 newstate)
  187. {
  188. u32 lstate;
  189. int ret;
  190. struct qib_devdata *dd = ppd->dd;
  191. unsigned long flags;
  192. switch (newstate) {
  193. case QIB_IB_LINKDOWN_ONLY:
  194. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  195. IB_LINKCMD_DOWN | IB_LINKINITCMD_NOP);
  196. /* don't wait */
  197. ret = 0;
  198. goto bail;
  199. case QIB_IB_LINKDOWN:
  200. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  201. IB_LINKCMD_DOWN | IB_LINKINITCMD_POLL);
  202. /* don't wait */
  203. ret = 0;
  204. goto bail;
  205. case QIB_IB_LINKDOWN_SLEEP:
  206. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  207. IB_LINKCMD_DOWN | IB_LINKINITCMD_SLEEP);
  208. /* don't wait */
  209. ret = 0;
  210. goto bail;
  211. case QIB_IB_LINKDOWN_DISABLE:
  212. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  213. IB_LINKCMD_DOWN | IB_LINKINITCMD_DISABLE);
  214. /* don't wait */
  215. ret = 0;
  216. goto bail;
  217. case QIB_IB_LINKARM:
  218. if (ppd->lflags & QIBL_LINKARMED) {
  219. ret = 0;
  220. goto bail;
  221. }
  222. if (!(ppd->lflags & (QIBL_LINKINIT | QIBL_LINKACTIVE))) {
  223. ret = -EINVAL;
  224. goto bail;
  225. }
  226. /*
  227. * Since the port can be ACTIVE when we ask for ARMED,
  228. * clear QIBL_LINKV so we can wait for a transition.
  229. * If the link isn't ARMED, then something else happened
  230. * and there is no point waiting for ARMED.
  231. */
  232. spin_lock_irqsave(&ppd->lflags_lock, flags);
  233. ppd->lflags &= ~QIBL_LINKV;
  234. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  235. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  236. IB_LINKCMD_ARMED | IB_LINKINITCMD_NOP);
  237. lstate = QIBL_LINKV;
  238. break;
  239. case QIB_IB_LINKACTIVE:
  240. if (ppd->lflags & QIBL_LINKACTIVE) {
  241. ret = 0;
  242. goto bail;
  243. }
  244. if (!(ppd->lflags & QIBL_LINKARMED)) {
  245. ret = -EINVAL;
  246. goto bail;
  247. }
  248. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
  249. IB_LINKCMD_ACTIVE | IB_LINKINITCMD_NOP);
  250. lstate = QIBL_LINKACTIVE;
  251. break;
  252. default:
  253. ret = -EINVAL;
  254. goto bail;
  255. }
  256. ret = qib_wait_linkstate(ppd, lstate, 10);
  257. bail:
  258. return ret;
  259. }
  260. /*
  261. * Get address of eager buffer from it's index (allocated in chunks, not
  262. * contiguous).
  263. */
  264. static inline void *qib_get_egrbuf(const struct qib_ctxtdata *rcd, u32 etail)
  265. {
  266. const u32 chunk = etail >> rcd->rcvegrbufs_perchunk_shift;
  267. const u32 idx = etail & ((u32)rcd->rcvegrbufs_perchunk - 1);
  268. return rcd->rcvegrbuf[chunk] + (idx << rcd->dd->rcvegrbufsize_shift);
  269. }
  270. /*
  271. * Returns 1 if error was a CRC, else 0.
  272. * Needed for some chip's synthesized error counters.
  273. */
  274. static u32 qib_rcv_hdrerr(struct qib_ctxtdata *rcd, struct qib_pportdata *ppd,
  275. u32 ctxt, u32 eflags, u32 l, u32 etail,
  276. __le32 *rhf_addr, struct qib_message_header *rhdr)
  277. {
  278. u32 ret = 0;
  279. if (eflags & (QLOGIC_IB_RHF_H_ICRCERR | QLOGIC_IB_RHF_H_VCRCERR))
  280. ret = 1;
  281. else if (eflags == QLOGIC_IB_RHF_H_TIDERR) {
  282. /* For TIDERR and RC QPs premptively schedule a NAK */
  283. struct ib_header *hdr = (struct ib_header *)rhdr;
  284. struct ib_other_headers *ohdr = NULL;
  285. struct qib_ibport *ibp = &ppd->ibport_data;
  286. struct qib_devdata *dd = ppd->dd;
  287. struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
  288. struct rvt_qp *qp = NULL;
  289. u32 tlen = qib_hdrget_length_in_bytes(rhf_addr);
  290. u16 lid = be16_to_cpu(hdr->lrh[1]);
  291. int lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  292. u32 qp_num;
  293. u32 opcode;
  294. u32 psn;
  295. int diff;
  296. /* Sanity check packet */
  297. if (tlen < 24)
  298. goto drop;
  299. if (lid < be16_to_cpu(IB_MULTICAST_LID_BASE)) {
  300. lid &= ~((1 << ppd->lmc) - 1);
  301. if (unlikely(lid != ppd->lid))
  302. goto drop;
  303. }
  304. /* Check for GRH */
  305. if (lnh == QIB_LRH_BTH)
  306. ohdr = &hdr->u.oth;
  307. else if (lnh == QIB_LRH_GRH) {
  308. u32 vtf;
  309. ohdr = &hdr->u.l.oth;
  310. if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
  311. goto drop;
  312. vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
  313. if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
  314. goto drop;
  315. } else
  316. goto drop;
  317. /* Get opcode and PSN from packet */
  318. opcode = be32_to_cpu(ohdr->bth[0]);
  319. opcode >>= 24;
  320. psn = be32_to_cpu(ohdr->bth[2]);
  321. /* Get the destination QP number. */
  322. qp_num = be32_to_cpu(ohdr->bth[1]) & RVT_QPN_MASK;
  323. if (qp_num != QIB_MULTICAST_QPN) {
  324. int ruc_res;
  325. rcu_read_lock();
  326. qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
  327. if (!qp) {
  328. rcu_read_unlock();
  329. goto drop;
  330. }
  331. /*
  332. * Handle only RC QPs - for other QP types drop error
  333. * packet.
  334. */
  335. spin_lock(&qp->r_lock);
  336. /* Check for valid receive state. */
  337. if (!(ib_rvt_state_ops[qp->state] &
  338. RVT_PROCESS_RECV_OK)) {
  339. ibp->rvp.n_pkt_drops++;
  340. goto unlock;
  341. }
  342. switch (qp->ibqp.qp_type) {
  343. case IB_QPT_RC:
  344. ruc_res =
  345. qib_ruc_check_hdr(
  346. ibp, hdr,
  347. lnh == QIB_LRH_GRH,
  348. qp,
  349. be32_to_cpu(ohdr->bth[0]));
  350. if (ruc_res)
  351. goto unlock;
  352. /* Only deal with RDMA Writes for now */
  353. if (opcode <
  354. IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST) {
  355. diff = qib_cmp24(psn, qp->r_psn);
  356. if (!qp->r_nak_state && diff >= 0) {
  357. ibp->rvp.n_rc_seqnak++;
  358. qp->r_nak_state =
  359. IB_NAK_PSN_ERROR;
  360. /* Use the expected PSN. */
  361. qp->r_ack_psn = qp->r_psn;
  362. /*
  363. * Wait to send the sequence
  364. * NAK until all packets
  365. * in the receive queue have
  366. * been processed.
  367. * Otherwise, we end up
  368. * propagating congestion.
  369. */
  370. if (list_empty(&qp->rspwait)) {
  371. qp->r_flags |=
  372. RVT_R_RSP_NAK;
  373. rvt_get_qp(qp);
  374. list_add_tail(
  375. &qp->rspwait,
  376. &rcd->qp_wait_list);
  377. }
  378. } /* Out of sequence NAK */
  379. } /* QP Request NAKs */
  380. break;
  381. case IB_QPT_SMI:
  382. case IB_QPT_GSI:
  383. case IB_QPT_UD:
  384. case IB_QPT_UC:
  385. default:
  386. /* For now don't handle any other QP types */
  387. break;
  388. }
  389. unlock:
  390. spin_unlock(&qp->r_lock);
  391. rcu_read_unlock();
  392. } /* Unicast QP */
  393. } /* Valid packet with TIDErr */
  394. drop:
  395. return ret;
  396. }
  397. /*
  398. * qib_kreceive - receive a packet
  399. * @rcd: the qlogic_ib context
  400. * @llic: gets count of good packets needed to clear lli,
  401. * (used with chips that need need to track crcs for lli)
  402. *
  403. * called from interrupt handler for errors or receive interrupt
  404. * Returns number of CRC error packets, needed by some chips for
  405. * local link integrity tracking. crcs are adjusted down by following
  406. * good packets, if any, and count of good packets is also tracked.
  407. */
  408. u32 qib_kreceive(struct qib_ctxtdata *rcd, u32 *llic, u32 *npkts)
  409. {
  410. struct qib_devdata *dd = rcd->dd;
  411. struct qib_pportdata *ppd = rcd->ppd;
  412. __le32 *rhf_addr;
  413. void *ebuf;
  414. const u32 rsize = dd->rcvhdrentsize; /* words */
  415. const u32 maxcnt = dd->rcvhdrcnt * rsize; /* words */
  416. u32 etail = -1, l, hdrqtail;
  417. struct qib_message_header *hdr;
  418. u32 eflags, etype, tlen, i = 0, updegr = 0, crcs = 0;
  419. int last;
  420. u64 lval;
  421. struct rvt_qp *qp, *nqp;
  422. l = rcd->head;
  423. rhf_addr = (__le32 *) rcd->rcvhdrq + l + dd->rhf_offset;
  424. if (dd->flags & QIB_NODMA_RTAIL) {
  425. u32 seq = qib_hdrget_seq(rhf_addr);
  426. if (seq != rcd->seq_cnt)
  427. goto bail;
  428. hdrqtail = 0;
  429. } else {
  430. hdrqtail = qib_get_rcvhdrtail(rcd);
  431. if (l == hdrqtail)
  432. goto bail;
  433. smp_rmb(); /* prevent speculative reads of dma'ed hdrq */
  434. }
  435. for (last = 0, i = 1; !last; i += !last) {
  436. hdr = dd->f_get_msgheader(dd, rhf_addr);
  437. eflags = qib_hdrget_err_flags(rhf_addr);
  438. etype = qib_hdrget_rcv_type(rhf_addr);
  439. /* total length */
  440. tlen = qib_hdrget_length_in_bytes(rhf_addr);
  441. ebuf = NULL;
  442. if ((dd->flags & QIB_NODMA_RTAIL) ?
  443. qib_hdrget_use_egr_buf(rhf_addr) :
  444. (etype != RCVHQ_RCV_TYPE_EXPECTED)) {
  445. etail = qib_hdrget_index(rhf_addr);
  446. updegr = 1;
  447. if (tlen > sizeof(*hdr) ||
  448. etype >= RCVHQ_RCV_TYPE_NON_KD) {
  449. ebuf = qib_get_egrbuf(rcd, etail);
  450. prefetch_range(ebuf, tlen - sizeof(*hdr));
  451. }
  452. }
  453. if (!eflags) {
  454. u16 lrh_len = be16_to_cpu(hdr->lrh[2]) << 2;
  455. if (lrh_len != tlen) {
  456. qib_stats.sps_lenerrs++;
  457. goto move_along;
  458. }
  459. }
  460. if (etype == RCVHQ_RCV_TYPE_NON_KD && !eflags &&
  461. ebuf == NULL &&
  462. tlen > (dd->rcvhdrentsize - 2 + 1 -
  463. qib_hdrget_offset(rhf_addr)) << 2) {
  464. goto move_along;
  465. }
  466. /*
  467. * Both tiderr and qibhdrerr are set for all plain IB
  468. * packets; only qibhdrerr should be set.
  469. */
  470. if (unlikely(eflags))
  471. crcs += qib_rcv_hdrerr(rcd, ppd, rcd->ctxt, eflags, l,
  472. etail, rhf_addr, hdr);
  473. else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
  474. qib_ib_rcv(rcd, hdr, ebuf, tlen);
  475. if (crcs)
  476. crcs--;
  477. else if (llic && *llic)
  478. --*llic;
  479. }
  480. move_along:
  481. l += rsize;
  482. if (l >= maxcnt)
  483. l = 0;
  484. if (i == QIB_MAX_PKT_RECV)
  485. last = 1;
  486. rhf_addr = (__le32 *) rcd->rcvhdrq + l + dd->rhf_offset;
  487. if (dd->flags & QIB_NODMA_RTAIL) {
  488. u32 seq = qib_hdrget_seq(rhf_addr);
  489. if (++rcd->seq_cnt > 13)
  490. rcd->seq_cnt = 1;
  491. if (seq != rcd->seq_cnt)
  492. last = 1;
  493. } else if (l == hdrqtail)
  494. last = 1;
  495. /*
  496. * Update head regs etc., every 16 packets, if not last pkt,
  497. * to help prevent rcvhdrq overflows, when many packets
  498. * are processed and queue is nearly full.
  499. * Don't request an interrupt for intermediate updates.
  500. */
  501. lval = l;
  502. if (!last && !(i & 0xf)) {
  503. dd->f_update_usrhead(rcd, lval, updegr, etail, i);
  504. updegr = 0;
  505. }
  506. }
  507. rcd->head = l;
  508. /*
  509. * Iterate over all QPs waiting to respond.
  510. * The list won't change since the IRQ is only run on one CPU.
  511. */
  512. list_for_each_entry_safe(qp, nqp, &rcd->qp_wait_list, rspwait) {
  513. list_del_init(&qp->rspwait);
  514. if (qp->r_flags & RVT_R_RSP_NAK) {
  515. qp->r_flags &= ~RVT_R_RSP_NAK;
  516. qib_send_rc_ack(qp);
  517. }
  518. if (qp->r_flags & RVT_R_RSP_SEND) {
  519. unsigned long flags;
  520. qp->r_flags &= ~RVT_R_RSP_SEND;
  521. spin_lock_irqsave(&qp->s_lock, flags);
  522. if (ib_rvt_state_ops[qp->state] &
  523. RVT_PROCESS_OR_FLUSH_SEND)
  524. qib_schedule_send(qp);
  525. spin_unlock_irqrestore(&qp->s_lock, flags);
  526. }
  527. rvt_put_qp(qp);
  528. }
  529. bail:
  530. /* Report number of packets consumed */
  531. if (npkts)
  532. *npkts = i;
  533. /*
  534. * Always write head at end, and setup rcv interrupt, even
  535. * if no packets were processed.
  536. */
  537. lval = (u64)rcd->head | dd->rhdrhead_intr_off;
  538. dd->f_update_usrhead(rcd, lval, updegr, etail, i);
  539. return crcs;
  540. }
  541. /**
  542. * qib_set_mtu - set the MTU
  543. * @ppd: the perport data
  544. * @arg: the new MTU
  545. *
  546. * We can handle "any" incoming size, the issue here is whether we
  547. * need to restrict our outgoing size. For now, we don't do any
  548. * sanity checking on this, and we don't deal with what happens to
  549. * programs that are already running when the size changes.
  550. * NOTE: changing the MTU will usually cause the IBC to go back to
  551. * link INIT state...
  552. */
  553. int qib_set_mtu(struct qib_pportdata *ppd, u16 arg)
  554. {
  555. u32 piosize;
  556. int ret, chk;
  557. if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
  558. arg != 4096) {
  559. ret = -EINVAL;
  560. goto bail;
  561. }
  562. chk = ib_mtu_enum_to_int(qib_ibmtu);
  563. if (chk > 0 && arg > chk) {
  564. ret = -EINVAL;
  565. goto bail;
  566. }
  567. piosize = ppd->ibmaxlen;
  568. ppd->ibmtu = arg;
  569. if (arg >= (piosize - QIB_PIO_MAXIBHDR)) {
  570. /* Only if it's not the initial value (or reset to it) */
  571. if (piosize != ppd->init_ibmaxlen) {
  572. if (arg > piosize && arg <= ppd->init_ibmaxlen)
  573. piosize = ppd->init_ibmaxlen - 2 * sizeof(u32);
  574. ppd->ibmaxlen = piosize;
  575. }
  576. } else if ((arg + QIB_PIO_MAXIBHDR) != ppd->ibmaxlen) {
  577. piosize = arg + QIB_PIO_MAXIBHDR - 2 * sizeof(u32);
  578. ppd->ibmaxlen = piosize;
  579. }
  580. ppd->dd->f_set_ib_cfg(ppd, QIB_IB_CFG_MTU, 0);
  581. ret = 0;
  582. bail:
  583. return ret;
  584. }
  585. int qib_set_lid(struct qib_pportdata *ppd, u32 lid, u8 lmc)
  586. {
  587. struct qib_devdata *dd = ppd->dd;
  588. ppd->lid = lid;
  589. ppd->lmc = lmc;
  590. dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LIDLMC,
  591. lid | (~((1U << lmc) - 1)) << 16);
  592. qib_devinfo(dd->pcidev, "IB%u:%u got a lid: 0x%x\n",
  593. dd->unit, ppd->port, lid);
  594. return 0;
  595. }
  596. /*
  597. * Following deal with the "obviously simple" task of overriding the state
  598. * of the LEDS, which normally indicate link physical and logical status.
  599. * The complications arise in dealing with different hardware mappings
  600. * and the board-dependent routine being called from interrupts.
  601. * and then there's the requirement to _flash_ them.
  602. */
  603. #define LED_OVER_FREQ_SHIFT 8
  604. #define LED_OVER_FREQ_MASK (0xFF<<LED_OVER_FREQ_SHIFT)
  605. /* Below is "non-zero" to force override, but both actual LEDs are off */
  606. #define LED_OVER_BOTH_OFF (8)
  607. static void qib_run_led_override(unsigned long opaque)
  608. {
  609. struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
  610. struct qib_devdata *dd = ppd->dd;
  611. int timeoff;
  612. int ph_idx;
  613. if (!(dd->flags & QIB_INITTED))
  614. return;
  615. ph_idx = ppd->led_override_phase++ & 1;
  616. ppd->led_override = ppd->led_override_vals[ph_idx];
  617. timeoff = ppd->led_override_timeoff;
  618. dd->f_setextled(ppd, 1);
  619. /*
  620. * don't re-fire the timer if user asked for it to be off; we let
  621. * it fire one more time after they turn it off to simplify
  622. */
  623. if (ppd->led_override_vals[0] || ppd->led_override_vals[1])
  624. mod_timer(&ppd->led_override_timer, jiffies + timeoff);
  625. }
  626. void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val)
  627. {
  628. struct qib_devdata *dd = ppd->dd;
  629. int timeoff, freq;
  630. if (!(dd->flags & QIB_INITTED))
  631. return;
  632. /* First check if we are blinking. If not, use 1HZ polling */
  633. timeoff = HZ;
  634. freq = (val & LED_OVER_FREQ_MASK) >> LED_OVER_FREQ_SHIFT;
  635. if (freq) {
  636. /* For blink, set each phase from one nybble of val */
  637. ppd->led_override_vals[0] = val & 0xF;
  638. ppd->led_override_vals[1] = (val >> 4) & 0xF;
  639. timeoff = (HZ << 4)/freq;
  640. } else {
  641. /* Non-blink set both phases the same. */
  642. ppd->led_override_vals[0] = val & 0xF;
  643. ppd->led_override_vals[1] = val & 0xF;
  644. }
  645. ppd->led_override_timeoff = timeoff;
  646. /*
  647. * If the timer has not already been started, do so. Use a "quick"
  648. * timeout so the function will be called soon, to look at our request.
  649. */
  650. if (atomic_inc_return(&ppd->led_override_timer_active) == 1) {
  651. /* Need to start timer */
  652. init_timer(&ppd->led_override_timer);
  653. ppd->led_override_timer.function = qib_run_led_override;
  654. ppd->led_override_timer.data = (unsigned long) ppd;
  655. ppd->led_override_timer.expires = jiffies + 1;
  656. add_timer(&ppd->led_override_timer);
  657. } else {
  658. if (ppd->led_override_vals[0] || ppd->led_override_vals[1])
  659. mod_timer(&ppd->led_override_timer, jiffies + 1);
  660. atomic_dec(&ppd->led_override_timer_active);
  661. }
  662. }
  663. /**
  664. * qib_reset_device - reset the chip if possible
  665. * @unit: the device to reset
  666. *
  667. * Whether or not reset is successful, we attempt to re-initialize the chip
  668. * (that is, much like a driver unload/reload). We clear the INITTED flag
  669. * so that the various entry points will fail until we reinitialize. For
  670. * now, we only allow this if no user contexts are open that use chip resources
  671. */
  672. int qib_reset_device(int unit)
  673. {
  674. int ret, i;
  675. struct qib_devdata *dd = qib_lookup(unit);
  676. struct qib_pportdata *ppd;
  677. unsigned long flags;
  678. int pidx;
  679. if (!dd) {
  680. ret = -ENODEV;
  681. goto bail;
  682. }
  683. qib_devinfo(dd->pcidev, "Reset on unit %u requested\n", unit);
  684. if (!dd->kregbase || !(dd->flags & QIB_PRESENT)) {
  685. qib_devinfo(dd->pcidev,
  686. "Invalid unit number %u or not initialized or not present\n",
  687. unit);
  688. ret = -ENXIO;
  689. goto bail;
  690. }
  691. spin_lock_irqsave(&dd->uctxt_lock, flags);
  692. if (dd->rcd)
  693. for (i = dd->first_user_ctxt; i < dd->cfgctxts; i++) {
  694. if (!dd->rcd[i] || !dd->rcd[i]->cnt)
  695. continue;
  696. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  697. ret = -EBUSY;
  698. goto bail;
  699. }
  700. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  701. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  702. ppd = dd->pport + pidx;
  703. if (atomic_read(&ppd->led_override_timer_active)) {
  704. /* Need to stop LED timer, _then_ shut off LEDs */
  705. del_timer_sync(&ppd->led_override_timer);
  706. atomic_set(&ppd->led_override_timer_active, 0);
  707. }
  708. /* Shut off LEDs after we are sure timer is not running */
  709. ppd->led_override = LED_OVER_BOTH_OFF;
  710. dd->f_setextled(ppd, 0);
  711. if (dd->flags & QIB_HAS_SEND_DMA)
  712. qib_teardown_sdma(ppd);
  713. }
  714. ret = dd->f_reset(dd);
  715. if (ret == 1)
  716. ret = qib_init(dd, 1);
  717. else
  718. ret = -EAGAIN;
  719. if (ret)
  720. qib_dev_err(dd,
  721. "Reinitialize unit %u after reset failed with %d\n",
  722. unit, ret);
  723. else
  724. qib_devinfo(dd->pcidev,
  725. "Reinitialized unit %u after resetting\n",
  726. unit);
  727. bail:
  728. return ret;
  729. }