qp.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. /* not supported currently */
  39. static int wq_signature;
  40. enum {
  41. MLX5_IB_ACK_REQ_FREQ = 8,
  42. };
  43. enum {
  44. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  45. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  46. MLX5_IB_LINK_TYPE_IB = 0,
  47. MLX5_IB_LINK_TYPE_ETH = 1
  48. };
  49. enum {
  50. MLX5_IB_SQ_STRIDE = 6,
  51. };
  52. static const u32 mlx5_ib_opcode[] = {
  53. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  54. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  55. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  56. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  57. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  58. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  59. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  60. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  61. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  62. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  63. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  64. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  65. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  66. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  67. };
  68. struct mlx5_wqe_eth_pad {
  69. u8 rsvd0[16];
  70. };
  71. enum raw_qp_set_mask_map {
  72. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  73. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  74. };
  75. struct mlx5_modify_raw_qp_param {
  76. u16 operation;
  77. u32 set_mask; /* raw_qp_set_mask_map */
  78. u32 rate_limit;
  79. u8 rq_q_ctr_id;
  80. };
  81. static void get_cqs(enum ib_qp_type qp_type,
  82. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  83. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  84. static int is_qp0(enum ib_qp_type qp_type)
  85. {
  86. return qp_type == IB_QPT_SMI;
  87. }
  88. static int is_sqp(enum ib_qp_type qp_type)
  89. {
  90. return is_qp0(qp_type) || is_qp1(qp_type);
  91. }
  92. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  93. {
  94. return mlx5_buf_offset(&qp->buf, offset);
  95. }
  96. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  97. {
  98. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  99. }
  100. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  101. {
  102. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  103. }
  104. /**
  105. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  106. *
  107. * @qp: QP to copy from.
  108. * @send: copy from the send queue when non-zero, use the receive queue
  109. * otherwise.
  110. * @wqe_index: index to start copying from. For send work queues, the
  111. * wqe_index is in units of MLX5_SEND_WQE_BB.
  112. * For receive work queue, it is the number of work queue
  113. * element in the queue.
  114. * @buffer: destination buffer.
  115. * @length: maximum number of bytes to copy.
  116. *
  117. * Copies at least a single WQE, but may copy more data.
  118. *
  119. * Return: the number of bytes copied, or an error code.
  120. */
  121. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  122. void *buffer, u32 length,
  123. struct mlx5_ib_qp_base *base)
  124. {
  125. struct ib_device *ibdev = qp->ibqp.device;
  126. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  127. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  128. size_t offset;
  129. size_t wq_end;
  130. struct ib_umem *umem = base->ubuffer.umem;
  131. u32 first_copy_length;
  132. int wqe_length;
  133. int ret;
  134. if (wq->wqe_cnt == 0) {
  135. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  136. qp->ibqp.qp_type);
  137. return -EINVAL;
  138. }
  139. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  140. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  141. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  142. return -EINVAL;
  143. if (offset > umem->length ||
  144. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  145. return -EINVAL;
  146. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  147. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  148. if (ret)
  149. return ret;
  150. if (send) {
  151. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  152. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  153. wqe_length = ds * MLX5_WQE_DS_UNITS;
  154. } else {
  155. wqe_length = 1 << wq->wqe_shift;
  156. }
  157. if (wqe_length <= first_copy_length)
  158. return first_copy_length;
  159. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  160. wqe_length - first_copy_length);
  161. if (ret)
  162. return ret;
  163. return wqe_length;
  164. }
  165. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  166. {
  167. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  168. struct ib_event event;
  169. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  170. /* This event is only valid for trans_qps */
  171. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  172. }
  173. if (ibqp->event_handler) {
  174. event.device = ibqp->device;
  175. event.element.qp = ibqp;
  176. switch (type) {
  177. case MLX5_EVENT_TYPE_PATH_MIG:
  178. event.event = IB_EVENT_PATH_MIG;
  179. break;
  180. case MLX5_EVENT_TYPE_COMM_EST:
  181. event.event = IB_EVENT_COMM_EST;
  182. break;
  183. case MLX5_EVENT_TYPE_SQ_DRAINED:
  184. event.event = IB_EVENT_SQ_DRAINED;
  185. break;
  186. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  187. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  188. break;
  189. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  190. event.event = IB_EVENT_QP_FATAL;
  191. break;
  192. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  193. event.event = IB_EVENT_PATH_MIG_ERR;
  194. break;
  195. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  196. event.event = IB_EVENT_QP_REQ_ERR;
  197. break;
  198. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  199. event.event = IB_EVENT_QP_ACCESS_ERR;
  200. break;
  201. default:
  202. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  203. return;
  204. }
  205. ibqp->event_handler(&event, ibqp->qp_context);
  206. }
  207. }
  208. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  209. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  210. {
  211. int wqe_size;
  212. int wq_size;
  213. /* Sanity check RQ size before proceeding */
  214. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  215. return -EINVAL;
  216. if (!has_rq) {
  217. qp->rq.max_gs = 0;
  218. qp->rq.wqe_cnt = 0;
  219. qp->rq.wqe_shift = 0;
  220. cap->max_recv_wr = 0;
  221. cap->max_recv_sge = 0;
  222. } else {
  223. if (ucmd) {
  224. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  225. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  226. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  227. qp->rq.max_post = qp->rq.wqe_cnt;
  228. } else {
  229. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  230. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  231. wqe_size = roundup_pow_of_two(wqe_size);
  232. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  233. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  234. qp->rq.wqe_cnt = wq_size / wqe_size;
  235. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  236. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  237. wqe_size,
  238. MLX5_CAP_GEN(dev->mdev,
  239. max_wqe_sz_rq));
  240. return -EINVAL;
  241. }
  242. qp->rq.wqe_shift = ilog2(wqe_size);
  243. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  244. qp->rq.max_post = qp->rq.wqe_cnt;
  245. }
  246. }
  247. return 0;
  248. }
  249. static int sq_overhead(struct ib_qp_init_attr *attr)
  250. {
  251. int size = 0;
  252. switch (attr->qp_type) {
  253. case IB_QPT_XRC_INI:
  254. size += sizeof(struct mlx5_wqe_xrc_seg);
  255. /* fall through */
  256. case IB_QPT_RC:
  257. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  258. max(sizeof(struct mlx5_wqe_atomic_seg) +
  259. sizeof(struct mlx5_wqe_raddr_seg),
  260. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  261. sizeof(struct mlx5_mkey_seg));
  262. break;
  263. case IB_QPT_XRC_TGT:
  264. return 0;
  265. case IB_QPT_UC:
  266. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  267. max(sizeof(struct mlx5_wqe_raddr_seg),
  268. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  269. sizeof(struct mlx5_mkey_seg));
  270. break;
  271. case IB_QPT_UD:
  272. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  273. size += sizeof(struct mlx5_wqe_eth_pad) +
  274. sizeof(struct mlx5_wqe_eth_seg);
  275. /* fall through */
  276. case IB_QPT_SMI:
  277. case MLX5_IB_QPT_HW_GSI:
  278. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  279. sizeof(struct mlx5_wqe_datagram_seg);
  280. break;
  281. case MLX5_IB_QPT_REG_UMR:
  282. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  283. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  284. sizeof(struct mlx5_mkey_seg);
  285. break;
  286. default:
  287. return -EINVAL;
  288. }
  289. return size;
  290. }
  291. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  292. {
  293. int inl_size = 0;
  294. int size;
  295. size = sq_overhead(attr);
  296. if (size < 0)
  297. return size;
  298. if (attr->cap.max_inline_data) {
  299. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  300. attr->cap.max_inline_data;
  301. }
  302. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  303. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  304. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  305. return MLX5_SIG_WQE_SIZE;
  306. else
  307. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  308. }
  309. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  310. {
  311. int max_sge;
  312. if (attr->qp_type == IB_QPT_RC)
  313. max_sge = (min_t(int, wqe_size, 512) -
  314. sizeof(struct mlx5_wqe_ctrl_seg) -
  315. sizeof(struct mlx5_wqe_raddr_seg)) /
  316. sizeof(struct mlx5_wqe_data_seg);
  317. else if (attr->qp_type == IB_QPT_XRC_INI)
  318. max_sge = (min_t(int, wqe_size, 512) -
  319. sizeof(struct mlx5_wqe_ctrl_seg) -
  320. sizeof(struct mlx5_wqe_xrc_seg) -
  321. sizeof(struct mlx5_wqe_raddr_seg)) /
  322. sizeof(struct mlx5_wqe_data_seg);
  323. else
  324. max_sge = (wqe_size - sq_overhead(attr)) /
  325. sizeof(struct mlx5_wqe_data_seg);
  326. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  327. sizeof(struct mlx5_wqe_data_seg));
  328. }
  329. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  330. struct mlx5_ib_qp *qp)
  331. {
  332. int wqe_size;
  333. int wq_size;
  334. if (!attr->cap.max_send_wr)
  335. return 0;
  336. wqe_size = calc_send_wqe(attr);
  337. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  338. if (wqe_size < 0)
  339. return wqe_size;
  340. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  341. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  342. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  343. return -EINVAL;
  344. }
  345. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  346. sizeof(struct mlx5_wqe_inline_seg);
  347. attr->cap.max_inline_data = qp->max_inline_data;
  348. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  349. qp->signature_en = true;
  350. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  351. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  352. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  353. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  354. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  355. qp->sq.wqe_cnt,
  356. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  357. return -ENOMEM;
  358. }
  359. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  360. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  361. if (qp->sq.max_gs < attr->cap.max_send_sge)
  362. return -ENOMEM;
  363. attr->cap.max_send_sge = qp->sq.max_gs;
  364. qp->sq.max_post = wq_size / wqe_size;
  365. attr->cap.max_send_wr = qp->sq.max_post;
  366. return wq_size;
  367. }
  368. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  369. struct mlx5_ib_qp *qp,
  370. struct mlx5_ib_create_qp *ucmd,
  371. struct mlx5_ib_qp_base *base,
  372. struct ib_qp_init_attr *attr)
  373. {
  374. int desc_sz = 1 << qp->sq.wqe_shift;
  375. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  376. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  377. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  378. return -EINVAL;
  379. }
  380. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  381. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  382. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  383. return -EINVAL;
  384. }
  385. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  386. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  387. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  388. qp->sq.wqe_cnt,
  389. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  390. return -EINVAL;
  391. }
  392. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  393. qp->flags & MLX5_IB_QP_UNDERLAY) {
  394. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  395. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  396. } else {
  397. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  398. (qp->sq.wqe_cnt << 6);
  399. }
  400. return 0;
  401. }
  402. static int qp_has_rq(struct ib_qp_init_attr *attr)
  403. {
  404. if (attr->qp_type == IB_QPT_XRC_INI ||
  405. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  406. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  407. !attr->cap.max_recv_wr)
  408. return 0;
  409. return 1;
  410. }
  411. static int first_med_bfreg(void)
  412. {
  413. return 1;
  414. }
  415. enum {
  416. /* this is the first blue flame register in the array of bfregs assigned
  417. * to a processes. Since we do not use it for blue flame but rather
  418. * regular 64 bit doorbells, we do not need a lock for maintaiing
  419. * "odd/even" order
  420. */
  421. NUM_NON_BLUE_FLAME_BFREGS = 1,
  422. };
  423. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  424. {
  425. return get_num_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  426. }
  427. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  428. struct mlx5_bfreg_info *bfregi)
  429. {
  430. int n;
  431. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  432. NUM_NON_BLUE_FLAME_BFREGS;
  433. return n >= 0 ? n : 0;
  434. }
  435. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  436. struct mlx5_bfreg_info *bfregi)
  437. {
  438. int med;
  439. med = num_med_bfreg(dev, bfregi);
  440. return ++med;
  441. }
  442. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  443. struct mlx5_bfreg_info *bfregi)
  444. {
  445. int i;
  446. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  447. if (!bfregi->count[i]) {
  448. bfregi->count[i]++;
  449. return i;
  450. }
  451. }
  452. return -ENOMEM;
  453. }
  454. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  455. struct mlx5_bfreg_info *bfregi)
  456. {
  457. int minidx = first_med_bfreg();
  458. int i;
  459. for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
  460. if (bfregi->count[i] < bfregi->count[minidx])
  461. minidx = i;
  462. if (!bfregi->count[minidx])
  463. break;
  464. }
  465. bfregi->count[minidx]++;
  466. return minidx;
  467. }
  468. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  469. struct mlx5_bfreg_info *bfregi,
  470. enum mlx5_ib_latency_class lat)
  471. {
  472. int bfregn = -EINVAL;
  473. mutex_lock(&bfregi->lock);
  474. switch (lat) {
  475. case MLX5_IB_LATENCY_CLASS_LOW:
  476. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  477. bfregn = 0;
  478. bfregi->count[bfregn]++;
  479. break;
  480. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  481. if (bfregi->ver < 2)
  482. bfregn = -ENOMEM;
  483. else
  484. bfregn = alloc_med_class_bfreg(dev, bfregi);
  485. break;
  486. case MLX5_IB_LATENCY_CLASS_HIGH:
  487. if (bfregi->ver < 2)
  488. bfregn = -ENOMEM;
  489. else
  490. bfregn = alloc_high_class_bfreg(dev, bfregi);
  491. break;
  492. }
  493. mutex_unlock(&bfregi->lock);
  494. return bfregn;
  495. }
  496. static void free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  497. {
  498. mutex_lock(&bfregi->lock);
  499. bfregi->count[bfregn]--;
  500. mutex_unlock(&bfregi->lock);
  501. }
  502. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  503. {
  504. switch (state) {
  505. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  506. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  507. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  508. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  509. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  510. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  511. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  512. default: return -1;
  513. }
  514. }
  515. static int to_mlx5_st(enum ib_qp_type type)
  516. {
  517. switch (type) {
  518. case IB_QPT_RC: return MLX5_QP_ST_RC;
  519. case IB_QPT_UC: return MLX5_QP_ST_UC;
  520. case IB_QPT_UD: return MLX5_QP_ST_UD;
  521. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  522. case IB_QPT_XRC_INI:
  523. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  524. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  525. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  526. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  527. case IB_QPT_RAW_PACKET:
  528. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  529. case IB_QPT_MAX:
  530. default: return -EINVAL;
  531. }
  532. }
  533. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  534. struct mlx5_ib_cq *recv_cq);
  535. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  536. struct mlx5_ib_cq *recv_cq);
  537. static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  538. struct mlx5_bfreg_info *bfregi, int bfregn)
  539. {
  540. int bfregs_per_sys_page;
  541. int index_of_sys_page;
  542. int offset;
  543. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  544. MLX5_NON_FP_BFREGS_PER_UAR;
  545. index_of_sys_page = bfregn / bfregs_per_sys_page;
  546. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  547. return bfregi->sys_pages[index_of_sys_page] + offset;
  548. }
  549. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  550. struct ib_pd *pd,
  551. unsigned long addr, size_t size,
  552. struct ib_umem **umem,
  553. int *npages, int *page_shift, int *ncont,
  554. u32 *offset)
  555. {
  556. int err;
  557. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  558. if (IS_ERR(*umem)) {
  559. mlx5_ib_dbg(dev, "umem_get failed\n");
  560. return PTR_ERR(*umem);
  561. }
  562. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  563. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  564. if (err) {
  565. mlx5_ib_warn(dev, "bad offset\n");
  566. goto err_umem;
  567. }
  568. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  569. addr, size, *npages, *page_shift, *ncont, *offset);
  570. return 0;
  571. err_umem:
  572. ib_umem_release(*umem);
  573. *umem = NULL;
  574. return err;
  575. }
  576. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  577. struct mlx5_ib_rwq *rwq)
  578. {
  579. struct mlx5_ib_ucontext *context;
  580. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  581. atomic_dec(&dev->delay_drop.rqs_cnt);
  582. context = to_mucontext(pd->uobject->context);
  583. mlx5_ib_db_unmap_user(context, &rwq->db);
  584. if (rwq->umem)
  585. ib_umem_release(rwq->umem);
  586. }
  587. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  588. struct mlx5_ib_rwq *rwq,
  589. struct mlx5_ib_create_wq *ucmd)
  590. {
  591. struct mlx5_ib_ucontext *context;
  592. int page_shift = 0;
  593. int npages;
  594. u32 offset = 0;
  595. int ncont = 0;
  596. int err;
  597. if (!ucmd->buf_addr)
  598. return -EINVAL;
  599. context = to_mucontext(pd->uobject->context);
  600. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  601. rwq->buf_size, 0, 0);
  602. if (IS_ERR(rwq->umem)) {
  603. mlx5_ib_dbg(dev, "umem_get failed\n");
  604. err = PTR_ERR(rwq->umem);
  605. return err;
  606. }
  607. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  608. &ncont, NULL);
  609. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  610. &rwq->rq_page_offset);
  611. if (err) {
  612. mlx5_ib_warn(dev, "bad offset\n");
  613. goto err_umem;
  614. }
  615. rwq->rq_num_pas = ncont;
  616. rwq->page_shift = page_shift;
  617. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  618. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  619. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  620. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  621. npages, page_shift, ncont, offset);
  622. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  623. if (err) {
  624. mlx5_ib_dbg(dev, "map failed\n");
  625. goto err_umem;
  626. }
  627. rwq->create_type = MLX5_WQ_USER;
  628. return 0;
  629. err_umem:
  630. ib_umem_release(rwq->umem);
  631. return err;
  632. }
  633. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  634. struct mlx5_bfreg_info *bfregi, int bfregn)
  635. {
  636. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  637. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  638. }
  639. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  640. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  641. struct ib_qp_init_attr *attr,
  642. u32 **in,
  643. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  644. struct mlx5_ib_qp_base *base)
  645. {
  646. struct mlx5_ib_ucontext *context;
  647. struct mlx5_ib_create_qp ucmd;
  648. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  649. int page_shift = 0;
  650. int uar_index;
  651. int npages;
  652. u32 offset = 0;
  653. int bfregn;
  654. int ncont = 0;
  655. __be64 *pas;
  656. void *qpc;
  657. int err;
  658. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  659. if (err) {
  660. mlx5_ib_dbg(dev, "copy failed\n");
  661. return err;
  662. }
  663. context = to_mucontext(pd->uobject->context);
  664. /*
  665. * TBD: should come from the verbs when we have the API
  666. */
  667. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  668. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  669. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  670. else {
  671. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  672. if (bfregn < 0) {
  673. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  674. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  675. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  676. if (bfregn < 0) {
  677. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  678. mlx5_ib_dbg(dev, "reverting to high latency\n");
  679. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  680. if (bfregn < 0) {
  681. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  682. return bfregn;
  683. }
  684. }
  685. }
  686. }
  687. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn);
  688. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  689. qp->rq.offset = 0;
  690. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  691. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  692. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  693. if (err)
  694. goto err_bfreg;
  695. if (ucmd.buf_addr && ubuffer->buf_size) {
  696. ubuffer->buf_addr = ucmd.buf_addr;
  697. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  698. ubuffer->buf_size,
  699. &ubuffer->umem, &npages, &page_shift,
  700. &ncont, &offset);
  701. if (err)
  702. goto err_bfreg;
  703. } else {
  704. ubuffer->umem = NULL;
  705. }
  706. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  707. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  708. *in = kvzalloc(*inlen, GFP_KERNEL);
  709. if (!*in) {
  710. err = -ENOMEM;
  711. goto err_umem;
  712. }
  713. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  714. if (ubuffer->umem)
  715. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  716. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  717. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  718. MLX5_SET(qpc, qpc, page_offset, offset);
  719. MLX5_SET(qpc, qpc, uar_page, uar_index);
  720. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  721. qp->bfregn = bfregn;
  722. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  723. if (err) {
  724. mlx5_ib_dbg(dev, "map failed\n");
  725. goto err_free;
  726. }
  727. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  728. if (err) {
  729. mlx5_ib_dbg(dev, "copy failed\n");
  730. goto err_unmap;
  731. }
  732. qp->create_type = MLX5_QP_USER;
  733. return 0;
  734. err_unmap:
  735. mlx5_ib_db_unmap_user(context, &qp->db);
  736. err_free:
  737. kvfree(*in);
  738. err_umem:
  739. if (ubuffer->umem)
  740. ib_umem_release(ubuffer->umem);
  741. err_bfreg:
  742. free_bfreg(dev, &context->bfregi, bfregn);
  743. return err;
  744. }
  745. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  746. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  747. {
  748. struct mlx5_ib_ucontext *context;
  749. context = to_mucontext(pd->uobject->context);
  750. mlx5_ib_db_unmap_user(context, &qp->db);
  751. if (base->ubuffer.umem)
  752. ib_umem_release(base->ubuffer.umem);
  753. free_bfreg(dev, &context->bfregi, qp->bfregn);
  754. }
  755. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  756. struct ib_qp_init_attr *init_attr,
  757. struct mlx5_ib_qp *qp,
  758. u32 **in, int *inlen,
  759. struct mlx5_ib_qp_base *base)
  760. {
  761. int uar_index;
  762. void *qpc;
  763. int err;
  764. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  765. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  766. IB_QP_CREATE_IPOIB_UD_LSO |
  767. IB_QP_CREATE_NETIF_QP |
  768. mlx5_ib_create_qp_sqpn_qp1()))
  769. return -EINVAL;
  770. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  771. qp->bf.bfreg = &dev->fp_bfreg;
  772. else
  773. qp->bf.bfreg = &dev->bfreg;
  774. /* We need to divide by two since each register is comprised of
  775. * two buffers of identical size, namely odd and even
  776. */
  777. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  778. uar_index = qp->bf.bfreg->index;
  779. err = calc_sq_size(dev, init_attr, qp);
  780. if (err < 0) {
  781. mlx5_ib_dbg(dev, "err %d\n", err);
  782. return err;
  783. }
  784. qp->rq.offset = 0;
  785. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  786. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  787. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  788. if (err) {
  789. mlx5_ib_dbg(dev, "err %d\n", err);
  790. return err;
  791. }
  792. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  793. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  794. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  795. *in = kvzalloc(*inlen, GFP_KERNEL);
  796. if (!*in) {
  797. err = -ENOMEM;
  798. goto err_buf;
  799. }
  800. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  801. MLX5_SET(qpc, qpc, uar_page, uar_index);
  802. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  803. /* Set "fast registration enabled" for all kernel QPs */
  804. MLX5_SET(qpc, qpc, fre, 1);
  805. MLX5_SET(qpc, qpc, rlky, 1);
  806. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  807. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  808. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  809. }
  810. mlx5_fill_page_array(&qp->buf,
  811. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  812. err = mlx5_db_alloc(dev->mdev, &qp->db);
  813. if (err) {
  814. mlx5_ib_dbg(dev, "err %d\n", err);
  815. goto err_free;
  816. }
  817. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  818. sizeof(*qp->sq.wrid), GFP_KERNEL);
  819. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  820. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  821. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  822. sizeof(*qp->rq.wrid), GFP_KERNEL);
  823. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  824. sizeof(*qp->sq.w_list), GFP_KERNEL);
  825. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  826. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  827. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  828. !qp->sq.w_list || !qp->sq.wqe_head) {
  829. err = -ENOMEM;
  830. goto err_wrid;
  831. }
  832. qp->create_type = MLX5_QP_KERNEL;
  833. return 0;
  834. err_wrid:
  835. kvfree(qp->sq.wqe_head);
  836. kvfree(qp->sq.w_list);
  837. kvfree(qp->sq.wrid);
  838. kvfree(qp->sq.wr_data);
  839. kvfree(qp->rq.wrid);
  840. mlx5_db_free(dev->mdev, &qp->db);
  841. err_free:
  842. kvfree(*in);
  843. err_buf:
  844. mlx5_buf_free(dev->mdev, &qp->buf);
  845. return err;
  846. }
  847. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  848. {
  849. kvfree(qp->sq.wqe_head);
  850. kvfree(qp->sq.w_list);
  851. kvfree(qp->sq.wrid);
  852. kvfree(qp->sq.wr_data);
  853. kvfree(qp->rq.wrid);
  854. mlx5_db_free(dev->mdev, &qp->db);
  855. mlx5_buf_free(dev->mdev, &qp->buf);
  856. }
  857. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  858. {
  859. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  860. (attr->qp_type == IB_QPT_XRC_INI))
  861. return MLX5_SRQ_RQ;
  862. else if (!qp->has_rq)
  863. return MLX5_ZERO_LEN_RQ;
  864. else
  865. return MLX5_NON_ZERO_RQ;
  866. }
  867. static int is_connected(enum ib_qp_type qp_type)
  868. {
  869. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  870. return 1;
  871. return 0;
  872. }
  873. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  874. struct mlx5_ib_qp *qp,
  875. struct mlx5_ib_sq *sq, u32 tdn)
  876. {
  877. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  878. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  879. MLX5_SET(tisc, tisc, transport_domain, tdn);
  880. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  881. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  882. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  883. }
  884. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  885. struct mlx5_ib_sq *sq)
  886. {
  887. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  888. }
  889. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  890. struct mlx5_ib_sq *sq, void *qpin,
  891. struct ib_pd *pd)
  892. {
  893. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  894. __be64 *pas;
  895. void *in;
  896. void *sqc;
  897. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  898. void *wq;
  899. int inlen;
  900. int err;
  901. int page_shift = 0;
  902. int npages;
  903. int ncont = 0;
  904. u32 offset = 0;
  905. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  906. &sq->ubuffer.umem, &npages, &page_shift,
  907. &ncont, &offset);
  908. if (err)
  909. return err;
  910. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  911. in = kvzalloc(inlen, GFP_KERNEL);
  912. if (!in) {
  913. err = -ENOMEM;
  914. goto err_umem;
  915. }
  916. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  917. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  918. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  919. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  920. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  921. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  922. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  923. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  924. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  925. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  926. MLX5_CAP_ETH(dev->mdev, swp))
  927. MLX5_SET(sqc, sqc, allow_swp, 1);
  928. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  929. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  930. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  931. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  932. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  933. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  934. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  935. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  936. MLX5_SET(wq, wq, page_offset, offset);
  937. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  938. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  939. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  940. kvfree(in);
  941. if (err)
  942. goto err_umem;
  943. return 0;
  944. err_umem:
  945. ib_umem_release(sq->ubuffer.umem);
  946. sq->ubuffer.umem = NULL;
  947. return err;
  948. }
  949. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  950. struct mlx5_ib_sq *sq)
  951. {
  952. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  953. ib_umem_release(sq->ubuffer.umem);
  954. }
  955. static int get_rq_pas_size(void *qpc)
  956. {
  957. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  958. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  959. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  960. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  961. u32 po_quanta = 1 << (log_page_size - 6);
  962. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  963. u32 page_size = 1 << log_page_size;
  964. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  965. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  966. return rq_num_pas * sizeof(u64);
  967. }
  968. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  969. struct mlx5_ib_rq *rq, void *qpin)
  970. {
  971. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  972. __be64 *pas;
  973. __be64 *qp_pas;
  974. void *in;
  975. void *rqc;
  976. void *wq;
  977. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  978. int inlen;
  979. int err;
  980. u32 rq_pas_size = get_rq_pas_size(qpc);
  981. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  982. in = kvzalloc(inlen, GFP_KERNEL);
  983. if (!in)
  984. return -ENOMEM;
  985. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  986. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  987. MLX5_SET(rqc, rqc, vsd, 1);
  988. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  989. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  990. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  991. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  992. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  993. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  994. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  995. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  996. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  997. MLX5_SET(wq, wq, end_padding_mode,
  998. MLX5_GET(qpc, qpc, end_padding_mode));
  999. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1000. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1001. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1002. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1003. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1004. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1005. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1006. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1007. memcpy(pas, qp_pas, rq_pas_size);
  1008. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1009. kvfree(in);
  1010. return err;
  1011. }
  1012. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1013. struct mlx5_ib_rq *rq)
  1014. {
  1015. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1016. }
  1017. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1018. struct mlx5_ib_rq *rq, u32 tdn)
  1019. {
  1020. u32 *in;
  1021. void *tirc;
  1022. int inlen;
  1023. int err;
  1024. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1025. in = kvzalloc(inlen, GFP_KERNEL);
  1026. if (!in)
  1027. return -ENOMEM;
  1028. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1029. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1030. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1031. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1032. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1033. kvfree(in);
  1034. return err;
  1035. }
  1036. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1037. struct mlx5_ib_rq *rq)
  1038. {
  1039. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1040. }
  1041. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1042. u32 *in,
  1043. struct ib_pd *pd)
  1044. {
  1045. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1046. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1047. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1048. struct ib_uobject *uobj = pd->uobject;
  1049. struct ib_ucontext *ucontext = uobj->context;
  1050. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1051. int err;
  1052. u32 tdn = mucontext->tdn;
  1053. if (qp->sq.wqe_cnt) {
  1054. err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
  1055. if (err)
  1056. return err;
  1057. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1058. if (err)
  1059. goto err_destroy_tis;
  1060. sq->base.container_mibqp = qp;
  1061. sq->base.mqp.event = mlx5_ib_qp_event;
  1062. }
  1063. if (qp->rq.wqe_cnt) {
  1064. rq->base.container_mibqp = qp;
  1065. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1066. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1067. err = create_raw_packet_qp_rq(dev, rq, in);
  1068. if (err)
  1069. goto err_destroy_sq;
  1070. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1071. if (err)
  1072. goto err_destroy_rq;
  1073. }
  1074. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1075. rq->base.mqp.qpn;
  1076. return 0;
  1077. err_destroy_rq:
  1078. destroy_raw_packet_qp_rq(dev, rq);
  1079. err_destroy_sq:
  1080. if (!qp->sq.wqe_cnt)
  1081. return err;
  1082. destroy_raw_packet_qp_sq(dev, sq);
  1083. err_destroy_tis:
  1084. destroy_raw_packet_qp_tis(dev, sq);
  1085. return err;
  1086. }
  1087. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1088. struct mlx5_ib_qp *qp)
  1089. {
  1090. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1091. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1092. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1093. if (qp->rq.wqe_cnt) {
  1094. destroy_raw_packet_qp_tir(dev, rq);
  1095. destroy_raw_packet_qp_rq(dev, rq);
  1096. }
  1097. if (qp->sq.wqe_cnt) {
  1098. destroy_raw_packet_qp_sq(dev, sq);
  1099. destroy_raw_packet_qp_tis(dev, sq);
  1100. }
  1101. }
  1102. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1103. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1104. {
  1105. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1106. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1107. sq->sq = &qp->sq;
  1108. rq->rq = &qp->rq;
  1109. sq->doorbell = &qp->db;
  1110. rq->doorbell = &qp->db;
  1111. }
  1112. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1113. {
  1114. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1115. }
  1116. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1117. struct ib_pd *pd,
  1118. struct ib_qp_init_attr *init_attr,
  1119. struct ib_udata *udata)
  1120. {
  1121. struct ib_uobject *uobj = pd->uobject;
  1122. struct ib_ucontext *ucontext = uobj->context;
  1123. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1124. struct mlx5_ib_create_qp_resp resp = {};
  1125. int inlen;
  1126. int err;
  1127. u32 *in;
  1128. void *tirc;
  1129. void *hfso;
  1130. u32 selected_fields = 0;
  1131. size_t min_resp_len;
  1132. u32 tdn = mucontext->tdn;
  1133. struct mlx5_ib_create_qp_rss ucmd = {};
  1134. size_t required_cmd_sz;
  1135. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1136. return -EOPNOTSUPP;
  1137. if (init_attr->create_flags || init_attr->send_cq)
  1138. return -EINVAL;
  1139. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1140. if (udata->outlen < min_resp_len)
  1141. return -EINVAL;
  1142. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1143. if (udata->inlen < required_cmd_sz) {
  1144. mlx5_ib_dbg(dev, "invalid inlen\n");
  1145. return -EINVAL;
  1146. }
  1147. if (udata->inlen > sizeof(ucmd) &&
  1148. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1149. udata->inlen - sizeof(ucmd))) {
  1150. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1151. return -EOPNOTSUPP;
  1152. }
  1153. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1154. mlx5_ib_dbg(dev, "copy failed\n");
  1155. return -EFAULT;
  1156. }
  1157. if (ucmd.comp_mask) {
  1158. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1159. return -EOPNOTSUPP;
  1160. }
  1161. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1162. mlx5_ib_dbg(dev, "invalid reserved\n");
  1163. return -EOPNOTSUPP;
  1164. }
  1165. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1166. if (err) {
  1167. mlx5_ib_dbg(dev, "copy failed\n");
  1168. return -EINVAL;
  1169. }
  1170. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1171. in = kvzalloc(inlen, GFP_KERNEL);
  1172. if (!in)
  1173. return -ENOMEM;
  1174. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1175. MLX5_SET(tirc, tirc, disp_type,
  1176. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1177. MLX5_SET(tirc, tirc, indirect_table,
  1178. init_attr->rwq_ind_tbl->ind_tbl_num);
  1179. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1180. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1181. switch (ucmd.rx_hash_function) {
  1182. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1183. {
  1184. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1185. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1186. if (len != ucmd.rx_key_len) {
  1187. err = -EINVAL;
  1188. goto err;
  1189. }
  1190. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1191. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1192. memcpy(rss_key, ucmd.rx_hash_key, len);
  1193. break;
  1194. }
  1195. default:
  1196. err = -EOPNOTSUPP;
  1197. goto err;
  1198. }
  1199. if (!ucmd.rx_hash_fields_mask) {
  1200. /* special case when this TIR serves as steering entry without hashing */
  1201. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1202. goto create_tir;
  1203. err = -EINVAL;
  1204. goto err;
  1205. }
  1206. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1207. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1208. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1209. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1210. err = -EINVAL;
  1211. goto err;
  1212. }
  1213. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1214. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1215. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1216. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1217. MLX5_L3_PROT_TYPE_IPV4);
  1218. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1219. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1220. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1221. MLX5_L3_PROT_TYPE_IPV6);
  1222. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1223. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1224. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1225. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1226. err = -EINVAL;
  1227. goto err;
  1228. }
  1229. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1230. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1231. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1232. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1233. MLX5_L4_PROT_TYPE_TCP);
  1234. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1235. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1236. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1237. MLX5_L4_PROT_TYPE_UDP);
  1238. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1239. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1240. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1241. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1242. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1243. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1244. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1245. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1246. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1247. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1248. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1249. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1250. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1251. create_tir:
  1252. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1253. if (err)
  1254. goto err;
  1255. kvfree(in);
  1256. /* qpn is reserved for that QP */
  1257. qp->trans_qp.base.mqp.qpn = 0;
  1258. qp->flags |= MLX5_IB_QP_RSS;
  1259. return 0;
  1260. err:
  1261. kvfree(in);
  1262. return err;
  1263. }
  1264. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1265. struct ib_qp_init_attr *init_attr,
  1266. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1267. {
  1268. struct mlx5_ib_resources *devr = &dev->devr;
  1269. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1270. struct mlx5_core_dev *mdev = dev->mdev;
  1271. struct mlx5_ib_create_qp_resp resp;
  1272. struct mlx5_ib_cq *send_cq;
  1273. struct mlx5_ib_cq *recv_cq;
  1274. unsigned long flags;
  1275. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1276. struct mlx5_ib_create_qp ucmd;
  1277. struct mlx5_ib_qp_base *base;
  1278. void *qpc;
  1279. u32 *in;
  1280. int err;
  1281. mutex_init(&qp->mutex);
  1282. spin_lock_init(&qp->sq.lock);
  1283. spin_lock_init(&qp->rq.lock);
  1284. if (init_attr->rwq_ind_tbl) {
  1285. if (!udata)
  1286. return -ENOSYS;
  1287. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1288. return err;
  1289. }
  1290. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1291. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1292. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1293. return -EINVAL;
  1294. } else {
  1295. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1296. }
  1297. }
  1298. if (init_attr->create_flags &
  1299. (IB_QP_CREATE_CROSS_CHANNEL |
  1300. IB_QP_CREATE_MANAGED_SEND |
  1301. IB_QP_CREATE_MANAGED_RECV)) {
  1302. if (!MLX5_CAP_GEN(mdev, cd)) {
  1303. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1304. return -EINVAL;
  1305. }
  1306. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1307. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1308. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1309. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1310. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1311. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1312. }
  1313. if (init_attr->qp_type == IB_QPT_UD &&
  1314. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1315. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1316. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1317. return -EOPNOTSUPP;
  1318. }
  1319. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1320. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1321. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1322. return -EOPNOTSUPP;
  1323. }
  1324. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1325. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1326. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1327. return -EOPNOTSUPP;
  1328. }
  1329. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1330. }
  1331. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1332. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1333. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1334. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1335. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1336. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1337. return -EOPNOTSUPP;
  1338. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1339. }
  1340. if (pd && pd->uobject) {
  1341. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1342. mlx5_ib_dbg(dev, "copy failed\n");
  1343. return -EFAULT;
  1344. }
  1345. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1346. &ucmd, udata->inlen, &uidx);
  1347. if (err)
  1348. return err;
  1349. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1350. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1351. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1352. if (init_attr->qp_type != IB_QPT_UD ||
  1353. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1354. MLX5_CAP_PORT_TYPE_IB) ||
  1355. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1356. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1357. return -EOPNOTSUPP;
  1358. }
  1359. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1360. qp->underlay_qpn = init_attr->source_qpn;
  1361. }
  1362. } else {
  1363. qp->wq_sig = !!wq_signature;
  1364. }
  1365. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1366. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1367. &qp->raw_packet_qp.rq.base :
  1368. &qp->trans_qp.base;
  1369. qp->has_rq = qp_has_rq(init_attr);
  1370. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1371. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1372. if (err) {
  1373. mlx5_ib_dbg(dev, "err %d\n", err);
  1374. return err;
  1375. }
  1376. if (pd) {
  1377. if (pd->uobject) {
  1378. __u32 max_wqes =
  1379. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1380. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1381. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1382. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1383. mlx5_ib_dbg(dev, "invalid rq params\n");
  1384. return -EINVAL;
  1385. }
  1386. if (ucmd.sq_wqe_count > max_wqes) {
  1387. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1388. ucmd.sq_wqe_count, max_wqes);
  1389. return -EINVAL;
  1390. }
  1391. if (init_attr->create_flags &
  1392. mlx5_ib_create_qp_sqpn_qp1()) {
  1393. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1394. return -EINVAL;
  1395. }
  1396. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1397. &resp, &inlen, base);
  1398. if (err)
  1399. mlx5_ib_dbg(dev, "err %d\n", err);
  1400. } else {
  1401. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1402. base);
  1403. if (err)
  1404. mlx5_ib_dbg(dev, "err %d\n", err);
  1405. }
  1406. if (err)
  1407. return err;
  1408. } else {
  1409. in = kvzalloc(inlen, GFP_KERNEL);
  1410. if (!in)
  1411. return -ENOMEM;
  1412. qp->create_type = MLX5_QP_EMPTY;
  1413. }
  1414. if (is_sqp(init_attr->qp_type))
  1415. qp->port = init_attr->port_num;
  1416. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1417. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1418. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1419. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1420. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1421. else
  1422. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1423. if (qp->wq_sig)
  1424. MLX5_SET(qpc, qpc, wq_signature, 1);
  1425. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1426. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1427. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1428. MLX5_SET(qpc, qpc, cd_master, 1);
  1429. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1430. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1431. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1432. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1433. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1434. int rcqe_sz;
  1435. int scqe_sz;
  1436. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1437. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1438. if (rcqe_sz == 128)
  1439. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1440. else
  1441. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1442. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1443. if (scqe_sz == 128)
  1444. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1445. else
  1446. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1447. }
  1448. }
  1449. if (qp->rq.wqe_cnt) {
  1450. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1451. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1452. }
  1453. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1454. if (qp->sq.wqe_cnt) {
  1455. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1456. } else {
  1457. MLX5_SET(qpc, qpc, no_sq, 1);
  1458. if (init_attr->srq &&
  1459. init_attr->srq->srq_type == IB_SRQT_TM)
  1460. MLX5_SET(qpc, qpc, offload_type,
  1461. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1462. }
  1463. /* Set default resources */
  1464. switch (init_attr->qp_type) {
  1465. case IB_QPT_XRC_TGT:
  1466. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1467. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1468. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1469. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1470. break;
  1471. case IB_QPT_XRC_INI:
  1472. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1473. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1474. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1475. break;
  1476. default:
  1477. if (init_attr->srq) {
  1478. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1479. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1480. } else {
  1481. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1482. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1483. }
  1484. }
  1485. if (init_attr->send_cq)
  1486. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1487. if (init_attr->recv_cq)
  1488. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1489. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1490. /* 0xffffff means we ask to work with cqe version 0 */
  1491. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1492. MLX5_SET(qpc, qpc, user_index, uidx);
  1493. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1494. if (init_attr->qp_type == IB_QPT_UD &&
  1495. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1496. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1497. qp->flags |= MLX5_IB_QP_LSO;
  1498. }
  1499. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1500. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1501. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1502. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1503. err = create_raw_packet_qp(dev, qp, in, pd);
  1504. } else {
  1505. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1506. }
  1507. if (err) {
  1508. mlx5_ib_dbg(dev, "create qp failed\n");
  1509. goto err_create;
  1510. }
  1511. kvfree(in);
  1512. base->container_mibqp = qp;
  1513. base->mqp.event = mlx5_ib_qp_event;
  1514. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1515. &send_cq, &recv_cq);
  1516. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1517. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1518. /* Maintain device to QPs access, needed for further handling via reset
  1519. * flow
  1520. */
  1521. list_add_tail(&qp->qps_list, &dev->qp_list);
  1522. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1523. */
  1524. if (send_cq)
  1525. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1526. if (recv_cq)
  1527. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1528. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1529. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1530. return 0;
  1531. err_create:
  1532. if (qp->create_type == MLX5_QP_USER)
  1533. destroy_qp_user(dev, pd, qp, base);
  1534. else if (qp->create_type == MLX5_QP_KERNEL)
  1535. destroy_qp_kernel(dev, qp);
  1536. kvfree(in);
  1537. return err;
  1538. }
  1539. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1540. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1541. {
  1542. if (send_cq) {
  1543. if (recv_cq) {
  1544. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1545. spin_lock(&send_cq->lock);
  1546. spin_lock_nested(&recv_cq->lock,
  1547. SINGLE_DEPTH_NESTING);
  1548. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1549. spin_lock(&send_cq->lock);
  1550. __acquire(&recv_cq->lock);
  1551. } else {
  1552. spin_lock(&recv_cq->lock);
  1553. spin_lock_nested(&send_cq->lock,
  1554. SINGLE_DEPTH_NESTING);
  1555. }
  1556. } else {
  1557. spin_lock(&send_cq->lock);
  1558. __acquire(&recv_cq->lock);
  1559. }
  1560. } else if (recv_cq) {
  1561. spin_lock(&recv_cq->lock);
  1562. __acquire(&send_cq->lock);
  1563. } else {
  1564. __acquire(&send_cq->lock);
  1565. __acquire(&recv_cq->lock);
  1566. }
  1567. }
  1568. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1569. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1570. {
  1571. if (send_cq) {
  1572. if (recv_cq) {
  1573. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1574. spin_unlock(&recv_cq->lock);
  1575. spin_unlock(&send_cq->lock);
  1576. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1577. __release(&recv_cq->lock);
  1578. spin_unlock(&send_cq->lock);
  1579. } else {
  1580. spin_unlock(&send_cq->lock);
  1581. spin_unlock(&recv_cq->lock);
  1582. }
  1583. } else {
  1584. __release(&recv_cq->lock);
  1585. spin_unlock(&send_cq->lock);
  1586. }
  1587. } else if (recv_cq) {
  1588. __release(&send_cq->lock);
  1589. spin_unlock(&recv_cq->lock);
  1590. } else {
  1591. __release(&recv_cq->lock);
  1592. __release(&send_cq->lock);
  1593. }
  1594. }
  1595. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1596. {
  1597. return to_mpd(qp->ibqp.pd);
  1598. }
  1599. static void get_cqs(enum ib_qp_type qp_type,
  1600. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1601. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1602. {
  1603. switch (qp_type) {
  1604. case IB_QPT_XRC_TGT:
  1605. *send_cq = NULL;
  1606. *recv_cq = NULL;
  1607. break;
  1608. case MLX5_IB_QPT_REG_UMR:
  1609. case IB_QPT_XRC_INI:
  1610. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1611. *recv_cq = NULL;
  1612. break;
  1613. case IB_QPT_SMI:
  1614. case MLX5_IB_QPT_HW_GSI:
  1615. case IB_QPT_RC:
  1616. case IB_QPT_UC:
  1617. case IB_QPT_UD:
  1618. case IB_QPT_RAW_IPV6:
  1619. case IB_QPT_RAW_ETHERTYPE:
  1620. case IB_QPT_RAW_PACKET:
  1621. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1622. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1623. break;
  1624. case IB_QPT_MAX:
  1625. default:
  1626. *send_cq = NULL;
  1627. *recv_cq = NULL;
  1628. break;
  1629. }
  1630. }
  1631. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1632. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1633. u8 lag_tx_affinity);
  1634. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1635. {
  1636. struct mlx5_ib_cq *send_cq, *recv_cq;
  1637. struct mlx5_ib_qp_base *base;
  1638. unsigned long flags;
  1639. int err;
  1640. if (qp->ibqp.rwq_ind_tbl) {
  1641. destroy_rss_raw_qp_tir(dev, qp);
  1642. return;
  1643. }
  1644. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1645. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1646. &qp->raw_packet_qp.rq.base :
  1647. &qp->trans_qp.base;
  1648. if (qp->state != IB_QPS_RESET) {
  1649. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1650. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1651. err = mlx5_core_qp_modify(dev->mdev,
  1652. MLX5_CMD_OP_2RST_QP, 0,
  1653. NULL, &base->mqp);
  1654. } else {
  1655. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1656. .operation = MLX5_CMD_OP_2RST_QP
  1657. };
  1658. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1659. }
  1660. if (err)
  1661. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1662. base->mqp.qpn);
  1663. }
  1664. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1665. &send_cq, &recv_cq);
  1666. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1667. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1668. /* del from lists under both locks above to protect reset flow paths */
  1669. list_del(&qp->qps_list);
  1670. if (send_cq)
  1671. list_del(&qp->cq_send_list);
  1672. if (recv_cq)
  1673. list_del(&qp->cq_recv_list);
  1674. if (qp->create_type == MLX5_QP_KERNEL) {
  1675. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1676. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1677. if (send_cq != recv_cq)
  1678. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1679. NULL);
  1680. }
  1681. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1682. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1683. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1684. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1685. destroy_raw_packet_qp(dev, qp);
  1686. } else {
  1687. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1688. if (err)
  1689. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1690. base->mqp.qpn);
  1691. }
  1692. if (qp->create_type == MLX5_QP_KERNEL)
  1693. destroy_qp_kernel(dev, qp);
  1694. else if (qp->create_type == MLX5_QP_USER)
  1695. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1696. }
  1697. static const char *ib_qp_type_str(enum ib_qp_type type)
  1698. {
  1699. switch (type) {
  1700. case IB_QPT_SMI:
  1701. return "IB_QPT_SMI";
  1702. case IB_QPT_GSI:
  1703. return "IB_QPT_GSI";
  1704. case IB_QPT_RC:
  1705. return "IB_QPT_RC";
  1706. case IB_QPT_UC:
  1707. return "IB_QPT_UC";
  1708. case IB_QPT_UD:
  1709. return "IB_QPT_UD";
  1710. case IB_QPT_RAW_IPV6:
  1711. return "IB_QPT_RAW_IPV6";
  1712. case IB_QPT_RAW_ETHERTYPE:
  1713. return "IB_QPT_RAW_ETHERTYPE";
  1714. case IB_QPT_XRC_INI:
  1715. return "IB_QPT_XRC_INI";
  1716. case IB_QPT_XRC_TGT:
  1717. return "IB_QPT_XRC_TGT";
  1718. case IB_QPT_RAW_PACKET:
  1719. return "IB_QPT_RAW_PACKET";
  1720. case MLX5_IB_QPT_REG_UMR:
  1721. return "MLX5_IB_QPT_REG_UMR";
  1722. case IB_QPT_MAX:
  1723. default:
  1724. return "Invalid QP type";
  1725. }
  1726. }
  1727. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1728. struct ib_qp_init_attr *init_attr,
  1729. struct ib_udata *udata)
  1730. {
  1731. struct mlx5_ib_dev *dev;
  1732. struct mlx5_ib_qp *qp;
  1733. u16 xrcdn = 0;
  1734. int err;
  1735. if (pd) {
  1736. dev = to_mdev(pd->device);
  1737. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1738. if (!pd->uobject) {
  1739. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1740. return ERR_PTR(-EINVAL);
  1741. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1742. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1743. return ERR_PTR(-EINVAL);
  1744. }
  1745. }
  1746. } else {
  1747. /* being cautious here */
  1748. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1749. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1750. pr_warn("%s: no PD for transport %s\n", __func__,
  1751. ib_qp_type_str(init_attr->qp_type));
  1752. return ERR_PTR(-EINVAL);
  1753. }
  1754. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1755. }
  1756. switch (init_attr->qp_type) {
  1757. case IB_QPT_XRC_TGT:
  1758. case IB_QPT_XRC_INI:
  1759. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1760. mlx5_ib_dbg(dev, "XRC not supported\n");
  1761. return ERR_PTR(-ENOSYS);
  1762. }
  1763. init_attr->recv_cq = NULL;
  1764. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1765. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1766. init_attr->send_cq = NULL;
  1767. }
  1768. /* fall through */
  1769. case IB_QPT_RAW_PACKET:
  1770. case IB_QPT_RC:
  1771. case IB_QPT_UC:
  1772. case IB_QPT_UD:
  1773. case IB_QPT_SMI:
  1774. case MLX5_IB_QPT_HW_GSI:
  1775. case MLX5_IB_QPT_REG_UMR:
  1776. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1777. if (!qp)
  1778. return ERR_PTR(-ENOMEM);
  1779. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1780. if (err) {
  1781. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1782. kfree(qp);
  1783. return ERR_PTR(err);
  1784. }
  1785. if (is_qp0(init_attr->qp_type))
  1786. qp->ibqp.qp_num = 0;
  1787. else if (is_qp1(init_attr->qp_type))
  1788. qp->ibqp.qp_num = 1;
  1789. else
  1790. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1791. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1792. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1793. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1794. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1795. qp->trans_qp.xrcdn = xrcdn;
  1796. break;
  1797. case IB_QPT_GSI:
  1798. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1799. case IB_QPT_RAW_IPV6:
  1800. case IB_QPT_RAW_ETHERTYPE:
  1801. case IB_QPT_MAX:
  1802. default:
  1803. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1804. init_attr->qp_type);
  1805. /* Don't support raw QPs */
  1806. return ERR_PTR(-EINVAL);
  1807. }
  1808. return &qp->ibqp;
  1809. }
  1810. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1811. {
  1812. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1813. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1814. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1815. return mlx5_ib_gsi_destroy_qp(qp);
  1816. destroy_qp_common(dev, mqp);
  1817. kfree(mqp);
  1818. return 0;
  1819. }
  1820. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1821. int attr_mask)
  1822. {
  1823. u32 hw_access_flags = 0;
  1824. u8 dest_rd_atomic;
  1825. u32 access_flags;
  1826. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1827. dest_rd_atomic = attr->max_dest_rd_atomic;
  1828. else
  1829. dest_rd_atomic = qp->trans_qp.resp_depth;
  1830. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1831. access_flags = attr->qp_access_flags;
  1832. else
  1833. access_flags = qp->trans_qp.atomic_rd_en;
  1834. if (!dest_rd_atomic)
  1835. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1836. if (access_flags & IB_ACCESS_REMOTE_READ)
  1837. hw_access_flags |= MLX5_QP_BIT_RRE;
  1838. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1839. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1840. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1841. hw_access_flags |= MLX5_QP_BIT_RWE;
  1842. return cpu_to_be32(hw_access_flags);
  1843. }
  1844. enum {
  1845. MLX5_PATH_FLAG_FL = 1 << 0,
  1846. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1847. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1848. };
  1849. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1850. {
  1851. if (rate == IB_RATE_PORT_CURRENT) {
  1852. return 0;
  1853. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1854. return -EINVAL;
  1855. } else {
  1856. while (rate != IB_RATE_2_5_GBPS &&
  1857. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1858. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1859. --rate;
  1860. }
  1861. return rate + MLX5_STAT_RATE_OFFSET;
  1862. }
  1863. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1864. struct mlx5_ib_sq *sq, u8 sl)
  1865. {
  1866. void *in;
  1867. void *tisc;
  1868. int inlen;
  1869. int err;
  1870. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1871. in = kvzalloc(inlen, GFP_KERNEL);
  1872. if (!in)
  1873. return -ENOMEM;
  1874. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1875. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1876. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1877. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1878. kvfree(in);
  1879. return err;
  1880. }
  1881. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1882. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1883. {
  1884. void *in;
  1885. void *tisc;
  1886. int inlen;
  1887. int err;
  1888. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1889. in = kvzalloc(inlen, GFP_KERNEL);
  1890. if (!in)
  1891. return -ENOMEM;
  1892. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1893. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1894. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1895. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1896. kvfree(in);
  1897. return err;
  1898. }
  1899. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1900. const struct rdma_ah_attr *ah,
  1901. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1902. u32 path_flags, const struct ib_qp_attr *attr,
  1903. bool alt)
  1904. {
  1905. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  1906. int err;
  1907. enum ib_gid_type gid_type;
  1908. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  1909. u8 sl = rdma_ah_get_sl(ah);
  1910. if (attr_mask & IB_QP_PKEY_INDEX)
  1911. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1912. attr->pkey_index);
  1913. if (ah_flags & IB_AH_GRH) {
  1914. if (grh->sgid_index >=
  1915. dev->mdev->port_caps[port - 1].gid_table_len) {
  1916. pr_err("sgid_index (%u) too large. max is %d\n",
  1917. grh->sgid_index,
  1918. dev->mdev->port_caps[port - 1].gid_table_len);
  1919. return -EINVAL;
  1920. }
  1921. }
  1922. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  1923. if (!(ah_flags & IB_AH_GRH))
  1924. return -EINVAL;
  1925. err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
  1926. &gid_type);
  1927. if (err)
  1928. return err;
  1929. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  1930. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1931. grh->sgid_index);
  1932. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  1933. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  1934. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  1935. } else {
  1936. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1937. path->fl_free_ar |=
  1938. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1939. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  1940. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  1941. if (ah_flags & IB_AH_GRH)
  1942. path->grh_mlid |= 1 << 7;
  1943. path->dci_cfi_prio_sl = sl & 0xf;
  1944. }
  1945. if (ah_flags & IB_AH_GRH) {
  1946. path->mgid_index = grh->sgid_index;
  1947. path->hop_limit = grh->hop_limit;
  1948. path->tclass_flowlabel =
  1949. cpu_to_be32((grh->traffic_class << 20) |
  1950. (grh->flow_label));
  1951. memcpy(path->rgid, grh->dgid.raw, 16);
  1952. }
  1953. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  1954. if (err < 0)
  1955. return err;
  1956. path->static_rate = err;
  1957. path->port = port;
  1958. if (attr_mask & IB_QP_TIMEOUT)
  1959. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1960. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1961. return modify_raw_packet_eth_prio(dev->mdev,
  1962. &qp->raw_packet_qp.sq,
  1963. sl & 0xf);
  1964. return 0;
  1965. }
  1966. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1967. [MLX5_QP_STATE_INIT] = {
  1968. [MLX5_QP_STATE_INIT] = {
  1969. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1970. MLX5_QP_OPTPAR_RAE |
  1971. MLX5_QP_OPTPAR_RWE |
  1972. MLX5_QP_OPTPAR_PKEY_INDEX |
  1973. MLX5_QP_OPTPAR_PRI_PORT,
  1974. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1975. MLX5_QP_OPTPAR_PKEY_INDEX |
  1976. MLX5_QP_OPTPAR_PRI_PORT,
  1977. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1978. MLX5_QP_OPTPAR_Q_KEY |
  1979. MLX5_QP_OPTPAR_PRI_PORT,
  1980. },
  1981. [MLX5_QP_STATE_RTR] = {
  1982. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1983. MLX5_QP_OPTPAR_RRE |
  1984. MLX5_QP_OPTPAR_RAE |
  1985. MLX5_QP_OPTPAR_RWE |
  1986. MLX5_QP_OPTPAR_PKEY_INDEX,
  1987. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1988. MLX5_QP_OPTPAR_RWE |
  1989. MLX5_QP_OPTPAR_PKEY_INDEX,
  1990. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1991. MLX5_QP_OPTPAR_Q_KEY,
  1992. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1993. MLX5_QP_OPTPAR_Q_KEY,
  1994. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1995. MLX5_QP_OPTPAR_RRE |
  1996. MLX5_QP_OPTPAR_RAE |
  1997. MLX5_QP_OPTPAR_RWE |
  1998. MLX5_QP_OPTPAR_PKEY_INDEX,
  1999. },
  2000. },
  2001. [MLX5_QP_STATE_RTR] = {
  2002. [MLX5_QP_STATE_RTS] = {
  2003. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2004. MLX5_QP_OPTPAR_RRE |
  2005. MLX5_QP_OPTPAR_RAE |
  2006. MLX5_QP_OPTPAR_RWE |
  2007. MLX5_QP_OPTPAR_PM_STATE |
  2008. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2009. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2010. MLX5_QP_OPTPAR_RWE |
  2011. MLX5_QP_OPTPAR_PM_STATE,
  2012. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2013. },
  2014. },
  2015. [MLX5_QP_STATE_RTS] = {
  2016. [MLX5_QP_STATE_RTS] = {
  2017. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2018. MLX5_QP_OPTPAR_RAE |
  2019. MLX5_QP_OPTPAR_RWE |
  2020. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2021. MLX5_QP_OPTPAR_PM_STATE |
  2022. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2023. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2024. MLX5_QP_OPTPAR_PM_STATE |
  2025. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2026. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2027. MLX5_QP_OPTPAR_SRQN |
  2028. MLX5_QP_OPTPAR_CQN_RCV,
  2029. },
  2030. },
  2031. [MLX5_QP_STATE_SQER] = {
  2032. [MLX5_QP_STATE_RTS] = {
  2033. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2034. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2035. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2036. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2037. MLX5_QP_OPTPAR_RWE |
  2038. MLX5_QP_OPTPAR_RAE |
  2039. MLX5_QP_OPTPAR_RRE,
  2040. },
  2041. },
  2042. };
  2043. static int ib_nr_to_mlx5_nr(int ib_mask)
  2044. {
  2045. switch (ib_mask) {
  2046. case IB_QP_STATE:
  2047. return 0;
  2048. case IB_QP_CUR_STATE:
  2049. return 0;
  2050. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2051. return 0;
  2052. case IB_QP_ACCESS_FLAGS:
  2053. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2054. MLX5_QP_OPTPAR_RAE;
  2055. case IB_QP_PKEY_INDEX:
  2056. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2057. case IB_QP_PORT:
  2058. return MLX5_QP_OPTPAR_PRI_PORT;
  2059. case IB_QP_QKEY:
  2060. return MLX5_QP_OPTPAR_Q_KEY;
  2061. case IB_QP_AV:
  2062. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2063. MLX5_QP_OPTPAR_PRI_PORT;
  2064. case IB_QP_PATH_MTU:
  2065. return 0;
  2066. case IB_QP_TIMEOUT:
  2067. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2068. case IB_QP_RETRY_CNT:
  2069. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2070. case IB_QP_RNR_RETRY:
  2071. return MLX5_QP_OPTPAR_RNR_RETRY;
  2072. case IB_QP_RQ_PSN:
  2073. return 0;
  2074. case IB_QP_MAX_QP_RD_ATOMIC:
  2075. return MLX5_QP_OPTPAR_SRA_MAX;
  2076. case IB_QP_ALT_PATH:
  2077. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2078. case IB_QP_MIN_RNR_TIMER:
  2079. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2080. case IB_QP_SQ_PSN:
  2081. return 0;
  2082. case IB_QP_MAX_DEST_RD_ATOMIC:
  2083. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2084. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2085. case IB_QP_PATH_MIG_STATE:
  2086. return MLX5_QP_OPTPAR_PM_STATE;
  2087. case IB_QP_CAP:
  2088. return 0;
  2089. case IB_QP_DEST_QPN:
  2090. return 0;
  2091. }
  2092. return 0;
  2093. }
  2094. static int ib_mask_to_mlx5_opt(int ib_mask)
  2095. {
  2096. int result = 0;
  2097. int i;
  2098. for (i = 0; i < 8 * sizeof(int); i++) {
  2099. if ((1 << i) & ib_mask)
  2100. result |= ib_nr_to_mlx5_nr(1 << i);
  2101. }
  2102. return result;
  2103. }
  2104. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2105. struct mlx5_ib_rq *rq, int new_state,
  2106. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2107. {
  2108. void *in;
  2109. void *rqc;
  2110. int inlen;
  2111. int err;
  2112. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2113. in = kvzalloc(inlen, GFP_KERNEL);
  2114. if (!in)
  2115. return -ENOMEM;
  2116. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2117. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2118. MLX5_SET(rqc, rqc, state, new_state);
  2119. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2120. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2121. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2122. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2123. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2124. } else
  2125. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2126. dev->ib_dev.name);
  2127. }
  2128. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2129. if (err)
  2130. goto out;
  2131. rq->state = new_state;
  2132. out:
  2133. kvfree(in);
  2134. return err;
  2135. }
  2136. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2137. struct mlx5_ib_sq *sq,
  2138. int new_state,
  2139. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2140. {
  2141. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2142. u32 old_rate = ibqp->rate_limit;
  2143. u32 new_rate = old_rate;
  2144. u16 rl_index = 0;
  2145. void *in;
  2146. void *sqc;
  2147. int inlen;
  2148. int err;
  2149. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2150. in = kvzalloc(inlen, GFP_KERNEL);
  2151. if (!in)
  2152. return -ENOMEM;
  2153. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2154. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2155. MLX5_SET(sqc, sqc, state, new_state);
  2156. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2157. if (new_state != MLX5_SQC_STATE_RDY)
  2158. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2159. __func__);
  2160. else
  2161. new_rate = raw_qp_param->rate_limit;
  2162. }
  2163. if (old_rate != new_rate) {
  2164. if (new_rate) {
  2165. err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
  2166. if (err) {
  2167. pr_err("Failed configuring rate %u: %d\n",
  2168. new_rate, err);
  2169. goto out;
  2170. }
  2171. }
  2172. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2173. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2174. }
  2175. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2176. if (err) {
  2177. /* Remove new rate from table if failed */
  2178. if (new_rate &&
  2179. old_rate != new_rate)
  2180. mlx5_rl_remove_rate(dev, new_rate);
  2181. goto out;
  2182. }
  2183. /* Only remove the old rate after new rate was set */
  2184. if ((old_rate &&
  2185. (old_rate != new_rate)) ||
  2186. (new_state != MLX5_SQC_STATE_RDY))
  2187. mlx5_rl_remove_rate(dev, old_rate);
  2188. ibqp->rate_limit = new_rate;
  2189. sq->state = new_state;
  2190. out:
  2191. kvfree(in);
  2192. return err;
  2193. }
  2194. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2195. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2196. u8 tx_affinity)
  2197. {
  2198. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2199. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2200. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2201. int modify_rq = !!qp->rq.wqe_cnt;
  2202. int modify_sq = !!qp->sq.wqe_cnt;
  2203. int rq_state;
  2204. int sq_state;
  2205. int err;
  2206. switch (raw_qp_param->operation) {
  2207. case MLX5_CMD_OP_RST2INIT_QP:
  2208. rq_state = MLX5_RQC_STATE_RDY;
  2209. sq_state = MLX5_SQC_STATE_RDY;
  2210. break;
  2211. case MLX5_CMD_OP_2ERR_QP:
  2212. rq_state = MLX5_RQC_STATE_ERR;
  2213. sq_state = MLX5_SQC_STATE_ERR;
  2214. break;
  2215. case MLX5_CMD_OP_2RST_QP:
  2216. rq_state = MLX5_RQC_STATE_RST;
  2217. sq_state = MLX5_SQC_STATE_RST;
  2218. break;
  2219. case MLX5_CMD_OP_RTR2RTS_QP:
  2220. case MLX5_CMD_OP_RTS2RTS_QP:
  2221. if (raw_qp_param->set_mask ==
  2222. MLX5_RAW_QP_RATE_LIMIT) {
  2223. modify_rq = 0;
  2224. sq_state = sq->state;
  2225. } else {
  2226. return raw_qp_param->set_mask ? -EINVAL : 0;
  2227. }
  2228. break;
  2229. case MLX5_CMD_OP_INIT2INIT_QP:
  2230. case MLX5_CMD_OP_INIT2RTR_QP:
  2231. if (raw_qp_param->set_mask)
  2232. return -EINVAL;
  2233. else
  2234. return 0;
  2235. default:
  2236. WARN_ON(1);
  2237. return -EINVAL;
  2238. }
  2239. if (modify_rq) {
  2240. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2241. if (err)
  2242. return err;
  2243. }
  2244. if (modify_sq) {
  2245. if (tx_affinity) {
  2246. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2247. tx_affinity);
  2248. if (err)
  2249. return err;
  2250. }
  2251. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2252. }
  2253. return 0;
  2254. }
  2255. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2256. const struct ib_qp_attr *attr, int attr_mask,
  2257. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2258. {
  2259. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2260. [MLX5_QP_STATE_RST] = {
  2261. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2262. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2263. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2264. },
  2265. [MLX5_QP_STATE_INIT] = {
  2266. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2267. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2268. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2269. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2270. },
  2271. [MLX5_QP_STATE_RTR] = {
  2272. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2273. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2274. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2275. },
  2276. [MLX5_QP_STATE_RTS] = {
  2277. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2278. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2279. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2280. },
  2281. [MLX5_QP_STATE_SQD] = {
  2282. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2283. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2284. },
  2285. [MLX5_QP_STATE_SQER] = {
  2286. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2287. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2288. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2289. },
  2290. [MLX5_QP_STATE_ERR] = {
  2291. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2292. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2293. }
  2294. };
  2295. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2296. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2297. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2298. struct mlx5_ib_cq *send_cq, *recv_cq;
  2299. struct mlx5_qp_context *context;
  2300. struct mlx5_ib_pd *pd;
  2301. struct mlx5_ib_port *mibport = NULL;
  2302. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2303. enum mlx5_qp_optpar optpar;
  2304. int mlx5_st;
  2305. int err;
  2306. u16 op;
  2307. u8 tx_affinity = 0;
  2308. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2309. if (!context)
  2310. return -ENOMEM;
  2311. err = to_mlx5_st(ibqp->qp_type);
  2312. if (err < 0) {
  2313. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2314. goto out;
  2315. }
  2316. context->flags = cpu_to_be32(err << 16);
  2317. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2318. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2319. } else {
  2320. switch (attr->path_mig_state) {
  2321. case IB_MIG_MIGRATED:
  2322. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2323. break;
  2324. case IB_MIG_REARM:
  2325. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2326. break;
  2327. case IB_MIG_ARMED:
  2328. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2329. break;
  2330. }
  2331. }
  2332. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2333. if ((ibqp->qp_type == IB_QPT_RC) ||
  2334. (ibqp->qp_type == IB_QPT_UD &&
  2335. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2336. (ibqp->qp_type == IB_QPT_UC) ||
  2337. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2338. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2339. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2340. if (mlx5_lag_is_active(dev->mdev)) {
  2341. tx_affinity = (unsigned int)atomic_add_return(1,
  2342. &dev->roce.next_port) %
  2343. MLX5_MAX_PORTS + 1;
  2344. context->flags |= cpu_to_be32(tx_affinity << 24);
  2345. }
  2346. }
  2347. }
  2348. if (is_sqp(ibqp->qp_type)) {
  2349. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2350. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2351. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2352. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2353. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2354. } else if (attr_mask & IB_QP_PATH_MTU) {
  2355. if (attr->path_mtu < IB_MTU_256 ||
  2356. attr->path_mtu > IB_MTU_4096) {
  2357. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2358. err = -EINVAL;
  2359. goto out;
  2360. }
  2361. context->mtu_msgmax = (attr->path_mtu << 5) |
  2362. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2363. }
  2364. if (attr_mask & IB_QP_DEST_QPN)
  2365. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2366. if (attr_mask & IB_QP_PKEY_INDEX)
  2367. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2368. /* todo implement counter_index functionality */
  2369. if (is_sqp(ibqp->qp_type))
  2370. context->pri_path.port = qp->port;
  2371. if (attr_mask & IB_QP_PORT)
  2372. context->pri_path.port = attr->port_num;
  2373. if (attr_mask & IB_QP_AV) {
  2374. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2375. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2376. attr_mask, 0, attr, false);
  2377. if (err)
  2378. goto out;
  2379. }
  2380. if (attr_mask & IB_QP_TIMEOUT)
  2381. context->pri_path.ackto_lt |= attr->timeout << 3;
  2382. if (attr_mask & IB_QP_ALT_PATH) {
  2383. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2384. &context->alt_path,
  2385. attr->alt_port_num,
  2386. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2387. 0, attr, true);
  2388. if (err)
  2389. goto out;
  2390. }
  2391. pd = get_pd(qp);
  2392. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2393. &send_cq, &recv_cq);
  2394. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2395. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2396. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2397. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2398. if (attr_mask & IB_QP_RNR_RETRY)
  2399. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2400. if (attr_mask & IB_QP_RETRY_CNT)
  2401. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2402. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2403. if (attr->max_rd_atomic)
  2404. context->params1 |=
  2405. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2406. }
  2407. if (attr_mask & IB_QP_SQ_PSN)
  2408. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2409. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2410. if (attr->max_dest_rd_atomic)
  2411. context->params2 |=
  2412. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2413. }
  2414. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2415. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2416. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2417. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2418. if (attr_mask & IB_QP_RQ_PSN)
  2419. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2420. if (attr_mask & IB_QP_QKEY)
  2421. context->qkey = cpu_to_be32(attr->qkey);
  2422. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2423. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2424. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2425. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2426. qp->port) - 1;
  2427. /* Underlay port should be used - index 0 function per port */
  2428. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2429. port_num = 0;
  2430. mibport = &dev->port[port_num];
  2431. context->qp_counter_set_usr_page |=
  2432. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2433. }
  2434. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2435. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2436. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2437. context->deth_sqpn = cpu_to_be32(1);
  2438. mlx5_cur = to_mlx5_state(cur_state);
  2439. mlx5_new = to_mlx5_state(new_state);
  2440. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2441. if (mlx5_st < 0)
  2442. goto out;
  2443. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2444. !optab[mlx5_cur][mlx5_new])
  2445. goto out;
  2446. op = optab[mlx5_cur][mlx5_new];
  2447. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2448. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2449. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2450. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2451. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2452. raw_qp_param.operation = op;
  2453. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2454. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2455. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2456. }
  2457. if (attr_mask & IB_QP_RATE_LIMIT) {
  2458. raw_qp_param.rate_limit = attr->rate_limit;
  2459. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2460. }
  2461. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2462. } else {
  2463. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2464. &base->mqp);
  2465. }
  2466. if (err)
  2467. goto out;
  2468. qp->state = new_state;
  2469. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2470. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2471. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2472. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2473. if (attr_mask & IB_QP_PORT)
  2474. qp->port = attr->port_num;
  2475. if (attr_mask & IB_QP_ALT_PATH)
  2476. qp->trans_qp.alt_port = attr->alt_port_num;
  2477. /*
  2478. * If we moved a kernel QP to RESET, clean up all old CQ
  2479. * entries and reinitialize the QP.
  2480. */
  2481. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2482. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2483. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2484. if (send_cq != recv_cq)
  2485. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2486. qp->rq.head = 0;
  2487. qp->rq.tail = 0;
  2488. qp->sq.head = 0;
  2489. qp->sq.tail = 0;
  2490. qp->sq.cur_post = 0;
  2491. qp->sq.last_poll = 0;
  2492. qp->db.db[MLX5_RCV_DBR] = 0;
  2493. qp->db.db[MLX5_SND_DBR] = 0;
  2494. }
  2495. out:
  2496. kfree(context);
  2497. return err;
  2498. }
  2499. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2500. int attr_mask, struct ib_udata *udata)
  2501. {
  2502. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2503. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2504. enum ib_qp_type qp_type;
  2505. enum ib_qp_state cur_state, new_state;
  2506. int err = -EINVAL;
  2507. int port;
  2508. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2509. if (ibqp->rwq_ind_tbl)
  2510. return -ENOSYS;
  2511. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2512. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2513. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2514. IB_QPT_GSI : ibqp->qp_type;
  2515. mutex_lock(&qp->mutex);
  2516. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2517. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2518. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2519. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2520. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2521. }
  2522. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  2523. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  2524. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  2525. attr_mask);
  2526. goto out;
  2527. }
  2528. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2529. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2530. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2531. cur_state, new_state, ibqp->qp_type, attr_mask);
  2532. goto out;
  2533. }
  2534. if ((attr_mask & IB_QP_PORT) &&
  2535. (attr->port_num == 0 ||
  2536. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2537. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2538. attr->port_num, dev->num_ports);
  2539. goto out;
  2540. }
  2541. if (attr_mask & IB_QP_PKEY_INDEX) {
  2542. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2543. if (attr->pkey_index >=
  2544. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2545. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2546. attr->pkey_index);
  2547. goto out;
  2548. }
  2549. }
  2550. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2551. attr->max_rd_atomic >
  2552. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2553. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2554. attr->max_rd_atomic);
  2555. goto out;
  2556. }
  2557. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2558. attr->max_dest_rd_atomic >
  2559. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2560. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2561. attr->max_dest_rd_atomic);
  2562. goto out;
  2563. }
  2564. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2565. err = 0;
  2566. goto out;
  2567. }
  2568. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2569. out:
  2570. mutex_unlock(&qp->mutex);
  2571. return err;
  2572. }
  2573. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2574. {
  2575. struct mlx5_ib_cq *cq;
  2576. unsigned cur;
  2577. cur = wq->head - wq->tail;
  2578. if (likely(cur + nreq < wq->max_post))
  2579. return 0;
  2580. cq = to_mcq(ib_cq);
  2581. spin_lock(&cq->lock);
  2582. cur = wq->head - wq->tail;
  2583. spin_unlock(&cq->lock);
  2584. return cur + nreq >= wq->max_post;
  2585. }
  2586. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2587. u64 remote_addr, u32 rkey)
  2588. {
  2589. rseg->raddr = cpu_to_be64(remote_addr);
  2590. rseg->rkey = cpu_to_be32(rkey);
  2591. rseg->reserved = 0;
  2592. }
  2593. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2594. struct ib_send_wr *wr, void *qend,
  2595. struct mlx5_ib_qp *qp, int *size)
  2596. {
  2597. void *seg = eseg;
  2598. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2599. if (wr->send_flags & IB_SEND_IP_CSUM)
  2600. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2601. MLX5_ETH_WQE_L4_CSUM;
  2602. seg += sizeof(struct mlx5_wqe_eth_seg);
  2603. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2604. if (wr->opcode == IB_WR_LSO) {
  2605. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2606. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  2607. u64 left, leftlen, copysz;
  2608. void *pdata = ud_wr->header;
  2609. left = ud_wr->hlen;
  2610. eseg->mss = cpu_to_be16(ud_wr->mss);
  2611. eseg->inline_hdr.sz = cpu_to_be16(left);
  2612. /*
  2613. * check if there is space till the end of queue, if yes,
  2614. * copy all in one shot, otherwise copy till the end of queue,
  2615. * rollback and than the copy the left
  2616. */
  2617. leftlen = qend - (void *)eseg->inline_hdr.start;
  2618. copysz = min_t(u64, leftlen, left);
  2619. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2620. if (likely(copysz > size_of_inl_hdr_start)) {
  2621. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2622. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2623. }
  2624. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2625. seg = mlx5_get_send_wqe(qp, 0);
  2626. left -= copysz;
  2627. pdata += copysz;
  2628. memcpy(seg, pdata, left);
  2629. seg += ALIGN(left, 16);
  2630. *size += ALIGN(left, 16) / 16;
  2631. }
  2632. }
  2633. return seg;
  2634. }
  2635. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2636. struct ib_send_wr *wr)
  2637. {
  2638. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2639. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2640. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2641. }
  2642. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2643. {
  2644. dseg->byte_count = cpu_to_be32(sg->length);
  2645. dseg->lkey = cpu_to_be32(sg->lkey);
  2646. dseg->addr = cpu_to_be64(sg->addr);
  2647. }
  2648. static u64 get_xlt_octo(u64 bytes)
  2649. {
  2650. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  2651. MLX5_IB_UMR_OCTOWORD;
  2652. }
  2653. static __be64 frwr_mkey_mask(void)
  2654. {
  2655. u64 result;
  2656. result = MLX5_MKEY_MASK_LEN |
  2657. MLX5_MKEY_MASK_PAGE_SIZE |
  2658. MLX5_MKEY_MASK_START_ADDR |
  2659. MLX5_MKEY_MASK_EN_RINVAL |
  2660. MLX5_MKEY_MASK_KEY |
  2661. MLX5_MKEY_MASK_LR |
  2662. MLX5_MKEY_MASK_LW |
  2663. MLX5_MKEY_MASK_RR |
  2664. MLX5_MKEY_MASK_RW |
  2665. MLX5_MKEY_MASK_A |
  2666. MLX5_MKEY_MASK_SMALL_FENCE |
  2667. MLX5_MKEY_MASK_FREE;
  2668. return cpu_to_be64(result);
  2669. }
  2670. static __be64 sig_mkey_mask(void)
  2671. {
  2672. u64 result;
  2673. result = MLX5_MKEY_MASK_LEN |
  2674. MLX5_MKEY_MASK_PAGE_SIZE |
  2675. MLX5_MKEY_MASK_START_ADDR |
  2676. MLX5_MKEY_MASK_EN_SIGERR |
  2677. MLX5_MKEY_MASK_EN_RINVAL |
  2678. MLX5_MKEY_MASK_KEY |
  2679. MLX5_MKEY_MASK_LR |
  2680. MLX5_MKEY_MASK_LW |
  2681. MLX5_MKEY_MASK_RR |
  2682. MLX5_MKEY_MASK_RW |
  2683. MLX5_MKEY_MASK_SMALL_FENCE |
  2684. MLX5_MKEY_MASK_FREE |
  2685. MLX5_MKEY_MASK_BSF_EN;
  2686. return cpu_to_be64(result);
  2687. }
  2688. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2689. struct mlx5_ib_mr *mr)
  2690. {
  2691. int size = mr->ndescs * mr->desc_size;
  2692. memset(umr, 0, sizeof(*umr));
  2693. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2694. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  2695. umr->mkey_mask = frwr_mkey_mask();
  2696. }
  2697. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2698. {
  2699. memset(umr, 0, sizeof(*umr));
  2700. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2701. umr->flags = MLX5_UMR_INLINE;
  2702. }
  2703. static __be64 get_umr_enable_mr_mask(void)
  2704. {
  2705. u64 result;
  2706. result = MLX5_MKEY_MASK_KEY |
  2707. MLX5_MKEY_MASK_FREE;
  2708. return cpu_to_be64(result);
  2709. }
  2710. static __be64 get_umr_disable_mr_mask(void)
  2711. {
  2712. u64 result;
  2713. result = MLX5_MKEY_MASK_FREE;
  2714. return cpu_to_be64(result);
  2715. }
  2716. static __be64 get_umr_update_translation_mask(void)
  2717. {
  2718. u64 result;
  2719. result = MLX5_MKEY_MASK_LEN |
  2720. MLX5_MKEY_MASK_PAGE_SIZE |
  2721. MLX5_MKEY_MASK_START_ADDR;
  2722. return cpu_to_be64(result);
  2723. }
  2724. static __be64 get_umr_update_access_mask(int atomic)
  2725. {
  2726. u64 result;
  2727. result = MLX5_MKEY_MASK_LR |
  2728. MLX5_MKEY_MASK_LW |
  2729. MLX5_MKEY_MASK_RR |
  2730. MLX5_MKEY_MASK_RW;
  2731. if (atomic)
  2732. result |= MLX5_MKEY_MASK_A;
  2733. return cpu_to_be64(result);
  2734. }
  2735. static __be64 get_umr_update_pd_mask(void)
  2736. {
  2737. u64 result;
  2738. result = MLX5_MKEY_MASK_PD;
  2739. return cpu_to_be64(result);
  2740. }
  2741. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2742. struct ib_send_wr *wr, int atomic)
  2743. {
  2744. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2745. memset(umr, 0, sizeof(*umr));
  2746. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2747. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2748. else
  2749. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2750. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  2751. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  2752. u64 offset = get_xlt_octo(umrwr->offset);
  2753. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  2754. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  2755. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2756. }
  2757. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2758. umr->mkey_mask |= get_umr_update_translation_mask();
  2759. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  2760. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  2761. umr->mkey_mask |= get_umr_update_pd_mask();
  2762. }
  2763. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  2764. umr->mkey_mask |= get_umr_enable_mr_mask();
  2765. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2766. umr->mkey_mask |= get_umr_disable_mr_mask();
  2767. if (!wr->num_sge)
  2768. umr->flags |= MLX5_UMR_INLINE;
  2769. }
  2770. static u8 get_umr_flags(int acc)
  2771. {
  2772. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2773. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2774. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2775. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2776. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2777. }
  2778. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2779. struct mlx5_ib_mr *mr,
  2780. u32 key, int access)
  2781. {
  2782. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2783. memset(seg, 0, sizeof(*seg));
  2784. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2785. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2786. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2787. /* KLMs take twice the size of MTTs */
  2788. ndescs *= 2;
  2789. seg->flags = get_umr_flags(access) | mr->access_mode;
  2790. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2791. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2792. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2793. seg->len = cpu_to_be64(mr->ibmr.length);
  2794. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2795. }
  2796. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2797. {
  2798. memset(seg, 0, sizeof(*seg));
  2799. seg->status = MLX5_MKEY_STATUS_FREE;
  2800. }
  2801. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2802. {
  2803. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2804. memset(seg, 0, sizeof(*seg));
  2805. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2806. seg->status = MLX5_MKEY_STATUS_FREE;
  2807. seg->flags = convert_access(umrwr->access_flags);
  2808. if (umrwr->pd)
  2809. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2810. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  2811. !umrwr->length)
  2812. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  2813. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  2814. seg->len = cpu_to_be64(umrwr->length);
  2815. seg->log2_page_size = umrwr->page_shift;
  2816. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2817. mlx5_mkey_variant(umrwr->mkey));
  2818. }
  2819. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2820. struct mlx5_ib_mr *mr,
  2821. struct mlx5_ib_pd *pd)
  2822. {
  2823. int bcount = mr->desc_size * mr->ndescs;
  2824. dseg->addr = cpu_to_be64(mr->desc_map);
  2825. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2826. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2827. }
  2828. static __be32 send_ieth(struct ib_send_wr *wr)
  2829. {
  2830. switch (wr->opcode) {
  2831. case IB_WR_SEND_WITH_IMM:
  2832. case IB_WR_RDMA_WRITE_WITH_IMM:
  2833. return wr->ex.imm_data;
  2834. case IB_WR_SEND_WITH_INV:
  2835. return cpu_to_be32(wr->ex.invalidate_rkey);
  2836. default:
  2837. return 0;
  2838. }
  2839. }
  2840. static u8 calc_sig(void *wqe, int size)
  2841. {
  2842. u8 *p = wqe;
  2843. u8 res = 0;
  2844. int i;
  2845. for (i = 0; i < size; i++)
  2846. res ^= p[i];
  2847. return ~res;
  2848. }
  2849. static u8 wq_sig(void *wqe)
  2850. {
  2851. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2852. }
  2853. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2854. void *wqe, int *sz)
  2855. {
  2856. struct mlx5_wqe_inline_seg *seg;
  2857. void *qend = qp->sq.qend;
  2858. void *addr;
  2859. int inl = 0;
  2860. int copy;
  2861. int len;
  2862. int i;
  2863. seg = wqe;
  2864. wqe += sizeof(*seg);
  2865. for (i = 0; i < wr->num_sge; i++) {
  2866. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2867. len = wr->sg_list[i].length;
  2868. inl += len;
  2869. if (unlikely(inl > qp->max_inline_data))
  2870. return -ENOMEM;
  2871. if (unlikely(wqe + len > qend)) {
  2872. copy = qend - wqe;
  2873. memcpy(wqe, addr, copy);
  2874. addr += copy;
  2875. len -= copy;
  2876. wqe = mlx5_get_send_wqe(qp, 0);
  2877. }
  2878. memcpy(wqe, addr, len);
  2879. wqe += len;
  2880. }
  2881. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2882. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2883. return 0;
  2884. }
  2885. static u16 prot_field_size(enum ib_signature_type type)
  2886. {
  2887. switch (type) {
  2888. case IB_SIG_TYPE_T10_DIF:
  2889. return MLX5_DIF_SIZE;
  2890. default:
  2891. return 0;
  2892. }
  2893. }
  2894. static u8 bs_selector(int block_size)
  2895. {
  2896. switch (block_size) {
  2897. case 512: return 0x1;
  2898. case 520: return 0x2;
  2899. case 4096: return 0x3;
  2900. case 4160: return 0x4;
  2901. case 1073741824: return 0x5;
  2902. default: return 0;
  2903. }
  2904. }
  2905. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2906. struct mlx5_bsf_inl *inl)
  2907. {
  2908. /* Valid inline section and allow BSF refresh */
  2909. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2910. MLX5_BSF_REFRESH_DIF);
  2911. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2912. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2913. /* repeating block */
  2914. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2915. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2916. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2917. if (domain->sig.dif.ref_remap)
  2918. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2919. if (domain->sig.dif.app_escape) {
  2920. if (domain->sig.dif.ref_escape)
  2921. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2922. else
  2923. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2924. }
  2925. inl->dif_app_bitmask_check =
  2926. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2927. }
  2928. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2929. struct ib_sig_attrs *sig_attrs,
  2930. struct mlx5_bsf *bsf, u32 data_size)
  2931. {
  2932. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2933. struct mlx5_bsf_basic *basic = &bsf->basic;
  2934. struct ib_sig_domain *mem = &sig_attrs->mem;
  2935. struct ib_sig_domain *wire = &sig_attrs->wire;
  2936. memset(bsf, 0, sizeof(*bsf));
  2937. /* Basic + Extended + Inline */
  2938. basic->bsf_size_sbs = 1 << 7;
  2939. /* Input domain check byte mask */
  2940. basic->check_byte_mask = sig_attrs->check_mask;
  2941. basic->raw_data_size = cpu_to_be32(data_size);
  2942. /* Memory domain */
  2943. switch (sig_attrs->mem.sig_type) {
  2944. case IB_SIG_TYPE_NONE:
  2945. break;
  2946. case IB_SIG_TYPE_T10_DIF:
  2947. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2948. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2949. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2950. break;
  2951. default:
  2952. return -EINVAL;
  2953. }
  2954. /* Wire domain */
  2955. switch (sig_attrs->wire.sig_type) {
  2956. case IB_SIG_TYPE_NONE:
  2957. break;
  2958. case IB_SIG_TYPE_T10_DIF:
  2959. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2960. mem->sig_type == wire->sig_type) {
  2961. /* Same block structure */
  2962. basic->bsf_size_sbs |= 1 << 4;
  2963. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2964. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2965. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2966. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2967. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2968. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2969. } else
  2970. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2971. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2972. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2973. break;
  2974. default:
  2975. return -EINVAL;
  2976. }
  2977. return 0;
  2978. }
  2979. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2980. struct mlx5_ib_qp *qp, void **seg, int *size)
  2981. {
  2982. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2983. struct ib_mr *sig_mr = wr->sig_mr;
  2984. struct mlx5_bsf *bsf;
  2985. u32 data_len = wr->wr.sg_list->length;
  2986. u32 data_key = wr->wr.sg_list->lkey;
  2987. u64 data_va = wr->wr.sg_list->addr;
  2988. int ret;
  2989. int wqe_size;
  2990. if (!wr->prot ||
  2991. (data_key == wr->prot->lkey &&
  2992. data_va == wr->prot->addr &&
  2993. data_len == wr->prot->length)) {
  2994. /**
  2995. * Source domain doesn't contain signature information
  2996. * or data and protection are interleaved in memory.
  2997. * So need construct:
  2998. * ------------------
  2999. * | data_klm |
  3000. * ------------------
  3001. * | BSF |
  3002. * ------------------
  3003. **/
  3004. struct mlx5_klm *data_klm = *seg;
  3005. data_klm->bcount = cpu_to_be32(data_len);
  3006. data_klm->key = cpu_to_be32(data_key);
  3007. data_klm->va = cpu_to_be64(data_va);
  3008. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3009. } else {
  3010. /**
  3011. * Source domain contains signature information
  3012. * So need construct a strided block format:
  3013. * ---------------------------
  3014. * | stride_block_ctrl |
  3015. * ---------------------------
  3016. * | data_klm |
  3017. * ---------------------------
  3018. * | prot_klm |
  3019. * ---------------------------
  3020. * | BSF |
  3021. * ---------------------------
  3022. **/
  3023. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3024. struct mlx5_stride_block_entry *data_sentry;
  3025. struct mlx5_stride_block_entry *prot_sentry;
  3026. u32 prot_key = wr->prot->lkey;
  3027. u64 prot_va = wr->prot->addr;
  3028. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3029. int prot_size;
  3030. sblock_ctrl = *seg;
  3031. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3032. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3033. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3034. if (!prot_size) {
  3035. pr_err("Bad block size given: %u\n", block_size);
  3036. return -EINVAL;
  3037. }
  3038. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3039. prot_size);
  3040. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3041. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3042. sblock_ctrl->num_entries = cpu_to_be16(2);
  3043. data_sentry->bcount = cpu_to_be16(block_size);
  3044. data_sentry->key = cpu_to_be32(data_key);
  3045. data_sentry->va = cpu_to_be64(data_va);
  3046. data_sentry->stride = cpu_to_be16(block_size);
  3047. prot_sentry->bcount = cpu_to_be16(prot_size);
  3048. prot_sentry->key = cpu_to_be32(prot_key);
  3049. prot_sentry->va = cpu_to_be64(prot_va);
  3050. prot_sentry->stride = cpu_to_be16(prot_size);
  3051. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3052. sizeof(*prot_sentry), 64);
  3053. }
  3054. *seg += wqe_size;
  3055. *size += wqe_size / 16;
  3056. if (unlikely((*seg == qp->sq.qend)))
  3057. *seg = mlx5_get_send_wqe(qp, 0);
  3058. bsf = *seg;
  3059. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3060. if (ret)
  3061. return -EINVAL;
  3062. *seg += sizeof(*bsf);
  3063. *size += sizeof(*bsf) / 16;
  3064. if (unlikely((*seg == qp->sq.qend)))
  3065. *seg = mlx5_get_send_wqe(qp, 0);
  3066. return 0;
  3067. }
  3068. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3069. struct ib_sig_handover_wr *wr, u32 size,
  3070. u32 length, u32 pdn)
  3071. {
  3072. struct ib_mr *sig_mr = wr->sig_mr;
  3073. u32 sig_key = sig_mr->rkey;
  3074. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3075. memset(seg, 0, sizeof(*seg));
  3076. seg->flags = get_umr_flags(wr->access_flags) |
  3077. MLX5_MKC_ACCESS_MODE_KLMS;
  3078. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3079. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3080. MLX5_MKEY_BSF_EN | pdn);
  3081. seg->len = cpu_to_be64(length);
  3082. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3083. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3084. }
  3085. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3086. u32 size)
  3087. {
  3088. memset(umr, 0, sizeof(*umr));
  3089. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3090. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3091. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3092. umr->mkey_mask = sig_mkey_mask();
  3093. }
  3094. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3095. void **seg, int *size)
  3096. {
  3097. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3098. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3099. u32 pdn = get_pd(qp)->pdn;
  3100. u32 xlt_size;
  3101. int region_len, ret;
  3102. if (unlikely(wr->wr.num_sge != 1) ||
  3103. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3104. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3105. unlikely(!sig_mr->sig->sig_status_checked))
  3106. return -EINVAL;
  3107. /* length of the protected region, data + protection */
  3108. region_len = wr->wr.sg_list->length;
  3109. if (wr->prot &&
  3110. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3111. wr->prot->addr != wr->wr.sg_list->addr ||
  3112. wr->prot->length != wr->wr.sg_list->length))
  3113. region_len += wr->prot->length;
  3114. /**
  3115. * KLM octoword size - if protection was provided
  3116. * then we use strided block format (3 octowords),
  3117. * else we use single KLM (1 octoword)
  3118. **/
  3119. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3120. set_sig_umr_segment(*seg, xlt_size);
  3121. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3122. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3123. if (unlikely((*seg == qp->sq.qend)))
  3124. *seg = mlx5_get_send_wqe(qp, 0);
  3125. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3126. *seg += sizeof(struct mlx5_mkey_seg);
  3127. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3128. if (unlikely((*seg == qp->sq.qend)))
  3129. *seg = mlx5_get_send_wqe(qp, 0);
  3130. ret = set_sig_data_segment(wr, qp, seg, size);
  3131. if (ret)
  3132. return ret;
  3133. sig_mr->sig->sig_status_checked = false;
  3134. return 0;
  3135. }
  3136. static int set_psv_wr(struct ib_sig_domain *domain,
  3137. u32 psv_idx, void **seg, int *size)
  3138. {
  3139. struct mlx5_seg_set_psv *psv_seg = *seg;
  3140. memset(psv_seg, 0, sizeof(*psv_seg));
  3141. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3142. switch (domain->sig_type) {
  3143. case IB_SIG_TYPE_NONE:
  3144. break;
  3145. case IB_SIG_TYPE_T10_DIF:
  3146. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3147. domain->sig.dif.app_tag);
  3148. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3149. break;
  3150. default:
  3151. pr_err("Bad signature type (%d) is given.\n",
  3152. domain->sig_type);
  3153. return -EINVAL;
  3154. }
  3155. *seg += sizeof(*psv_seg);
  3156. *size += sizeof(*psv_seg) / 16;
  3157. return 0;
  3158. }
  3159. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3160. struct ib_reg_wr *wr,
  3161. void **seg, int *size)
  3162. {
  3163. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3164. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3165. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3166. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3167. "Invalid IB_SEND_INLINE send flag\n");
  3168. return -EINVAL;
  3169. }
  3170. set_reg_umr_seg(*seg, mr);
  3171. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3172. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3173. if (unlikely((*seg == qp->sq.qend)))
  3174. *seg = mlx5_get_send_wqe(qp, 0);
  3175. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3176. *seg += sizeof(struct mlx5_mkey_seg);
  3177. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3178. if (unlikely((*seg == qp->sq.qend)))
  3179. *seg = mlx5_get_send_wqe(qp, 0);
  3180. set_reg_data_seg(*seg, mr, pd);
  3181. *seg += sizeof(struct mlx5_wqe_data_seg);
  3182. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3183. return 0;
  3184. }
  3185. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3186. {
  3187. set_linv_umr_seg(*seg);
  3188. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3189. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3190. if (unlikely((*seg == qp->sq.qend)))
  3191. *seg = mlx5_get_send_wqe(qp, 0);
  3192. set_linv_mkey_seg(*seg);
  3193. *seg += sizeof(struct mlx5_mkey_seg);
  3194. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3195. if (unlikely((*seg == qp->sq.qend)))
  3196. *seg = mlx5_get_send_wqe(qp, 0);
  3197. }
  3198. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3199. {
  3200. __be32 *p = NULL;
  3201. int tidx = idx;
  3202. int i, j;
  3203. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3204. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3205. if ((i & 0xf) == 0) {
  3206. void *buf = mlx5_get_send_wqe(qp, tidx);
  3207. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3208. p = buf;
  3209. j = 0;
  3210. }
  3211. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3212. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3213. be32_to_cpu(p[j + 3]));
  3214. }
  3215. }
  3216. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3217. struct mlx5_wqe_ctrl_seg **ctrl,
  3218. struct ib_send_wr *wr, unsigned *idx,
  3219. int *size, int nreq)
  3220. {
  3221. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3222. return -ENOMEM;
  3223. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3224. *seg = mlx5_get_send_wqe(qp, *idx);
  3225. *ctrl = *seg;
  3226. *(uint32_t *)(*seg + 8) = 0;
  3227. (*ctrl)->imm = send_ieth(wr);
  3228. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3229. (wr->send_flags & IB_SEND_SIGNALED ?
  3230. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3231. (wr->send_flags & IB_SEND_SOLICITED ?
  3232. MLX5_WQE_CTRL_SOLICITED : 0);
  3233. *seg += sizeof(**ctrl);
  3234. *size = sizeof(**ctrl) / 16;
  3235. return 0;
  3236. }
  3237. static void finish_wqe(struct mlx5_ib_qp *qp,
  3238. struct mlx5_wqe_ctrl_seg *ctrl,
  3239. u8 size, unsigned idx, u64 wr_id,
  3240. int nreq, u8 fence, u32 mlx5_opcode)
  3241. {
  3242. u8 opmod = 0;
  3243. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3244. mlx5_opcode | ((u32)opmod << 24));
  3245. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3246. ctrl->fm_ce_se |= fence;
  3247. if (unlikely(qp->wq_sig))
  3248. ctrl->signature = wq_sig(ctrl);
  3249. qp->sq.wrid[idx] = wr_id;
  3250. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3251. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3252. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3253. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3254. }
  3255. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3256. struct ib_send_wr **bad_wr)
  3257. {
  3258. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3259. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3260. struct mlx5_core_dev *mdev = dev->mdev;
  3261. struct mlx5_ib_qp *qp;
  3262. struct mlx5_ib_mr *mr;
  3263. struct mlx5_wqe_data_seg *dpseg;
  3264. struct mlx5_wqe_xrc_seg *xrc;
  3265. struct mlx5_bf *bf;
  3266. int uninitialized_var(size);
  3267. void *qend;
  3268. unsigned long flags;
  3269. unsigned idx;
  3270. int err = 0;
  3271. int inl = 0;
  3272. int num_sge;
  3273. void *seg;
  3274. int nreq;
  3275. int i;
  3276. u8 next_fence = 0;
  3277. u8 fence;
  3278. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3279. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3280. qp = to_mqp(ibqp);
  3281. bf = &qp->bf;
  3282. qend = qp->sq.qend;
  3283. spin_lock_irqsave(&qp->sq.lock, flags);
  3284. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3285. err = -EIO;
  3286. *bad_wr = wr;
  3287. nreq = 0;
  3288. goto out;
  3289. }
  3290. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3291. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3292. mlx5_ib_warn(dev, "\n");
  3293. err = -EINVAL;
  3294. *bad_wr = wr;
  3295. goto out;
  3296. }
  3297. num_sge = wr->num_sge;
  3298. if (unlikely(num_sge > qp->sq.max_gs)) {
  3299. mlx5_ib_warn(dev, "\n");
  3300. err = -EINVAL;
  3301. *bad_wr = wr;
  3302. goto out;
  3303. }
  3304. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3305. if (err) {
  3306. mlx5_ib_warn(dev, "\n");
  3307. err = -ENOMEM;
  3308. *bad_wr = wr;
  3309. goto out;
  3310. }
  3311. if (wr->opcode == IB_WR_LOCAL_INV ||
  3312. wr->opcode == IB_WR_REG_MR) {
  3313. fence = dev->umr_fence;
  3314. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3315. } else if (wr->send_flags & IB_SEND_FENCE) {
  3316. if (qp->next_fence)
  3317. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3318. else
  3319. fence = MLX5_FENCE_MODE_FENCE;
  3320. } else {
  3321. fence = qp->next_fence;
  3322. }
  3323. switch (ibqp->qp_type) {
  3324. case IB_QPT_XRC_INI:
  3325. xrc = seg;
  3326. seg += sizeof(*xrc);
  3327. size += sizeof(*xrc) / 16;
  3328. /* fall through */
  3329. case IB_QPT_RC:
  3330. switch (wr->opcode) {
  3331. case IB_WR_RDMA_READ:
  3332. case IB_WR_RDMA_WRITE:
  3333. case IB_WR_RDMA_WRITE_WITH_IMM:
  3334. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3335. rdma_wr(wr)->rkey);
  3336. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3337. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3338. break;
  3339. case IB_WR_ATOMIC_CMP_AND_SWP:
  3340. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3341. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3342. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3343. err = -ENOSYS;
  3344. *bad_wr = wr;
  3345. goto out;
  3346. case IB_WR_LOCAL_INV:
  3347. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3348. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3349. set_linv_wr(qp, &seg, &size);
  3350. num_sge = 0;
  3351. break;
  3352. case IB_WR_REG_MR:
  3353. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3354. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3355. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3356. if (err) {
  3357. *bad_wr = wr;
  3358. goto out;
  3359. }
  3360. num_sge = 0;
  3361. break;
  3362. case IB_WR_REG_SIG_MR:
  3363. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3364. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3365. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3366. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3367. if (err) {
  3368. mlx5_ib_warn(dev, "\n");
  3369. *bad_wr = wr;
  3370. goto out;
  3371. }
  3372. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3373. fence, MLX5_OPCODE_UMR);
  3374. /*
  3375. * SET_PSV WQEs are not signaled and solicited
  3376. * on error
  3377. */
  3378. wr->send_flags &= ~IB_SEND_SIGNALED;
  3379. wr->send_flags |= IB_SEND_SOLICITED;
  3380. err = begin_wqe(qp, &seg, &ctrl, wr,
  3381. &idx, &size, nreq);
  3382. if (err) {
  3383. mlx5_ib_warn(dev, "\n");
  3384. err = -ENOMEM;
  3385. *bad_wr = wr;
  3386. goto out;
  3387. }
  3388. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3389. mr->sig->psv_memory.psv_idx, &seg,
  3390. &size);
  3391. if (err) {
  3392. mlx5_ib_warn(dev, "\n");
  3393. *bad_wr = wr;
  3394. goto out;
  3395. }
  3396. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3397. fence, MLX5_OPCODE_SET_PSV);
  3398. err = begin_wqe(qp, &seg, &ctrl, wr,
  3399. &idx, &size, nreq);
  3400. if (err) {
  3401. mlx5_ib_warn(dev, "\n");
  3402. err = -ENOMEM;
  3403. *bad_wr = wr;
  3404. goto out;
  3405. }
  3406. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3407. mr->sig->psv_wire.psv_idx, &seg,
  3408. &size);
  3409. if (err) {
  3410. mlx5_ib_warn(dev, "\n");
  3411. *bad_wr = wr;
  3412. goto out;
  3413. }
  3414. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3415. fence, MLX5_OPCODE_SET_PSV);
  3416. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3417. num_sge = 0;
  3418. goto skip_psv;
  3419. default:
  3420. break;
  3421. }
  3422. break;
  3423. case IB_QPT_UC:
  3424. switch (wr->opcode) {
  3425. case IB_WR_RDMA_WRITE:
  3426. case IB_WR_RDMA_WRITE_WITH_IMM:
  3427. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3428. rdma_wr(wr)->rkey);
  3429. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3430. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3431. break;
  3432. default:
  3433. break;
  3434. }
  3435. break;
  3436. case IB_QPT_SMI:
  3437. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3438. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3439. err = -EPERM;
  3440. *bad_wr = wr;
  3441. goto out;
  3442. }
  3443. case MLX5_IB_QPT_HW_GSI:
  3444. set_datagram_seg(seg, wr);
  3445. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3446. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3447. if (unlikely((seg == qend)))
  3448. seg = mlx5_get_send_wqe(qp, 0);
  3449. break;
  3450. case IB_QPT_UD:
  3451. set_datagram_seg(seg, wr);
  3452. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3453. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3454. if (unlikely((seg == qend)))
  3455. seg = mlx5_get_send_wqe(qp, 0);
  3456. /* handle qp that supports ud offload */
  3457. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3458. struct mlx5_wqe_eth_pad *pad;
  3459. pad = seg;
  3460. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3461. seg += sizeof(struct mlx5_wqe_eth_pad);
  3462. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3463. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3464. if (unlikely((seg == qend)))
  3465. seg = mlx5_get_send_wqe(qp, 0);
  3466. }
  3467. break;
  3468. case MLX5_IB_QPT_REG_UMR:
  3469. if (wr->opcode != MLX5_IB_WR_UMR) {
  3470. err = -EINVAL;
  3471. mlx5_ib_warn(dev, "bad opcode\n");
  3472. goto out;
  3473. }
  3474. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3475. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3476. set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3477. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3478. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3479. if (unlikely((seg == qend)))
  3480. seg = mlx5_get_send_wqe(qp, 0);
  3481. set_reg_mkey_segment(seg, wr);
  3482. seg += sizeof(struct mlx5_mkey_seg);
  3483. size += sizeof(struct mlx5_mkey_seg) / 16;
  3484. if (unlikely((seg == qend)))
  3485. seg = mlx5_get_send_wqe(qp, 0);
  3486. break;
  3487. default:
  3488. break;
  3489. }
  3490. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3491. int uninitialized_var(sz);
  3492. err = set_data_inl_seg(qp, wr, seg, &sz);
  3493. if (unlikely(err)) {
  3494. mlx5_ib_warn(dev, "\n");
  3495. *bad_wr = wr;
  3496. goto out;
  3497. }
  3498. inl = 1;
  3499. size += sz;
  3500. } else {
  3501. dpseg = seg;
  3502. for (i = 0; i < num_sge; i++) {
  3503. if (unlikely(dpseg == qend)) {
  3504. seg = mlx5_get_send_wqe(qp, 0);
  3505. dpseg = seg;
  3506. }
  3507. if (likely(wr->sg_list[i].length)) {
  3508. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3509. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3510. dpseg++;
  3511. }
  3512. }
  3513. }
  3514. qp->next_fence = next_fence;
  3515. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3516. mlx5_ib_opcode[wr->opcode]);
  3517. skip_psv:
  3518. if (0)
  3519. dump_wqe(qp, idx, size);
  3520. }
  3521. out:
  3522. if (likely(nreq)) {
  3523. qp->sq.head += nreq;
  3524. /* Make sure that descriptors are written before
  3525. * updating doorbell record and ringing the doorbell
  3526. */
  3527. wmb();
  3528. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3529. /* Make sure doorbell record is visible to the HCA before
  3530. * we hit doorbell */
  3531. wmb();
  3532. /* currently we support only regular doorbells */
  3533. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3534. /* Make sure doorbells don't leak out of SQ spinlock
  3535. * and reach the HCA out of order.
  3536. */
  3537. mmiowb();
  3538. bf->offset ^= bf->buf_size;
  3539. }
  3540. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3541. return err;
  3542. }
  3543. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3544. {
  3545. sig->signature = calc_sig(sig, size);
  3546. }
  3547. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3548. struct ib_recv_wr **bad_wr)
  3549. {
  3550. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3551. struct mlx5_wqe_data_seg *scat;
  3552. struct mlx5_rwqe_sig *sig;
  3553. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3554. struct mlx5_core_dev *mdev = dev->mdev;
  3555. unsigned long flags;
  3556. int err = 0;
  3557. int nreq;
  3558. int ind;
  3559. int i;
  3560. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3561. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3562. spin_lock_irqsave(&qp->rq.lock, flags);
  3563. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3564. err = -EIO;
  3565. *bad_wr = wr;
  3566. nreq = 0;
  3567. goto out;
  3568. }
  3569. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3570. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3571. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3572. err = -ENOMEM;
  3573. *bad_wr = wr;
  3574. goto out;
  3575. }
  3576. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3577. err = -EINVAL;
  3578. *bad_wr = wr;
  3579. goto out;
  3580. }
  3581. scat = get_recv_wqe(qp, ind);
  3582. if (qp->wq_sig)
  3583. scat++;
  3584. for (i = 0; i < wr->num_sge; i++)
  3585. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3586. if (i < qp->rq.max_gs) {
  3587. scat[i].byte_count = 0;
  3588. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3589. scat[i].addr = 0;
  3590. }
  3591. if (qp->wq_sig) {
  3592. sig = (struct mlx5_rwqe_sig *)scat;
  3593. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3594. }
  3595. qp->rq.wrid[ind] = wr->wr_id;
  3596. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3597. }
  3598. out:
  3599. if (likely(nreq)) {
  3600. qp->rq.head += nreq;
  3601. /* Make sure that descriptors are written before
  3602. * doorbell record.
  3603. */
  3604. wmb();
  3605. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3606. }
  3607. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3608. return err;
  3609. }
  3610. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3611. {
  3612. switch (mlx5_state) {
  3613. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3614. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3615. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3616. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3617. case MLX5_QP_STATE_SQ_DRAINING:
  3618. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3619. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3620. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3621. default: return -1;
  3622. }
  3623. }
  3624. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3625. {
  3626. switch (mlx5_mig_state) {
  3627. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3628. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3629. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3630. default: return -1;
  3631. }
  3632. }
  3633. static int to_ib_qp_access_flags(int mlx5_flags)
  3634. {
  3635. int ib_flags = 0;
  3636. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3637. ib_flags |= IB_ACCESS_REMOTE_READ;
  3638. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3639. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3640. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3641. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3642. return ib_flags;
  3643. }
  3644. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  3645. struct rdma_ah_attr *ah_attr,
  3646. struct mlx5_qp_path *path)
  3647. {
  3648. struct mlx5_core_dev *dev = ibdev->mdev;
  3649. memset(ah_attr, 0, sizeof(*ah_attr));
  3650. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  3651. rdma_ah_set_port_num(ah_attr, path->port);
  3652. if (rdma_ah_get_port_num(ah_attr) == 0 ||
  3653. rdma_ah_get_port_num(ah_attr) > MLX5_CAP_GEN(dev, num_ports))
  3654. return;
  3655. rdma_ah_set_port_num(ah_attr, path->port);
  3656. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  3657. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  3658. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  3659. rdma_ah_set_static_rate(ah_attr,
  3660. path->static_rate ? path->static_rate - 5 : 0);
  3661. if (path->grh_mlid & (1 << 7)) {
  3662. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  3663. rdma_ah_set_grh(ah_attr, NULL,
  3664. tc_fl & 0xfffff,
  3665. path->mgid_index,
  3666. path->hop_limit,
  3667. (tc_fl >> 20) & 0xff);
  3668. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  3669. }
  3670. }
  3671. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3672. struct mlx5_ib_sq *sq,
  3673. u8 *sq_state)
  3674. {
  3675. void *out;
  3676. void *sqc;
  3677. int inlen;
  3678. int err;
  3679. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3680. out = kvzalloc(inlen, GFP_KERNEL);
  3681. if (!out)
  3682. return -ENOMEM;
  3683. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3684. if (err)
  3685. goto out;
  3686. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3687. *sq_state = MLX5_GET(sqc, sqc, state);
  3688. sq->state = *sq_state;
  3689. out:
  3690. kvfree(out);
  3691. return err;
  3692. }
  3693. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3694. struct mlx5_ib_rq *rq,
  3695. u8 *rq_state)
  3696. {
  3697. void *out;
  3698. void *rqc;
  3699. int inlen;
  3700. int err;
  3701. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3702. out = kvzalloc(inlen, GFP_KERNEL);
  3703. if (!out)
  3704. return -ENOMEM;
  3705. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3706. if (err)
  3707. goto out;
  3708. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3709. *rq_state = MLX5_GET(rqc, rqc, state);
  3710. rq->state = *rq_state;
  3711. out:
  3712. kvfree(out);
  3713. return err;
  3714. }
  3715. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3716. struct mlx5_ib_qp *qp, u8 *qp_state)
  3717. {
  3718. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3719. [MLX5_RQC_STATE_RST] = {
  3720. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3721. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3722. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3723. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3724. },
  3725. [MLX5_RQC_STATE_RDY] = {
  3726. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3727. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3728. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3729. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3730. },
  3731. [MLX5_RQC_STATE_ERR] = {
  3732. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3733. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3734. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3735. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3736. },
  3737. [MLX5_RQ_STATE_NA] = {
  3738. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3739. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3740. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3741. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3742. },
  3743. };
  3744. *qp_state = sqrq_trans[rq_state][sq_state];
  3745. if (*qp_state == MLX5_QP_STATE_BAD) {
  3746. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3747. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3748. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3749. return -EINVAL;
  3750. }
  3751. if (*qp_state == MLX5_QP_STATE)
  3752. *qp_state = qp->state;
  3753. return 0;
  3754. }
  3755. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3756. struct mlx5_ib_qp *qp,
  3757. u8 *raw_packet_qp_state)
  3758. {
  3759. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3760. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3761. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3762. int err;
  3763. u8 sq_state = MLX5_SQ_STATE_NA;
  3764. u8 rq_state = MLX5_RQ_STATE_NA;
  3765. if (qp->sq.wqe_cnt) {
  3766. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3767. if (err)
  3768. return err;
  3769. }
  3770. if (qp->rq.wqe_cnt) {
  3771. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3772. if (err)
  3773. return err;
  3774. }
  3775. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3776. raw_packet_qp_state);
  3777. }
  3778. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3779. struct ib_qp_attr *qp_attr)
  3780. {
  3781. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3782. struct mlx5_qp_context *context;
  3783. int mlx5_state;
  3784. u32 *outb;
  3785. int err = 0;
  3786. outb = kzalloc(outlen, GFP_KERNEL);
  3787. if (!outb)
  3788. return -ENOMEM;
  3789. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3790. outlen);
  3791. if (err)
  3792. goto out;
  3793. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3794. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3795. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3796. qp->state = to_ib_qp_state(mlx5_state);
  3797. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3798. qp_attr->path_mig_state =
  3799. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3800. qp_attr->qkey = be32_to_cpu(context->qkey);
  3801. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3802. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3803. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3804. qp_attr->qp_access_flags =
  3805. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3806. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3807. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3808. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3809. qp_attr->alt_pkey_index =
  3810. be16_to_cpu(context->alt_path.pkey_index);
  3811. qp_attr->alt_port_num =
  3812. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  3813. }
  3814. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3815. qp_attr->port_num = context->pri_path.port;
  3816. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3817. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3818. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3819. qp_attr->max_dest_rd_atomic =
  3820. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3821. qp_attr->min_rnr_timer =
  3822. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3823. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3824. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3825. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3826. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3827. out:
  3828. kfree(outb);
  3829. return err;
  3830. }
  3831. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3832. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3833. {
  3834. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3835. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3836. int err = 0;
  3837. u8 raw_packet_qp_state;
  3838. if (ibqp->rwq_ind_tbl)
  3839. return -ENOSYS;
  3840. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3841. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3842. qp_init_attr);
  3843. /* Not all of output fields are applicable, make sure to zero them */
  3844. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  3845. memset(qp_attr, 0, sizeof(*qp_attr));
  3846. mutex_lock(&qp->mutex);
  3847. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  3848. qp->flags & MLX5_IB_QP_UNDERLAY) {
  3849. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3850. if (err)
  3851. goto out;
  3852. qp->state = raw_packet_qp_state;
  3853. qp_attr->port_num = 1;
  3854. } else {
  3855. err = query_qp_attr(dev, qp, qp_attr);
  3856. if (err)
  3857. goto out;
  3858. }
  3859. qp_attr->qp_state = qp->state;
  3860. qp_attr->cur_qp_state = qp_attr->qp_state;
  3861. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3862. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3863. if (!ibqp->uobject) {
  3864. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3865. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3866. qp_init_attr->qp_context = ibqp->qp_context;
  3867. } else {
  3868. qp_attr->cap.max_send_wr = 0;
  3869. qp_attr->cap.max_send_sge = 0;
  3870. }
  3871. qp_init_attr->qp_type = ibqp->qp_type;
  3872. qp_init_attr->recv_cq = ibqp->recv_cq;
  3873. qp_init_attr->send_cq = ibqp->send_cq;
  3874. qp_init_attr->srq = ibqp->srq;
  3875. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3876. qp_init_attr->cap = qp_attr->cap;
  3877. qp_init_attr->create_flags = 0;
  3878. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3879. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3880. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3881. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3882. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3883. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3884. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3885. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3886. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3887. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3888. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3889. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3890. out:
  3891. mutex_unlock(&qp->mutex);
  3892. return err;
  3893. }
  3894. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3895. struct ib_ucontext *context,
  3896. struct ib_udata *udata)
  3897. {
  3898. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3899. struct mlx5_ib_xrcd *xrcd;
  3900. int err;
  3901. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3902. return ERR_PTR(-ENOSYS);
  3903. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3904. if (!xrcd)
  3905. return ERR_PTR(-ENOMEM);
  3906. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3907. if (err) {
  3908. kfree(xrcd);
  3909. return ERR_PTR(-ENOMEM);
  3910. }
  3911. return &xrcd->ibxrcd;
  3912. }
  3913. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3914. {
  3915. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3916. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3917. int err;
  3918. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3919. if (err) {
  3920. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3921. return err;
  3922. }
  3923. kfree(xrcd);
  3924. return 0;
  3925. }
  3926. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3927. {
  3928. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3929. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3930. struct ib_event event;
  3931. if (rwq->ibwq.event_handler) {
  3932. event.device = rwq->ibwq.device;
  3933. event.element.wq = &rwq->ibwq;
  3934. switch (type) {
  3935. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3936. event.event = IB_EVENT_WQ_FATAL;
  3937. break;
  3938. default:
  3939. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3940. return;
  3941. }
  3942. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3943. }
  3944. }
  3945. static int set_delay_drop(struct mlx5_ib_dev *dev)
  3946. {
  3947. int err = 0;
  3948. mutex_lock(&dev->delay_drop.lock);
  3949. if (dev->delay_drop.activate)
  3950. goto out;
  3951. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  3952. if (err)
  3953. goto out;
  3954. dev->delay_drop.activate = true;
  3955. out:
  3956. mutex_unlock(&dev->delay_drop.lock);
  3957. if (!err)
  3958. atomic_inc(&dev->delay_drop.rqs_cnt);
  3959. return err;
  3960. }
  3961. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3962. struct ib_wq_init_attr *init_attr)
  3963. {
  3964. struct mlx5_ib_dev *dev;
  3965. int has_net_offloads;
  3966. __be64 *rq_pas0;
  3967. void *in;
  3968. void *rqc;
  3969. void *wq;
  3970. int inlen;
  3971. int err;
  3972. dev = to_mdev(pd->device);
  3973. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3974. in = kvzalloc(inlen, GFP_KERNEL);
  3975. if (!in)
  3976. return -ENOMEM;
  3977. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3978. MLX5_SET(rqc, rqc, mem_rq_type,
  3979. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3980. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3981. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3982. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3983. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3984. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3985. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3986. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3987. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3988. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3989. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3990. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3991. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3992. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3993. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3994. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  3995. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  3996. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  3997. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  3998. err = -EOPNOTSUPP;
  3999. goto out;
  4000. }
  4001. } else {
  4002. MLX5_SET(rqc, rqc, vsd, 1);
  4003. }
  4004. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4005. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4006. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4007. err = -EOPNOTSUPP;
  4008. goto out;
  4009. }
  4010. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4011. }
  4012. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4013. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4014. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4015. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4016. err = -EOPNOTSUPP;
  4017. goto out;
  4018. }
  4019. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4020. }
  4021. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4022. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4023. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4024. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4025. err = set_delay_drop(dev);
  4026. if (err) {
  4027. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4028. err);
  4029. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4030. } else {
  4031. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4032. }
  4033. }
  4034. out:
  4035. kvfree(in);
  4036. return err;
  4037. }
  4038. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4039. struct ib_wq_init_attr *wq_init_attr,
  4040. struct mlx5_ib_create_wq *ucmd,
  4041. struct mlx5_ib_rwq *rwq)
  4042. {
  4043. /* Sanity check RQ size before proceeding */
  4044. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4045. return -EINVAL;
  4046. if (!ucmd->rq_wqe_count)
  4047. return -EINVAL;
  4048. rwq->wqe_count = ucmd->rq_wqe_count;
  4049. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4050. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  4051. rwq->log_rq_stride = rwq->wqe_shift;
  4052. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4053. return 0;
  4054. }
  4055. static int prepare_user_rq(struct ib_pd *pd,
  4056. struct ib_wq_init_attr *init_attr,
  4057. struct ib_udata *udata,
  4058. struct mlx5_ib_rwq *rwq)
  4059. {
  4060. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4061. struct mlx5_ib_create_wq ucmd = {};
  4062. int err;
  4063. size_t required_cmd_sz;
  4064. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4065. if (udata->inlen < required_cmd_sz) {
  4066. mlx5_ib_dbg(dev, "invalid inlen\n");
  4067. return -EINVAL;
  4068. }
  4069. if (udata->inlen > sizeof(ucmd) &&
  4070. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4071. udata->inlen - sizeof(ucmd))) {
  4072. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4073. return -EOPNOTSUPP;
  4074. }
  4075. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4076. mlx5_ib_dbg(dev, "copy failed\n");
  4077. return -EFAULT;
  4078. }
  4079. if (ucmd.comp_mask) {
  4080. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4081. return -EOPNOTSUPP;
  4082. }
  4083. if (ucmd.reserved) {
  4084. mlx5_ib_dbg(dev, "invalid reserved\n");
  4085. return -EOPNOTSUPP;
  4086. }
  4087. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4088. if (err) {
  4089. mlx5_ib_dbg(dev, "err %d\n", err);
  4090. return err;
  4091. }
  4092. err = create_user_rq(dev, pd, rwq, &ucmd);
  4093. if (err) {
  4094. mlx5_ib_dbg(dev, "err %d\n", err);
  4095. if (err)
  4096. return err;
  4097. }
  4098. rwq->user_index = ucmd.user_index;
  4099. return 0;
  4100. }
  4101. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4102. struct ib_wq_init_attr *init_attr,
  4103. struct ib_udata *udata)
  4104. {
  4105. struct mlx5_ib_dev *dev;
  4106. struct mlx5_ib_rwq *rwq;
  4107. struct mlx5_ib_create_wq_resp resp = {};
  4108. size_t min_resp_len;
  4109. int err;
  4110. if (!udata)
  4111. return ERR_PTR(-ENOSYS);
  4112. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4113. if (udata->outlen && udata->outlen < min_resp_len)
  4114. return ERR_PTR(-EINVAL);
  4115. dev = to_mdev(pd->device);
  4116. switch (init_attr->wq_type) {
  4117. case IB_WQT_RQ:
  4118. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4119. if (!rwq)
  4120. return ERR_PTR(-ENOMEM);
  4121. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4122. if (err)
  4123. goto err;
  4124. err = create_rq(rwq, pd, init_attr);
  4125. if (err)
  4126. goto err_user_rq;
  4127. break;
  4128. default:
  4129. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4130. init_attr->wq_type);
  4131. return ERR_PTR(-EINVAL);
  4132. }
  4133. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4134. rwq->ibwq.state = IB_WQS_RESET;
  4135. if (udata->outlen) {
  4136. resp.response_length = offsetof(typeof(resp), response_length) +
  4137. sizeof(resp.response_length);
  4138. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4139. if (err)
  4140. goto err_copy;
  4141. }
  4142. rwq->core_qp.event = mlx5_ib_wq_event;
  4143. rwq->ibwq.event_handler = init_attr->event_handler;
  4144. return &rwq->ibwq;
  4145. err_copy:
  4146. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4147. err_user_rq:
  4148. destroy_user_rq(dev, pd, rwq);
  4149. err:
  4150. kfree(rwq);
  4151. return ERR_PTR(err);
  4152. }
  4153. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4154. {
  4155. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4156. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4157. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4158. destroy_user_rq(dev, wq->pd, rwq);
  4159. kfree(rwq);
  4160. return 0;
  4161. }
  4162. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4163. struct ib_rwq_ind_table_init_attr *init_attr,
  4164. struct ib_udata *udata)
  4165. {
  4166. struct mlx5_ib_dev *dev = to_mdev(device);
  4167. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4168. int sz = 1 << init_attr->log_ind_tbl_size;
  4169. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4170. size_t min_resp_len;
  4171. int inlen;
  4172. int err;
  4173. int i;
  4174. u32 *in;
  4175. void *rqtc;
  4176. if (udata->inlen > 0 &&
  4177. !ib_is_udata_cleared(udata, 0,
  4178. udata->inlen))
  4179. return ERR_PTR(-EOPNOTSUPP);
  4180. if (init_attr->log_ind_tbl_size >
  4181. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4182. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4183. init_attr->log_ind_tbl_size,
  4184. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4185. return ERR_PTR(-EINVAL);
  4186. }
  4187. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4188. if (udata->outlen && udata->outlen < min_resp_len)
  4189. return ERR_PTR(-EINVAL);
  4190. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4191. if (!rwq_ind_tbl)
  4192. return ERR_PTR(-ENOMEM);
  4193. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4194. in = kvzalloc(inlen, GFP_KERNEL);
  4195. if (!in) {
  4196. err = -ENOMEM;
  4197. goto err;
  4198. }
  4199. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4200. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4201. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4202. for (i = 0; i < sz; i++)
  4203. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4204. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4205. kvfree(in);
  4206. if (err)
  4207. goto err;
  4208. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4209. if (udata->outlen) {
  4210. resp.response_length = offsetof(typeof(resp), response_length) +
  4211. sizeof(resp.response_length);
  4212. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4213. if (err)
  4214. goto err_copy;
  4215. }
  4216. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4217. err_copy:
  4218. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4219. err:
  4220. kfree(rwq_ind_tbl);
  4221. return ERR_PTR(err);
  4222. }
  4223. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4224. {
  4225. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4226. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4227. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4228. kfree(rwq_ind_tbl);
  4229. return 0;
  4230. }
  4231. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4232. u32 wq_attr_mask, struct ib_udata *udata)
  4233. {
  4234. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4235. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4236. struct mlx5_ib_modify_wq ucmd = {};
  4237. size_t required_cmd_sz;
  4238. int curr_wq_state;
  4239. int wq_state;
  4240. int inlen;
  4241. int err;
  4242. void *rqc;
  4243. void *in;
  4244. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4245. if (udata->inlen < required_cmd_sz)
  4246. return -EINVAL;
  4247. if (udata->inlen > sizeof(ucmd) &&
  4248. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4249. udata->inlen - sizeof(ucmd)))
  4250. return -EOPNOTSUPP;
  4251. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4252. return -EFAULT;
  4253. if (ucmd.comp_mask || ucmd.reserved)
  4254. return -EOPNOTSUPP;
  4255. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4256. in = kvzalloc(inlen, GFP_KERNEL);
  4257. if (!in)
  4258. return -ENOMEM;
  4259. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4260. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4261. wq_attr->curr_wq_state : wq->state;
  4262. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4263. wq_attr->wq_state : curr_wq_state;
  4264. if (curr_wq_state == IB_WQS_ERR)
  4265. curr_wq_state = MLX5_RQC_STATE_ERR;
  4266. if (wq_state == IB_WQS_ERR)
  4267. wq_state = MLX5_RQC_STATE_ERR;
  4268. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4269. MLX5_SET(rqc, rqc, state, wq_state);
  4270. if (wq_attr_mask & IB_WQ_FLAGS) {
  4271. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4272. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4273. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4274. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4275. "supported\n");
  4276. err = -EOPNOTSUPP;
  4277. goto out;
  4278. }
  4279. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4280. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4281. MLX5_SET(rqc, rqc, vsd,
  4282. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4283. }
  4284. }
  4285. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4286. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4287. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4288. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4289. MLX5_SET(rqc, rqc, counter_set_id,
  4290. dev->port->cnts.set_id);
  4291. } else
  4292. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4293. dev->ib_dev.name);
  4294. }
  4295. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4296. if (!err)
  4297. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4298. out:
  4299. kvfree(in);
  4300. return err;
  4301. }