mlx5_ib.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_IB_H
  33. #define MLX5_IB_H
  34. #include <linux/kernel.h>
  35. #include <linux/sched.h>
  36. #include <rdma/ib_verbs.h>
  37. #include <rdma/ib_smi.h>
  38. #include <linux/mlx5/driver.h>
  39. #include <linux/mlx5/cq.h>
  40. #include <linux/mlx5/qp.h>
  41. #include <linux/mlx5/srq.h>
  42. #include <linux/types.h>
  43. #include <linux/mlx5/transobj.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/mlx5-abi.h>
  46. #define mlx5_ib_dbg(dev, format, arg...) \
  47. pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  48. __LINE__, current->pid, ##arg)
  49. #define mlx5_ib_err(dev, format, arg...) \
  50. pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  51. __LINE__, current->pid, ##arg)
  52. #define mlx5_ib_warn(dev, format, arg...) \
  53. pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  54. __LINE__, current->pid, ##arg)
  55. #define field_avail(type, fld, sz) (offsetof(type, fld) + \
  56. sizeof(((type *)0)->fld) <= (sz))
  57. #define MLX5_IB_DEFAULT_UIDX 0xffffff
  58. #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
  59. #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
  60. enum {
  61. MLX5_IB_MMAP_CMD_SHIFT = 8,
  62. MLX5_IB_MMAP_CMD_MASK = 0xff,
  63. };
  64. enum mlx5_ib_mmap_cmd {
  65. MLX5_IB_MMAP_REGULAR_PAGE = 0,
  66. MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
  67. MLX5_IB_MMAP_WC_PAGE = 2,
  68. MLX5_IB_MMAP_NC_PAGE = 3,
  69. /* 5 is chosen in order to be compatible with old versions of libmlx5 */
  70. MLX5_IB_MMAP_CORE_CLOCK = 5,
  71. };
  72. enum {
  73. MLX5_RES_SCAT_DATA32_CQE = 0x1,
  74. MLX5_RES_SCAT_DATA64_CQE = 0x2,
  75. MLX5_REQ_SCAT_DATA32_CQE = 0x11,
  76. MLX5_REQ_SCAT_DATA64_CQE = 0x22,
  77. };
  78. enum mlx5_ib_latency_class {
  79. MLX5_IB_LATENCY_CLASS_LOW,
  80. MLX5_IB_LATENCY_CLASS_MEDIUM,
  81. MLX5_IB_LATENCY_CLASS_HIGH,
  82. };
  83. enum mlx5_ib_mad_ifc_flags {
  84. MLX5_MAD_IFC_IGNORE_MKEY = 1,
  85. MLX5_MAD_IFC_IGNORE_BKEY = 2,
  86. MLX5_MAD_IFC_NET_VIEW = 4,
  87. };
  88. enum {
  89. MLX5_CROSS_CHANNEL_BFREG = 0,
  90. };
  91. enum {
  92. MLX5_CQE_VERSION_V0,
  93. MLX5_CQE_VERSION_V1,
  94. };
  95. enum {
  96. MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
  97. MLX5_TM_MAX_SGE = 1,
  98. };
  99. struct mlx5_ib_vma_private_data {
  100. struct list_head list;
  101. struct vm_area_struct *vma;
  102. };
  103. struct mlx5_ib_ucontext {
  104. struct ib_ucontext ibucontext;
  105. struct list_head db_page_list;
  106. /* protect doorbell record alloc/free
  107. */
  108. struct mutex db_page_mutex;
  109. struct mlx5_bfreg_info bfregi;
  110. u8 cqe_version;
  111. /* Transport Domain number */
  112. u32 tdn;
  113. struct list_head vma_private_list;
  114. unsigned long upd_xlt_page;
  115. /* protect ODP/KSM */
  116. struct mutex upd_xlt_page_mutex;
  117. u64 lib_caps;
  118. };
  119. static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
  120. {
  121. return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
  122. }
  123. struct mlx5_ib_pd {
  124. struct ib_pd ibpd;
  125. u32 pdn;
  126. };
  127. #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
  128. #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
  129. #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
  130. #error "Invalid number of bypass priorities"
  131. #endif
  132. #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
  133. #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
  134. #define MLX5_IB_NUM_SNIFFER_FTS 2
  135. struct mlx5_ib_flow_prio {
  136. struct mlx5_flow_table *flow_table;
  137. unsigned int refcount;
  138. };
  139. struct mlx5_ib_flow_handler {
  140. struct list_head list;
  141. struct ib_flow ibflow;
  142. struct mlx5_ib_flow_prio *prio;
  143. struct mlx5_flow_handle *rule;
  144. };
  145. struct mlx5_ib_flow_db {
  146. struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
  147. struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
  148. struct mlx5_flow_table *lag_demux_ft;
  149. /* Protect flow steering bypass flow tables
  150. * when add/del flow rules.
  151. * only single add/removal of flow steering rule could be done
  152. * simultaneously.
  153. */
  154. struct mutex lock;
  155. };
  156. /* Use macros here so that don't have to duplicate
  157. * enum ib_send_flags and enum ib_qp_type for low-level driver
  158. */
  159. #define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
  160. #define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
  161. #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
  162. #define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
  163. #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
  164. #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
  165. #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
  166. /*
  167. * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
  168. * creates the actual hardware QP.
  169. */
  170. #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
  171. #define MLX5_IB_WR_UMR IB_WR_RESERVED1
  172. #define MLX5_IB_UMR_OCTOWORD 16
  173. #define MLX5_IB_UMR_XLT_ALIGNMENT 64
  174. #define MLX5_IB_UPD_XLT_ZAP BIT(0)
  175. #define MLX5_IB_UPD_XLT_ENABLE BIT(1)
  176. #define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
  177. #define MLX5_IB_UPD_XLT_ADDR BIT(3)
  178. #define MLX5_IB_UPD_XLT_PD BIT(4)
  179. #define MLX5_IB_UPD_XLT_ACCESS BIT(5)
  180. #define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
  181. /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
  182. *
  183. * These flags are intended for internal use by the mlx5_ib driver, and they
  184. * rely on the range reserved for that use in the ib_qp_create_flags enum.
  185. */
  186. /* Create a UD QP whose source QP number is 1 */
  187. static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
  188. {
  189. return IB_QP_CREATE_RESERVED_START;
  190. }
  191. struct wr_list {
  192. u16 opcode;
  193. u16 next;
  194. };
  195. enum mlx5_ib_rq_flags {
  196. MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
  197. };
  198. struct mlx5_ib_wq {
  199. u64 *wrid;
  200. u32 *wr_data;
  201. struct wr_list *w_list;
  202. unsigned *wqe_head;
  203. u16 unsig_count;
  204. /* serialize post to the work queue
  205. */
  206. spinlock_t lock;
  207. int wqe_cnt;
  208. int max_post;
  209. int max_gs;
  210. int offset;
  211. int wqe_shift;
  212. unsigned head;
  213. unsigned tail;
  214. u16 cur_post;
  215. u16 last_poll;
  216. void *qend;
  217. };
  218. enum mlx5_ib_wq_flags {
  219. MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
  220. };
  221. struct mlx5_ib_rwq {
  222. struct ib_wq ibwq;
  223. struct mlx5_core_qp core_qp;
  224. u32 rq_num_pas;
  225. u32 log_rq_stride;
  226. u32 log_rq_size;
  227. u32 rq_page_offset;
  228. u32 log_page_size;
  229. struct ib_umem *umem;
  230. size_t buf_size;
  231. unsigned int page_shift;
  232. int create_type;
  233. struct mlx5_db db;
  234. u32 user_index;
  235. u32 wqe_count;
  236. u32 wqe_shift;
  237. int wq_sig;
  238. u32 create_flags; /* Use enum mlx5_ib_wq_flags */
  239. };
  240. enum {
  241. MLX5_QP_USER,
  242. MLX5_QP_KERNEL,
  243. MLX5_QP_EMPTY
  244. };
  245. enum {
  246. MLX5_WQ_USER,
  247. MLX5_WQ_KERNEL
  248. };
  249. struct mlx5_ib_rwq_ind_table {
  250. struct ib_rwq_ind_table ib_rwq_ind_tbl;
  251. u32 rqtn;
  252. };
  253. struct mlx5_ib_ubuffer {
  254. struct ib_umem *umem;
  255. int buf_size;
  256. u64 buf_addr;
  257. };
  258. struct mlx5_ib_qp_base {
  259. struct mlx5_ib_qp *container_mibqp;
  260. struct mlx5_core_qp mqp;
  261. struct mlx5_ib_ubuffer ubuffer;
  262. };
  263. struct mlx5_ib_qp_trans {
  264. struct mlx5_ib_qp_base base;
  265. u16 xrcdn;
  266. u8 alt_port;
  267. u8 atomic_rd_en;
  268. u8 resp_depth;
  269. };
  270. struct mlx5_ib_rss_qp {
  271. u32 tirn;
  272. };
  273. struct mlx5_ib_rq {
  274. struct mlx5_ib_qp_base base;
  275. struct mlx5_ib_wq *rq;
  276. struct mlx5_ib_ubuffer ubuffer;
  277. struct mlx5_db *doorbell;
  278. u32 tirn;
  279. u8 state;
  280. u32 flags;
  281. };
  282. struct mlx5_ib_sq {
  283. struct mlx5_ib_qp_base base;
  284. struct mlx5_ib_wq *sq;
  285. struct mlx5_ib_ubuffer ubuffer;
  286. struct mlx5_db *doorbell;
  287. u32 tisn;
  288. u8 state;
  289. };
  290. struct mlx5_ib_raw_packet_qp {
  291. struct mlx5_ib_sq sq;
  292. struct mlx5_ib_rq rq;
  293. };
  294. struct mlx5_bf {
  295. int buf_size;
  296. unsigned long offset;
  297. struct mlx5_sq_bfreg *bfreg;
  298. };
  299. struct mlx5_ib_qp {
  300. struct ib_qp ibqp;
  301. union {
  302. struct mlx5_ib_qp_trans trans_qp;
  303. struct mlx5_ib_raw_packet_qp raw_packet_qp;
  304. struct mlx5_ib_rss_qp rss_qp;
  305. };
  306. struct mlx5_buf buf;
  307. struct mlx5_db db;
  308. struct mlx5_ib_wq rq;
  309. u8 sq_signal_bits;
  310. u8 next_fence;
  311. struct mlx5_ib_wq sq;
  312. /* serialize qp state modifications
  313. */
  314. struct mutex mutex;
  315. u32 flags;
  316. u8 port;
  317. u8 state;
  318. int wq_sig;
  319. int scat_cqe;
  320. int max_inline_data;
  321. struct mlx5_bf bf;
  322. int has_rq;
  323. /* only for user space QPs. For kernel
  324. * we have it from the bf object
  325. */
  326. int bfregn;
  327. int create_type;
  328. /* Store signature errors */
  329. bool signature_en;
  330. struct list_head qps_list;
  331. struct list_head cq_recv_list;
  332. struct list_head cq_send_list;
  333. u32 rate_limit;
  334. u32 underlay_qpn;
  335. };
  336. struct mlx5_ib_cq_buf {
  337. struct mlx5_buf buf;
  338. struct ib_umem *umem;
  339. int cqe_size;
  340. int nent;
  341. };
  342. enum mlx5_ib_qp_flags {
  343. MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
  344. MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
  345. MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
  346. MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
  347. MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
  348. MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
  349. /* QP uses 1 as its source QP number */
  350. MLX5_IB_QP_SQPN_QP1 = 1 << 6,
  351. MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
  352. MLX5_IB_QP_RSS = 1 << 8,
  353. MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
  354. MLX5_IB_QP_UNDERLAY = 1 << 10,
  355. };
  356. struct mlx5_umr_wr {
  357. struct ib_send_wr wr;
  358. u64 virt_addr;
  359. u64 offset;
  360. struct ib_pd *pd;
  361. unsigned int page_shift;
  362. unsigned int xlt_size;
  363. u64 length;
  364. int access_flags;
  365. u32 mkey;
  366. };
  367. static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
  368. {
  369. return container_of(wr, struct mlx5_umr_wr, wr);
  370. }
  371. struct mlx5_shared_mr_info {
  372. int mr_id;
  373. struct ib_umem *umem;
  374. };
  375. struct mlx5_ib_cq {
  376. struct ib_cq ibcq;
  377. struct mlx5_core_cq mcq;
  378. struct mlx5_ib_cq_buf buf;
  379. struct mlx5_db db;
  380. /* serialize access to the CQ
  381. */
  382. spinlock_t lock;
  383. /* protect resize cq
  384. */
  385. struct mutex resize_mutex;
  386. struct mlx5_ib_cq_buf *resize_buf;
  387. struct ib_umem *resize_umem;
  388. int cqe_size;
  389. struct list_head list_send_qp;
  390. struct list_head list_recv_qp;
  391. u32 create_flags;
  392. struct list_head wc_list;
  393. enum ib_cq_notify_flags notify_flags;
  394. struct work_struct notify_work;
  395. };
  396. struct mlx5_ib_wc {
  397. struct ib_wc wc;
  398. struct list_head list;
  399. };
  400. struct mlx5_ib_srq {
  401. struct ib_srq ibsrq;
  402. struct mlx5_core_srq msrq;
  403. struct mlx5_buf buf;
  404. struct mlx5_db db;
  405. u64 *wrid;
  406. /* protect SRQ hanlding
  407. */
  408. spinlock_t lock;
  409. int head;
  410. int tail;
  411. u16 wqe_ctr;
  412. struct ib_umem *umem;
  413. /* serialize arming a SRQ
  414. */
  415. struct mutex mutex;
  416. int wq_sig;
  417. };
  418. struct mlx5_ib_xrcd {
  419. struct ib_xrcd ibxrcd;
  420. u32 xrcdn;
  421. };
  422. enum mlx5_ib_mtt_access_flags {
  423. MLX5_IB_MTT_READ = (1 << 0),
  424. MLX5_IB_MTT_WRITE = (1 << 1),
  425. };
  426. #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
  427. struct mlx5_ib_mr {
  428. struct ib_mr ibmr;
  429. void *descs;
  430. dma_addr_t desc_map;
  431. int ndescs;
  432. int max_descs;
  433. int desc_size;
  434. int access_mode;
  435. struct mlx5_core_mkey mmkey;
  436. struct ib_umem *umem;
  437. struct mlx5_shared_mr_info *smr_info;
  438. struct list_head list;
  439. int order;
  440. bool allocated_from_cache;
  441. int npages;
  442. struct mlx5_ib_dev *dev;
  443. u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
  444. struct mlx5_core_sig_ctx *sig;
  445. int live;
  446. void *descs_alloc;
  447. int access_flags; /* Needed for rereg MR */
  448. struct mlx5_ib_mr *parent;
  449. atomic_t num_leaf_free;
  450. wait_queue_head_t q_leaf_free;
  451. };
  452. struct mlx5_ib_mw {
  453. struct ib_mw ibmw;
  454. struct mlx5_core_mkey mmkey;
  455. int ndescs;
  456. };
  457. struct mlx5_ib_umr_context {
  458. struct ib_cqe cqe;
  459. enum ib_wc_status status;
  460. struct completion done;
  461. };
  462. struct umr_common {
  463. struct ib_pd *pd;
  464. struct ib_cq *cq;
  465. struct ib_qp *qp;
  466. /* control access to UMR QP
  467. */
  468. struct semaphore sem;
  469. };
  470. enum {
  471. MLX5_FMR_INVALID,
  472. MLX5_FMR_VALID,
  473. MLX5_FMR_BUSY,
  474. };
  475. struct mlx5_cache_ent {
  476. struct list_head head;
  477. /* sync access to the cahce entry
  478. */
  479. spinlock_t lock;
  480. struct dentry *dir;
  481. char name[4];
  482. u32 order;
  483. u32 xlt;
  484. u32 access_mode;
  485. u32 page;
  486. u32 size;
  487. u32 cur;
  488. u32 miss;
  489. u32 limit;
  490. struct dentry *fsize;
  491. struct dentry *fcur;
  492. struct dentry *fmiss;
  493. struct dentry *flimit;
  494. struct mlx5_ib_dev *dev;
  495. struct work_struct work;
  496. struct delayed_work dwork;
  497. int pending;
  498. struct completion compl;
  499. };
  500. struct mlx5_mr_cache {
  501. struct workqueue_struct *wq;
  502. struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
  503. int stopped;
  504. struct dentry *root;
  505. unsigned long last_add;
  506. };
  507. struct mlx5_ib_gsi_qp;
  508. struct mlx5_ib_port_resources {
  509. struct mlx5_ib_resources *devr;
  510. struct mlx5_ib_gsi_qp *gsi;
  511. struct work_struct pkey_change_work;
  512. };
  513. struct mlx5_ib_resources {
  514. struct ib_cq *c0;
  515. struct ib_xrcd *x0;
  516. struct ib_xrcd *x1;
  517. struct ib_pd *p0;
  518. struct ib_srq *s0;
  519. struct ib_srq *s1;
  520. struct mlx5_ib_port_resources ports[2];
  521. /* Protects changes to the port resources */
  522. struct mutex mutex;
  523. };
  524. struct mlx5_ib_counters {
  525. const char **names;
  526. size_t *offsets;
  527. u32 num_q_counters;
  528. u32 num_cong_counters;
  529. u16 set_id;
  530. };
  531. struct mlx5_ib_port {
  532. struct mlx5_ib_counters cnts;
  533. };
  534. struct mlx5_roce {
  535. /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
  536. * netdev pointer
  537. */
  538. rwlock_t netdev_lock;
  539. struct net_device *netdev;
  540. struct notifier_block nb;
  541. atomic_t next_port;
  542. enum ib_port_state last_port_state;
  543. };
  544. struct mlx5_ib_dbg_param {
  545. int offset;
  546. struct mlx5_ib_dev *dev;
  547. struct dentry *dentry;
  548. };
  549. enum mlx5_ib_dbg_cc_types {
  550. MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
  551. MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
  552. MLX5_IB_DBG_CC_RP_TIME_RESET,
  553. MLX5_IB_DBG_CC_RP_BYTE_RESET,
  554. MLX5_IB_DBG_CC_RP_THRESHOLD,
  555. MLX5_IB_DBG_CC_RP_AI_RATE,
  556. MLX5_IB_DBG_CC_RP_HAI_RATE,
  557. MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
  558. MLX5_IB_DBG_CC_RP_MIN_RATE,
  559. MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
  560. MLX5_IB_DBG_CC_RP_DCE_TCP_G,
  561. MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
  562. MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
  563. MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
  564. MLX5_IB_DBG_CC_RP_GD,
  565. MLX5_IB_DBG_CC_NP_CNP_DSCP,
  566. MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
  567. MLX5_IB_DBG_CC_NP_CNP_PRIO,
  568. MLX5_IB_DBG_CC_MAX,
  569. };
  570. struct mlx5_ib_dbg_cc_params {
  571. struct dentry *root;
  572. struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
  573. };
  574. enum {
  575. MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
  576. };
  577. struct mlx5_ib_dbg_delay_drop {
  578. struct dentry *dir_debugfs;
  579. struct dentry *rqs_cnt_debugfs;
  580. struct dentry *events_cnt_debugfs;
  581. struct dentry *timeout_debugfs;
  582. };
  583. struct mlx5_ib_delay_drop {
  584. struct mlx5_ib_dev *dev;
  585. struct work_struct delay_drop_work;
  586. /* serialize setting of delay drop */
  587. struct mutex lock;
  588. u32 timeout;
  589. bool activate;
  590. atomic_t events_cnt;
  591. atomic_t rqs_cnt;
  592. struct mlx5_ib_dbg_delay_drop *dbg;
  593. };
  594. struct mlx5_ib_dev {
  595. struct ib_device ib_dev;
  596. struct mlx5_core_dev *mdev;
  597. struct mlx5_roce roce;
  598. int num_ports;
  599. /* serialize update of capability mask
  600. */
  601. struct mutex cap_mask_mutex;
  602. bool ib_active;
  603. struct umr_common umrc;
  604. /* sync used page count stats
  605. */
  606. struct mlx5_ib_resources devr;
  607. struct mlx5_mr_cache cache;
  608. struct timer_list delay_timer;
  609. /* Prevents soft lock on massive reg MRs */
  610. struct mutex slow_path_mutex;
  611. int fill_delay;
  612. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  613. struct ib_odp_caps odp_caps;
  614. u64 odp_max_size;
  615. /*
  616. * Sleepable RCU that prevents destruction of MRs while they are still
  617. * being used by a page fault handler.
  618. */
  619. struct srcu_struct mr_srcu;
  620. u32 null_mkey;
  621. #endif
  622. struct mlx5_ib_flow_db flow_db;
  623. /* protect resources needed as part of reset flow */
  624. spinlock_t reset_flow_resource_lock;
  625. struct list_head qp_list;
  626. /* Array with num_ports elements */
  627. struct mlx5_ib_port *port;
  628. struct mlx5_sq_bfreg bfreg;
  629. struct mlx5_sq_bfreg fp_bfreg;
  630. struct mlx5_ib_delay_drop delay_drop;
  631. struct mlx5_ib_dbg_cc_params *dbg_cc_params;
  632. /* protect the user_td */
  633. struct mutex lb_mutex;
  634. u32 user_td;
  635. u8 umr_fence;
  636. };
  637. static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
  638. {
  639. return container_of(mcq, struct mlx5_ib_cq, mcq);
  640. }
  641. static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
  642. {
  643. return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
  644. }
  645. static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
  646. {
  647. return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  648. }
  649. static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
  650. {
  651. return container_of(ibcq, struct mlx5_ib_cq, ibcq);
  652. }
  653. static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
  654. {
  655. return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
  656. }
  657. static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
  658. {
  659. return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
  660. }
  661. static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
  662. {
  663. return container_of(mmkey, struct mlx5_ib_mr, mmkey);
  664. }
  665. static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
  666. {
  667. return container_of(ibpd, struct mlx5_ib_pd, ibpd);
  668. }
  669. static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
  670. {
  671. return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
  672. }
  673. static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
  674. {
  675. return container_of(ibqp, struct mlx5_ib_qp, ibqp);
  676. }
  677. static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
  678. {
  679. return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
  680. }
  681. static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  682. {
  683. return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
  684. }
  685. static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
  686. {
  687. return container_of(msrq, struct mlx5_ib_srq, msrq);
  688. }
  689. static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
  690. {
  691. return container_of(ibmr, struct mlx5_ib_mr, ibmr);
  692. }
  693. static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
  694. {
  695. return container_of(ibmw, struct mlx5_ib_mw, ibmw);
  696. }
  697. int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
  698. struct mlx5_db *db);
  699. void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
  700. void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
  701. void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
  702. void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
  703. int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
  704. u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  705. const void *in_mad, void *response_mad);
  706. struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
  707. struct ib_udata *udata);
  708. int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
  709. int mlx5_ib_destroy_ah(struct ib_ah *ah);
  710. struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
  711. struct ib_srq_init_attr *init_attr,
  712. struct ib_udata *udata);
  713. int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  714. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
  715. int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
  716. int mlx5_ib_destroy_srq(struct ib_srq *srq);
  717. int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  718. struct ib_recv_wr **bad_wr);
  719. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  720. struct ib_qp_init_attr *init_attr,
  721. struct ib_udata *udata);
  722. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  723. int attr_mask, struct ib_udata *udata);
  724. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  725. struct ib_qp_init_attr *qp_init_attr);
  726. int mlx5_ib_destroy_qp(struct ib_qp *qp);
  727. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  728. struct ib_send_wr **bad_wr);
  729. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  730. struct ib_recv_wr **bad_wr);
  731. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
  732. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  733. void *buffer, u32 length,
  734. struct mlx5_ib_qp_base *base);
  735. struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
  736. const struct ib_cq_init_attr *attr,
  737. struct ib_ucontext *context,
  738. struct ib_udata *udata);
  739. int mlx5_ib_destroy_cq(struct ib_cq *cq);
  740. int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  741. int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
  742. int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
  743. int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
  744. struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
  745. struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  746. u64 virt_addr, int access_flags,
  747. struct ib_udata *udata);
  748. struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  749. struct ib_udata *udata);
  750. int mlx5_ib_dealloc_mw(struct ib_mw *mw);
  751. int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
  752. int page_shift, int flags);
  753. struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
  754. int access_flags);
  755. void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
  756. int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
  757. u64 length, u64 virt_addr, int access_flags,
  758. struct ib_pd *pd, struct ib_udata *udata);
  759. int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
  760. struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
  761. enum ib_mr_type mr_type,
  762. u32 max_num_sg);
  763. int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  764. unsigned int *sg_offset);
  765. int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  766. const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  767. const struct ib_mad_hdr *in, size_t in_mad_size,
  768. struct ib_mad_hdr *out, size_t *out_mad_size,
  769. u16 *out_mad_pkey_index);
  770. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  771. struct ib_ucontext *context,
  772. struct ib_udata *udata);
  773. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
  774. int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
  775. int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
  776. int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
  777. struct ib_smp *out_mad);
  778. int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
  779. __be64 *sys_image_guid);
  780. int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
  781. u16 *max_pkeys);
  782. int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
  783. u32 *vendor_id);
  784. int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
  785. int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
  786. int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
  787. u16 *pkey);
  788. int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
  789. union ib_gid *gid);
  790. int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
  791. struct ib_port_attr *props);
  792. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  793. struct ib_port_attr *props);
  794. int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
  795. void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
  796. void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
  797. unsigned long max_page_shift,
  798. int *count, int *shift,
  799. int *ncont, int *order);
  800. void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
  801. int page_shift, size_t offset, size_t num_pages,
  802. __be64 *pas, int access_flags);
  803. void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
  804. int page_shift, __be64 *pas, int access_flags);
  805. void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
  806. int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
  807. int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
  808. int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
  809. struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
  810. void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
  811. int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
  812. struct ib_mr_status *mr_status);
  813. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  814. struct ib_wq_init_attr *init_attr,
  815. struct ib_udata *udata);
  816. int mlx5_ib_destroy_wq(struct ib_wq *wq);
  817. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  818. u32 wq_attr_mask, struct ib_udata *udata);
  819. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  820. struct ib_rwq_ind_table_init_attr *init_attr,
  821. struct ib_udata *udata);
  822. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
  823. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  824. void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
  825. void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
  826. struct mlx5_pagefault *pfault);
  827. int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
  828. void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
  829. int __init mlx5_ib_odp_init(void);
  830. void mlx5_ib_odp_cleanup(void);
  831. void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
  832. unsigned long end);
  833. void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
  834. void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
  835. size_t nentries, struct mlx5_ib_mr *mr, int flags);
  836. #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
  837. static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
  838. {
  839. return;
  840. }
  841. static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
  842. static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
  843. static inline int mlx5_ib_odp_init(void) { return 0; }
  844. static inline void mlx5_ib_odp_cleanup(void) {}
  845. static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
  846. static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
  847. size_t nentries, struct mlx5_ib_mr *mr,
  848. int flags) {}
  849. #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
  850. int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
  851. u8 port, struct ifla_vf_info *info);
  852. int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
  853. u8 port, int state);
  854. int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
  855. u8 port, struct ifla_vf_stats *stats);
  856. int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
  857. u64 guid, int type);
  858. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  859. int index);
  860. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  861. int index, enum ib_gid_type *gid_type);
  862. void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
  863. int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
  864. /* GSI QP helper functions */
  865. struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
  866. struct ib_qp_init_attr *init_attr);
  867. int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
  868. int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
  869. int attr_mask);
  870. int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
  871. int qp_attr_mask,
  872. struct ib_qp_init_attr *qp_init_attr);
  873. int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
  874. struct ib_send_wr **bad_wr);
  875. int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
  876. struct ib_recv_wr **bad_wr);
  877. void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
  878. int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
  879. static inline void init_query_mad(struct ib_smp *mad)
  880. {
  881. mad->base_version = 1;
  882. mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  883. mad->class_version = 1;
  884. mad->method = IB_MGMT_METHOD_GET;
  885. }
  886. static inline u8 convert_access(int acc)
  887. {
  888. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  889. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  890. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  891. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  892. MLX5_PERM_LOCAL_READ;
  893. }
  894. static inline int is_qp1(enum ib_qp_type qp_type)
  895. {
  896. return qp_type == MLX5_IB_QPT_HW_GSI;
  897. }
  898. #define MLX5_MAX_UMR_SHIFT 16
  899. #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
  900. static inline u32 check_cq_create_flags(u32 flags)
  901. {
  902. /*
  903. * It returns non-zero value for unsupported CQ
  904. * create flags, otherwise it returns zero.
  905. */
  906. return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
  907. IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
  908. }
  909. static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
  910. u32 *user_index)
  911. {
  912. if (cqe_version) {
  913. if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
  914. (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
  915. return -EINVAL;
  916. *user_index = cmd_uidx;
  917. } else {
  918. *user_index = MLX5_IB_DEFAULT_UIDX;
  919. }
  920. return 0;
  921. }
  922. static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
  923. struct mlx5_ib_create_qp *ucmd,
  924. int inlen,
  925. u32 *user_index)
  926. {
  927. u8 cqe_version = ucontext->cqe_version;
  928. if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
  929. !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
  930. return 0;
  931. if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
  932. !!cqe_version))
  933. return -EINVAL;
  934. return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
  935. }
  936. static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
  937. struct mlx5_ib_create_srq *ucmd,
  938. int inlen,
  939. u32 *user_index)
  940. {
  941. u8 cqe_version = ucontext->cqe_version;
  942. if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
  943. !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
  944. return 0;
  945. if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
  946. !!cqe_version))
  947. return -EINVAL;
  948. return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
  949. }
  950. static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
  951. {
  952. return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  953. MLX5_UARS_IN_PAGE : 1;
  954. }
  955. static inline int get_num_uars(struct mlx5_ib_dev *dev,
  956. struct mlx5_bfreg_info *bfregi)
  957. {
  958. return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_sys_pages;
  959. }
  960. #endif /* MLX5_IB_H */