ad5064.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109
  1. /*
  2. * AD5024, AD5025, AD5044, AD5045, AD5064, AD5064-1, AD5065, AD5625, AD5625R,
  3. * AD5627, AD5627R, AD5628, AD5629R, AD5645R, AD5647R, AD5648, AD5665, AD5665R,
  4. * AD5666, AD5667, AD5667R, AD5668, AD5669R, LTC2606, LTC2607, LTC2609, LTC2616,
  5. * LTC2617, LTC2619, LTC2626, LTC2627, LTC2629, LTC2631, LTC2633, LTC2635
  6. * Digital to analog converters driver
  7. *
  8. * Copyright 2011 Analog Devices Inc.
  9. *
  10. * Licensed under the GPL-2.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/err.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spi/spi.h>
  17. #include <linux/i2c.h>
  18. #include <linux/slab.h>
  19. #include <linux/sysfs.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <asm/unaligned.h>
  22. #include <linux/iio/iio.h>
  23. #include <linux/iio/sysfs.h>
  24. #define AD5064_MAX_DAC_CHANNELS 8
  25. #define AD5064_MAX_VREFS 4
  26. #define AD5064_ADDR(x) ((x) << 20)
  27. #define AD5064_CMD(x) ((x) << 24)
  28. #define AD5064_ADDR_ALL_DAC 0xF
  29. #define AD5064_CMD_WRITE_INPUT_N 0x0
  30. #define AD5064_CMD_UPDATE_DAC_N 0x1
  31. #define AD5064_CMD_WRITE_INPUT_N_UPDATE_ALL 0x2
  32. #define AD5064_CMD_WRITE_INPUT_N_UPDATE_N 0x3
  33. #define AD5064_CMD_POWERDOWN_DAC 0x4
  34. #define AD5064_CMD_CLEAR 0x5
  35. #define AD5064_CMD_LDAC_MASK 0x6
  36. #define AD5064_CMD_RESET 0x7
  37. #define AD5064_CMD_CONFIG 0x8
  38. #define AD5064_CMD_RESET_V2 0x5
  39. #define AD5064_CMD_CONFIG_V2 0x7
  40. #define AD5064_CONFIG_DAISY_CHAIN_ENABLE BIT(1)
  41. #define AD5064_CONFIG_INT_VREF_ENABLE BIT(0)
  42. #define AD5064_LDAC_PWRDN_NONE 0x0
  43. #define AD5064_LDAC_PWRDN_1K 0x1
  44. #define AD5064_LDAC_PWRDN_100K 0x2
  45. #define AD5064_LDAC_PWRDN_3STATE 0x3
  46. /**
  47. * enum ad5064_regmap_type - Register layout variant
  48. * @AD5064_REGMAP_ADI: Old Analog Devices register map layout
  49. * @AD5064_REGMAP_ADI2: New Analog Devices register map layout
  50. * @AD5064_REGMAP_LTC: LTC register map layout
  51. */
  52. enum ad5064_regmap_type {
  53. AD5064_REGMAP_ADI,
  54. AD5064_REGMAP_ADI2,
  55. AD5064_REGMAP_LTC,
  56. };
  57. /**
  58. * struct ad5064_chip_info - chip specific information
  59. * @shared_vref: whether the vref supply is shared between channels
  60. * @internal_vref: internal reference voltage. 0 if the chip has no
  61. internal vref.
  62. * @channel: channel specification
  63. * @num_channels: number of channels
  64. * @regmap_type: register map layout variant
  65. */
  66. struct ad5064_chip_info {
  67. bool shared_vref;
  68. unsigned long internal_vref;
  69. const struct iio_chan_spec *channels;
  70. unsigned int num_channels;
  71. enum ad5064_regmap_type regmap_type;
  72. };
  73. struct ad5064_state;
  74. typedef int (*ad5064_write_func)(struct ad5064_state *st, unsigned int cmd,
  75. unsigned int addr, unsigned int val);
  76. /**
  77. * struct ad5064_state - driver instance specific data
  78. * @dev: the device for this driver instance
  79. * @chip_info: chip model specific constants, available modes etc
  80. * @vref_reg: vref supply regulators
  81. * @pwr_down: whether channel is powered down
  82. * @pwr_down_mode: channel's current power down mode
  83. * @dac_cache: current DAC raw value (chip does not support readback)
  84. * @use_internal_vref: set to true if the internal reference voltage should be
  85. * used.
  86. * @write: register write callback
  87. * @data: i2c/spi transfer buffers
  88. */
  89. struct ad5064_state {
  90. struct device *dev;
  91. const struct ad5064_chip_info *chip_info;
  92. struct regulator_bulk_data vref_reg[AD5064_MAX_VREFS];
  93. bool pwr_down[AD5064_MAX_DAC_CHANNELS];
  94. u8 pwr_down_mode[AD5064_MAX_DAC_CHANNELS];
  95. unsigned int dac_cache[AD5064_MAX_DAC_CHANNELS];
  96. bool use_internal_vref;
  97. ad5064_write_func write;
  98. /*
  99. * DMA (thus cache coherency maintenance) requires the
  100. * transfer buffers to live in their own cache lines.
  101. */
  102. union {
  103. u8 i2c[3];
  104. __be32 spi;
  105. } data ____cacheline_aligned;
  106. };
  107. enum ad5064_type {
  108. ID_AD5024,
  109. ID_AD5025,
  110. ID_AD5044,
  111. ID_AD5045,
  112. ID_AD5064,
  113. ID_AD5064_1,
  114. ID_AD5065,
  115. ID_AD5625,
  116. ID_AD5625R_1V25,
  117. ID_AD5625R_2V5,
  118. ID_AD5627,
  119. ID_AD5627R_1V25,
  120. ID_AD5627R_2V5,
  121. ID_AD5628_1,
  122. ID_AD5628_2,
  123. ID_AD5629_1,
  124. ID_AD5629_2,
  125. ID_AD5645R_1V25,
  126. ID_AD5645R_2V5,
  127. ID_AD5647R_1V25,
  128. ID_AD5647R_2V5,
  129. ID_AD5648_1,
  130. ID_AD5648_2,
  131. ID_AD5665,
  132. ID_AD5665R_1V25,
  133. ID_AD5665R_2V5,
  134. ID_AD5666_1,
  135. ID_AD5666_2,
  136. ID_AD5667,
  137. ID_AD5667R_1V25,
  138. ID_AD5667R_2V5,
  139. ID_AD5668_1,
  140. ID_AD5668_2,
  141. ID_AD5669_1,
  142. ID_AD5669_2,
  143. ID_LTC2606,
  144. ID_LTC2607,
  145. ID_LTC2609,
  146. ID_LTC2616,
  147. ID_LTC2617,
  148. ID_LTC2619,
  149. ID_LTC2626,
  150. ID_LTC2627,
  151. ID_LTC2629,
  152. ID_LTC2631_L12,
  153. ID_LTC2631_H12,
  154. ID_LTC2631_L10,
  155. ID_LTC2631_H10,
  156. ID_LTC2631_L8,
  157. ID_LTC2631_H8,
  158. ID_LTC2633_L12,
  159. ID_LTC2633_H12,
  160. ID_LTC2633_L10,
  161. ID_LTC2633_H10,
  162. ID_LTC2633_L8,
  163. ID_LTC2633_H8,
  164. ID_LTC2635_L12,
  165. ID_LTC2635_H12,
  166. ID_LTC2635_L10,
  167. ID_LTC2635_H10,
  168. ID_LTC2635_L8,
  169. ID_LTC2635_H8,
  170. };
  171. static int ad5064_write(struct ad5064_state *st, unsigned int cmd,
  172. unsigned int addr, unsigned int val, unsigned int shift)
  173. {
  174. val <<= shift;
  175. return st->write(st, cmd, addr, val);
  176. }
  177. static int ad5064_sync_powerdown_mode(struct ad5064_state *st,
  178. const struct iio_chan_spec *chan)
  179. {
  180. unsigned int val, address;
  181. unsigned int shift;
  182. int ret;
  183. if (st->chip_info->regmap_type == AD5064_REGMAP_LTC) {
  184. val = 0;
  185. address = chan->address;
  186. } else {
  187. if (st->chip_info->regmap_type == AD5064_REGMAP_ADI2)
  188. shift = 4;
  189. else
  190. shift = 8;
  191. val = (0x1 << chan->address);
  192. address = 0;
  193. if (st->pwr_down[chan->channel])
  194. val |= st->pwr_down_mode[chan->channel] << shift;
  195. }
  196. ret = ad5064_write(st, AD5064_CMD_POWERDOWN_DAC, address, val, 0);
  197. return ret;
  198. }
  199. static const char * const ad5064_powerdown_modes[] = {
  200. "1kohm_to_gnd",
  201. "100kohm_to_gnd",
  202. "three_state",
  203. };
  204. static const char * const ltc2617_powerdown_modes[] = {
  205. "90kohm_to_gnd",
  206. };
  207. static int ad5064_get_powerdown_mode(struct iio_dev *indio_dev,
  208. const struct iio_chan_spec *chan)
  209. {
  210. struct ad5064_state *st = iio_priv(indio_dev);
  211. return st->pwr_down_mode[chan->channel] - 1;
  212. }
  213. static int ad5064_set_powerdown_mode(struct iio_dev *indio_dev,
  214. const struct iio_chan_spec *chan, unsigned int mode)
  215. {
  216. struct ad5064_state *st = iio_priv(indio_dev);
  217. int ret;
  218. mutex_lock(&indio_dev->mlock);
  219. st->pwr_down_mode[chan->channel] = mode + 1;
  220. ret = ad5064_sync_powerdown_mode(st, chan);
  221. mutex_unlock(&indio_dev->mlock);
  222. return ret;
  223. }
  224. static const struct iio_enum ad5064_powerdown_mode_enum = {
  225. .items = ad5064_powerdown_modes,
  226. .num_items = ARRAY_SIZE(ad5064_powerdown_modes),
  227. .get = ad5064_get_powerdown_mode,
  228. .set = ad5064_set_powerdown_mode,
  229. };
  230. static const struct iio_enum ltc2617_powerdown_mode_enum = {
  231. .items = ltc2617_powerdown_modes,
  232. .num_items = ARRAY_SIZE(ltc2617_powerdown_modes),
  233. .get = ad5064_get_powerdown_mode,
  234. .set = ad5064_set_powerdown_mode,
  235. };
  236. static ssize_t ad5064_read_dac_powerdown(struct iio_dev *indio_dev,
  237. uintptr_t private, const struct iio_chan_spec *chan, char *buf)
  238. {
  239. struct ad5064_state *st = iio_priv(indio_dev);
  240. return sprintf(buf, "%d\n", st->pwr_down[chan->channel]);
  241. }
  242. static ssize_t ad5064_write_dac_powerdown(struct iio_dev *indio_dev,
  243. uintptr_t private, const struct iio_chan_spec *chan, const char *buf,
  244. size_t len)
  245. {
  246. struct ad5064_state *st = iio_priv(indio_dev);
  247. bool pwr_down;
  248. int ret;
  249. ret = strtobool(buf, &pwr_down);
  250. if (ret)
  251. return ret;
  252. mutex_lock(&indio_dev->mlock);
  253. st->pwr_down[chan->channel] = pwr_down;
  254. ret = ad5064_sync_powerdown_mode(st, chan);
  255. mutex_unlock(&indio_dev->mlock);
  256. return ret ? ret : len;
  257. }
  258. static int ad5064_get_vref(struct ad5064_state *st,
  259. struct iio_chan_spec const *chan)
  260. {
  261. unsigned int i;
  262. if (st->use_internal_vref)
  263. return st->chip_info->internal_vref;
  264. i = st->chip_info->shared_vref ? 0 : chan->channel;
  265. return regulator_get_voltage(st->vref_reg[i].consumer);
  266. }
  267. static int ad5064_read_raw(struct iio_dev *indio_dev,
  268. struct iio_chan_spec const *chan,
  269. int *val,
  270. int *val2,
  271. long m)
  272. {
  273. struct ad5064_state *st = iio_priv(indio_dev);
  274. int scale_uv;
  275. switch (m) {
  276. case IIO_CHAN_INFO_RAW:
  277. *val = st->dac_cache[chan->channel];
  278. return IIO_VAL_INT;
  279. case IIO_CHAN_INFO_SCALE:
  280. scale_uv = ad5064_get_vref(st, chan);
  281. if (scale_uv < 0)
  282. return scale_uv;
  283. *val = scale_uv / 1000;
  284. *val2 = chan->scan_type.realbits;
  285. return IIO_VAL_FRACTIONAL_LOG2;
  286. default:
  287. break;
  288. }
  289. return -EINVAL;
  290. }
  291. static int ad5064_write_raw(struct iio_dev *indio_dev,
  292. struct iio_chan_spec const *chan, int val, int val2, long mask)
  293. {
  294. struct ad5064_state *st = iio_priv(indio_dev);
  295. int ret;
  296. switch (mask) {
  297. case IIO_CHAN_INFO_RAW:
  298. if (val >= (1 << chan->scan_type.realbits) || val < 0)
  299. return -EINVAL;
  300. mutex_lock(&indio_dev->mlock);
  301. ret = ad5064_write(st, AD5064_CMD_WRITE_INPUT_N_UPDATE_N,
  302. chan->address, val, chan->scan_type.shift);
  303. if (ret == 0)
  304. st->dac_cache[chan->channel] = val;
  305. mutex_unlock(&indio_dev->mlock);
  306. break;
  307. default:
  308. ret = -EINVAL;
  309. }
  310. return ret;
  311. }
  312. static const struct iio_info ad5064_info = {
  313. .read_raw = ad5064_read_raw,
  314. .write_raw = ad5064_write_raw,
  315. .driver_module = THIS_MODULE,
  316. };
  317. static const struct iio_chan_spec_ext_info ad5064_ext_info[] = {
  318. {
  319. .name = "powerdown",
  320. .read = ad5064_read_dac_powerdown,
  321. .write = ad5064_write_dac_powerdown,
  322. .shared = IIO_SEPARATE,
  323. },
  324. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ad5064_powerdown_mode_enum),
  325. IIO_ENUM_AVAILABLE("powerdown_mode", &ad5064_powerdown_mode_enum),
  326. { },
  327. };
  328. static const struct iio_chan_spec_ext_info ltc2617_ext_info[] = {
  329. {
  330. .name = "powerdown",
  331. .read = ad5064_read_dac_powerdown,
  332. .write = ad5064_write_dac_powerdown,
  333. .shared = IIO_SEPARATE,
  334. },
  335. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ltc2617_powerdown_mode_enum),
  336. IIO_ENUM_AVAILABLE("powerdown_mode", &ltc2617_powerdown_mode_enum),
  337. { },
  338. };
  339. #define AD5064_CHANNEL(chan, addr, bits, _shift, _ext_info) { \
  340. .type = IIO_VOLTAGE, \
  341. .indexed = 1, \
  342. .output = 1, \
  343. .channel = (chan), \
  344. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  345. BIT(IIO_CHAN_INFO_SCALE), \
  346. .address = addr, \
  347. .scan_type = { \
  348. .sign = 'u', \
  349. .realbits = (bits), \
  350. .storagebits = 16, \
  351. .shift = (_shift), \
  352. }, \
  353. .ext_info = (_ext_info), \
  354. }
  355. #define DECLARE_AD5064_CHANNELS(name, bits, shift, ext_info) \
  356. const struct iio_chan_spec name[] = { \
  357. AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
  358. AD5064_CHANNEL(1, 1, bits, shift, ext_info), \
  359. AD5064_CHANNEL(2, 2, bits, shift, ext_info), \
  360. AD5064_CHANNEL(3, 3, bits, shift, ext_info), \
  361. AD5064_CHANNEL(4, 4, bits, shift, ext_info), \
  362. AD5064_CHANNEL(5, 5, bits, shift, ext_info), \
  363. AD5064_CHANNEL(6, 6, bits, shift, ext_info), \
  364. AD5064_CHANNEL(7, 7, bits, shift, ext_info), \
  365. }
  366. #define DECLARE_AD5065_CHANNELS(name, bits, shift, ext_info) \
  367. const struct iio_chan_spec name[] = { \
  368. AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
  369. AD5064_CHANNEL(1, 3, bits, shift, ext_info), \
  370. }
  371. static DECLARE_AD5064_CHANNELS(ad5024_channels, 12, 8, ad5064_ext_info);
  372. static DECLARE_AD5064_CHANNELS(ad5044_channels, 14, 6, ad5064_ext_info);
  373. static DECLARE_AD5064_CHANNELS(ad5064_channels, 16, 4, ad5064_ext_info);
  374. static DECLARE_AD5065_CHANNELS(ad5025_channels, 12, 8, ad5064_ext_info);
  375. static DECLARE_AD5065_CHANNELS(ad5045_channels, 14, 6, ad5064_ext_info);
  376. static DECLARE_AD5065_CHANNELS(ad5065_channels, 16, 4, ad5064_ext_info);
  377. static DECLARE_AD5064_CHANNELS(ad5629_channels, 12, 4, ad5064_ext_info);
  378. static DECLARE_AD5064_CHANNELS(ad5645_channels, 14, 2, ad5064_ext_info);
  379. static DECLARE_AD5064_CHANNELS(ad5669_channels, 16, 0, ad5064_ext_info);
  380. static DECLARE_AD5064_CHANNELS(ltc2607_channels, 16, 0, ltc2617_ext_info);
  381. static DECLARE_AD5064_CHANNELS(ltc2617_channels, 14, 2, ltc2617_ext_info);
  382. static DECLARE_AD5064_CHANNELS(ltc2627_channels, 12, 4, ltc2617_ext_info);
  383. #define ltc2631_12_channels ltc2627_channels
  384. static DECLARE_AD5064_CHANNELS(ltc2631_10_channels, 10, 6, ltc2617_ext_info);
  385. static DECLARE_AD5064_CHANNELS(ltc2631_8_channels, 8, 8, ltc2617_ext_info);
  386. #define LTC2631_INFO(vref, pchannels, nchannels) \
  387. { \
  388. .shared_vref = true, \
  389. .internal_vref = vref, \
  390. .channels = pchannels, \
  391. .num_channels = nchannels, \
  392. .regmap_type = AD5064_REGMAP_LTC, \
  393. }
  394. static const struct ad5064_chip_info ad5064_chip_info_tbl[] = {
  395. [ID_AD5024] = {
  396. .shared_vref = false,
  397. .channels = ad5024_channels,
  398. .num_channels = 4,
  399. .regmap_type = AD5064_REGMAP_ADI,
  400. },
  401. [ID_AD5025] = {
  402. .shared_vref = false,
  403. .channels = ad5025_channels,
  404. .num_channels = 2,
  405. .regmap_type = AD5064_REGMAP_ADI,
  406. },
  407. [ID_AD5044] = {
  408. .shared_vref = false,
  409. .channels = ad5044_channels,
  410. .num_channels = 4,
  411. .regmap_type = AD5064_REGMAP_ADI,
  412. },
  413. [ID_AD5045] = {
  414. .shared_vref = false,
  415. .channels = ad5045_channels,
  416. .num_channels = 2,
  417. .regmap_type = AD5064_REGMAP_ADI,
  418. },
  419. [ID_AD5064] = {
  420. .shared_vref = false,
  421. .channels = ad5064_channels,
  422. .num_channels = 4,
  423. .regmap_type = AD5064_REGMAP_ADI,
  424. },
  425. [ID_AD5064_1] = {
  426. .shared_vref = true,
  427. .channels = ad5064_channels,
  428. .num_channels = 4,
  429. .regmap_type = AD5064_REGMAP_ADI,
  430. },
  431. [ID_AD5065] = {
  432. .shared_vref = false,
  433. .channels = ad5065_channels,
  434. .num_channels = 2,
  435. .regmap_type = AD5064_REGMAP_ADI,
  436. },
  437. [ID_AD5625] = {
  438. .shared_vref = true,
  439. .channels = ad5629_channels,
  440. .num_channels = 4,
  441. .regmap_type = AD5064_REGMAP_ADI2
  442. },
  443. [ID_AD5625R_1V25] = {
  444. .shared_vref = true,
  445. .internal_vref = 1250000,
  446. .channels = ad5629_channels,
  447. .num_channels = 4,
  448. .regmap_type = AD5064_REGMAP_ADI2
  449. },
  450. [ID_AD5625R_2V5] = {
  451. .shared_vref = true,
  452. .internal_vref = 2500000,
  453. .channels = ad5629_channels,
  454. .num_channels = 4,
  455. .regmap_type = AD5064_REGMAP_ADI2
  456. },
  457. [ID_AD5627] = {
  458. .shared_vref = true,
  459. .channels = ad5629_channels,
  460. .num_channels = 2,
  461. .regmap_type = AD5064_REGMAP_ADI2
  462. },
  463. [ID_AD5627R_1V25] = {
  464. .shared_vref = true,
  465. .internal_vref = 1250000,
  466. .channels = ad5629_channels,
  467. .num_channels = 2,
  468. .regmap_type = AD5064_REGMAP_ADI2
  469. },
  470. [ID_AD5627R_2V5] = {
  471. .shared_vref = true,
  472. .internal_vref = 2500000,
  473. .channels = ad5629_channels,
  474. .num_channels = 2,
  475. .regmap_type = AD5064_REGMAP_ADI2
  476. },
  477. [ID_AD5628_1] = {
  478. .shared_vref = true,
  479. .internal_vref = 2500000,
  480. .channels = ad5024_channels,
  481. .num_channels = 8,
  482. .regmap_type = AD5064_REGMAP_ADI,
  483. },
  484. [ID_AD5628_2] = {
  485. .shared_vref = true,
  486. .internal_vref = 5000000,
  487. .channels = ad5024_channels,
  488. .num_channels = 8,
  489. .regmap_type = AD5064_REGMAP_ADI,
  490. },
  491. [ID_AD5629_1] = {
  492. .shared_vref = true,
  493. .internal_vref = 2500000,
  494. .channels = ad5629_channels,
  495. .num_channels = 8,
  496. .regmap_type = AD5064_REGMAP_ADI,
  497. },
  498. [ID_AD5629_2] = {
  499. .shared_vref = true,
  500. .internal_vref = 5000000,
  501. .channels = ad5629_channels,
  502. .num_channels = 8,
  503. .regmap_type = AD5064_REGMAP_ADI,
  504. },
  505. [ID_AD5645R_1V25] = {
  506. .shared_vref = true,
  507. .internal_vref = 1250000,
  508. .channels = ad5645_channels,
  509. .num_channels = 4,
  510. .regmap_type = AD5064_REGMAP_ADI2
  511. },
  512. [ID_AD5645R_2V5] = {
  513. .shared_vref = true,
  514. .internal_vref = 2500000,
  515. .channels = ad5645_channels,
  516. .num_channels = 4,
  517. .regmap_type = AD5064_REGMAP_ADI2
  518. },
  519. [ID_AD5647R_1V25] = {
  520. .shared_vref = true,
  521. .internal_vref = 1250000,
  522. .channels = ad5645_channels,
  523. .num_channels = 2,
  524. .regmap_type = AD5064_REGMAP_ADI2
  525. },
  526. [ID_AD5647R_2V5] = {
  527. .shared_vref = true,
  528. .internal_vref = 2500000,
  529. .channels = ad5645_channels,
  530. .num_channels = 2,
  531. .regmap_type = AD5064_REGMAP_ADI2
  532. },
  533. [ID_AD5648_1] = {
  534. .shared_vref = true,
  535. .internal_vref = 2500000,
  536. .channels = ad5044_channels,
  537. .num_channels = 8,
  538. .regmap_type = AD5064_REGMAP_ADI,
  539. },
  540. [ID_AD5648_2] = {
  541. .shared_vref = true,
  542. .internal_vref = 5000000,
  543. .channels = ad5044_channels,
  544. .num_channels = 8,
  545. .regmap_type = AD5064_REGMAP_ADI,
  546. },
  547. [ID_AD5665] = {
  548. .shared_vref = true,
  549. .channels = ad5669_channels,
  550. .num_channels = 4,
  551. .regmap_type = AD5064_REGMAP_ADI2
  552. },
  553. [ID_AD5665R_1V25] = {
  554. .shared_vref = true,
  555. .internal_vref = 1250000,
  556. .channels = ad5669_channels,
  557. .num_channels = 4,
  558. .regmap_type = AD5064_REGMAP_ADI2
  559. },
  560. [ID_AD5665R_2V5] = {
  561. .shared_vref = true,
  562. .internal_vref = 2500000,
  563. .channels = ad5669_channels,
  564. .num_channels = 4,
  565. .regmap_type = AD5064_REGMAP_ADI2
  566. },
  567. [ID_AD5666_1] = {
  568. .shared_vref = true,
  569. .internal_vref = 2500000,
  570. .channels = ad5064_channels,
  571. .num_channels = 4,
  572. .regmap_type = AD5064_REGMAP_ADI,
  573. },
  574. [ID_AD5666_2] = {
  575. .shared_vref = true,
  576. .internal_vref = 5000000,
  577. .channels = ad5064_channels,
  578. .num_channels = 4,
  579. .regmap_type = AD5064_REGMAP_ADI,
  580. },
  581. [ID_AD5667] = {
  582. .shared_vref = true,
  583. .channels = ad5669_channels,
  584. .num_channels = 2,
  585. .regmap_type = AD5064_REGMAP_ADI2
  586. },
  587. [ID_AD5667R_1V25] = {
  588. .shared_vref = true,
  589. .internal_vref = 1250000,
  590. .channels = ad5669_channels,
  591. .num_channels = 2,
  592. .regmap_type = AD5064_REGMAP_ADI2
  593. },
  594. [ID_AD5667R_2V5] = {
  595. .shared_vref = true,
  596. .internal_vref = 2500000,
  597. .channels = ad5669_channels,
  598. .num_channels = 2,
  599. .regmap_type = AD5064_REGMAP_ADI2
  600. },
  601. [ID_AD5668_1] = {
  602. .shared_vref = true,
  603. .internal_vref = 2500000,
  604. .channels = ad5064_channels,
  605. .num_channels = 8,
  606. .regmap_type = AD5064_REGMAP_ADI,
  607. },
  608. [ID_AD5668_2] = {
  609. .shared_vref = true,
  610. .internal_vref = 5000000,
  611. .channels = ad5064_channels,
  612. .num_channels = 8,
  613. .regmap_type = AD5064_REGMAP_ADI,
  614. },
  615. [ID_AD5669_1] = {
  616. .shared_vref = true,
  617. .internal_vref = 2500000,
  618. .channels = ad5669_channels,
  619. .num_channels = 8,
  620. .regmap_type = AD5064_REGMAP_ADI,
  621. },
  622. [ID_AD5669_2] = {
  623. .shared_vref = true,
  624. .internal_vref = 5000000,
  625. .channels = ad5669_channels,
  626. .num_channels = 8,
  627. .regmap_type = AD5064_REGMAP_ADI,
  628. },
  629. [ID_LTC2606] = {
  630. .shared_vref = true,
  631. .internal_vref = 0,
  632. .channels = ltc2607_channels,
  633. .num_channels = 1,
  634. .regmap_type = AD5064_REGMAP_LTC,
  635. },
  636. [ID_LTC2607] = {
  637. .shared_vref = true,
  638. .internal_vref = 0,
  639. .channels = ltc2607_channels,
  640. .num_channels = 2,
  641. .regmap_type = AD5064_REGMAP_LTC,
  642. },
  643. [ID_LTC2609] = {
  644. .shared_vref = false,
  645. .internal_vref = 0,
  646. .channels = ltc2607_channels,
  647. .num_channels = 4,
  648. .regmap_type = AD5064_REGMAP_LTC,
  649. },
  650. [ID_LTC2616] = {
  651. .shared_vref = true,
  652. .internal_vref = 0,
  653. .channels = ltc2617_channels,
  654. .num_channels = 1,
  655. .regmap_type = AD5064_REGMAP_LTC,
  656. },
  657. [ID_LTC2617] = {
  658. .shared_vref = true,
  659. .internal_vref = 0,
  660. .channels = ltc2617_channels,
  661. .num_channels = 2,
  662. .regmap_type = AD5064_REGMAP_LTC,
  663. },
  664. [ID_LTC2619] = {
  665. .shared_vref = false,
  666. .internal_vref = 0,
  667. .channels = ltc2617_channels,
  668. .num_channels = 4,
  669. .regmap_type = AD5064_REGMAP_LTC,
  670. },
  671. [ID_LTC2626] = {
  672. .shared_vref = true,
  673. .internal_vref = 0,
  674. .channels = ltc2627_channels,
  675. .num_channels = 1,
  676. .regmap_type = AD5064_REGMAP_LTC,
  677. },
  678. [ID_LTC2627] = {
  679. .shared_vref = true,
  680. .internal_vref = 0,
  681. .channels = ltc2627_channels,
  682. .num_channels = 2,
  683. .regmap_type = AD5064_REGMAP_LTC,
  684. },
  685. [ID_LTC2629] = {
  686. .shared_vref = false,
  687. .internal_vref = 0,
  688. .channels = ltc2627_channels,
  689. .num_channels = 4,
  690. .regmap_type = AD5064_REGMAP_LTC,
  691. },
  692. [ID_LTC2631_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 1),
  693. [ID_LTC2631_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 1),
  694. [ID_LTC2631_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 1),
  695. [ID_LTC2631_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 1),
  696. [ID_LTC2631_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 1),
  697. [ID_LTC2631_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 1),
  698. [ID_LTC2633_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 2),
  699. [ID_LTC2633_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 2),
  700. [ID_LTC2633_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 2),
  701. [ID_LTC2633_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 2),
  702. [ID_LTC2633_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 2),
  703. [ID_LTC2633_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 2),
  704. [ID_LTC2635_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 4),
  705. [ID_LTC2635_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 4),
  706. [ID_LTC2635_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 4),
  707. [ID_LTC2635_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 4),
  708. [ID_LTC2635_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 4),
  709. [ID_LTC2635_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 4),
  710. };
  711. static inline unsigned int ad5064_num_vref(struct ad5064_state *st)
  712. {
  713. return st->chip_info->shared_vref ? 1 : st->chip_info->num_channels;
  714. }
  715. static const char * const ad5064_vref_names[] = {
  716. "vrefA",
  717. "vrefB",
  718. "vrefC",
  719. "vrefD",
  720. };
  721. static const char * const ad5064_vref_name(struct ad5064_state *st,
  722. unsigned int vref)
  723. {
  724. return st->chip_info->shared_vref ? "vref" : ad5064_vref_names[vref];
  725. }
  726. static int ad5064_set_config(struct ad5064_state *st, unsigned int val)
  727. {
  728. unsigned int cmd;
  729. switch (st->chip_info->regmap_type) {
  730. case AD5064_REGMAP_ADI2:
  731. cmd = AD5064_CMD_CONFIG_V2;
  732. break;
  733. default:
  734. cmd = AD5064_CMD_CONFIG;
  735. break;
  736. }
  737. return ad5064_write(st, cmd, 0, val, 0);
  738. }
  739. static int ad5064_probe(struct device *dev, enum ad5064_type type,
  740. const char *name, ad5064_write_func write)
  741. {
  742. struct iio_dev *indio_dev;
  743. struct ad5064_state *st;
  744. unsigned int midscale;
  745. unsigned int i;
  746. int ret;
  747. indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
  748. if (indio_dev == NULL)
  749. return -ENOMEM;
  750. st = iio_priv(indio_dev);
  751. dev_set_drvdata(dev, indio_dev);
  752. st->chip_info = &ad5064_chip_info_tbl[type];
  753. st->dev = dev;
  754. st->write = write;
  755. for (i = 0; i < ad5064_num_vref(st); ++i)
  756. st->vref_reg[i].supply = ad5064_vref_name(st, i);
  757. ret = devm_regulator_bulk_get(dev, ad5064_num_vref(st),
  758. st->vref_reg);
  759. if (ret) {
  760. if (!st->chip_info->internal_vref)
  761. return ret;
  762. st->use_internal_vref = true;
  763. ret = ad5064_set_config(st, AD5064_CONFIG_INT_VREF_ENABLE);
  764. if (ret) {
  765. dev_err(dev, "Failed to enable internal vref: %d\n",
  766. ret);
  767. return ret;
  768. }
  769. } else {
  770. ret = regulator_bulk_enable(ad5064_num_vref(st), st->vref_reg);
  771. if (ret)
  772. return ret;
  773. }
  774. indio_dev->dev.parent = dev;
  775. indio_dev->name = name;
  776. indio_dev->info = &ad5064_info;
  777. indio_dev->modes = INDIO_DIRECT_MODE;
  778. indio_dev->channels = st->chip_info->channels;
  779. indio_dev->num_channels = st->chip_info->num_channels;
  780. midscale = (1 << indio_dev->channels[0].scan_type.realbits) / 2;
  781. for (i = 0; i < st->chip_info->num_channels; ++i) {
  782. st->pwr_down_mode[i] = AD5064_LDAC_PWRDN_1K;
  783. st->dac_cache[i] = midscale;
  784. }
  785. ret = iio_device_register(indio_dev);
  786. if (ret)
  787. goto error_disable_reg;
  788. return 0;
  789. error_disable_reg:
  790. if (!st->use_internal_vref)
  791. regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
  792. return ret;
  793. }
  794. static int ad5064_remove(struct device *dev)
  795. {
  796. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  797. struct ad5064_state *st = iio_priv(indio_dev);
  798. iio_device_unregister(indio_dev);
  799. if (!st->use_internal_vref)
  800. regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
  801. return 0;
  802. }
  803. #if IS_ENABLED(CONFIG_SPI_MASTER)
  804. static int ad5064_spi_write(struct ad5064_state *st, unsigned int cmd,
  805. unsigned int addr, unsigned int val)
  806. {
  807. struct spi_device *spi = to_spi_device(st->dev);
  808. st->data.spi = cpu_to_be32(AD5064_CMD(cmd) | AD5064_ADDR(addr) | val);
  809. return spi_write(spi, &st->data.spi, sizeof(st->data.spi));
  810. }
  811. static int ad5064_spi_probe(struct spi_device *spi)
  812. {
  813. const struct spi_device_id *id = spi_get_device_id(spi);
  814. return ad5064_probe(&spi->dev, id->driver_data, id->name,
  815. ad5064_spi_write);
  816. }
  817. static int ad5064_spi_remove(struct spi_device *spi)
  818. {
  819. return ad5064_remove(&spi->dev);
  820. }
  821. static const struct spi_device_id ad5064_spi_ids[] = {
  822. {"ad5024", ID_AD5024},
  823. {"ad5025", ID_AD5025},
  824. {"ad5044", ID_AD5044},
  825. {"ad5045", ID_AD5045},
  826. {"ad5064", ID_AD5064},
  827. {"ad5064-1", ID_AD5064_1},
  828. {"ad5065", ID_AD5065},
  829. {"ad5628-1", ID_AD5628_1},
  830. {"ad5628-2", ID_AD5628_2},
  831. {"ad5648-1", ID_AD5648_1},
  832. {"ad5648-2", ID_AD5648_2},
  833. {"ad5666-1", ID_AD5666_1},
  834. {"ad5666-2", ID_AD5666_2},
  835. {"ad5668-1", ID_AD5668_1},
  836. {"ad5668-2", ID_AD5668_2},
  837. {"ad5668-3", ID_AD5668_2}, /* similar enough to ad5668-2 */
  838. {}
  839. };
  840. MODULE_DEVICE_TABLE(spi, ad5064_spi_ids);
  841. static struct spi_driver ad5064_spi_driver = {
  842. .driver = {
  843. .name = "ad5064",
  844. },
  845. .probe = ad5064_spi_probe,
  846. .remove = ad5064_spi_remove,
  847. .id_table = ad5064_spi_ids,
  848. };
  849. static int __init ad5064_spi_register_driver(void)
  850. {
  851. return spi_register_driver(&ad5064_spi_driver);
  852. }
  853. static void ad5064_spi_unregister_driver(void)
  854. {
  855. spi_unregister_driver(&ad5064_spi_driver);
  856. }
  857. #else
  858. static inline int ad5064_spi_register_driver(void) { return 0; }
  859. static inline void ad5064_spi_unregister_driver(void) { }
  860. #endif
  861. #if IS_ENABLED(CONFIG_I2C)
  862. static int ad5064_i2c_write(struct ad5064_state *st, unsigned int cmd,
  863. unsigned int addr, unsigned int val)
  864. {
  865. struct i2c_client *i2c = to_i2c_client(st->dev);
  866. unsigned int cmd_shift;
  867. int ret;
  868. switch (st->chip_info->regmap_type) {
  869. case AD5064_REGMAP_ADI2:
  870. cmd_shift = 3;
  871. break;
  872. default:
  873. cmd_shift = 4;
  874. break;
  875. }
  876. st->data.i2c[0] = (cmd << cmd_shift) | addr;
  877. put_unaligned_be16(val, &st->data.i2c[1]);
  878. ret = i2c_master_send(i2c, st->data.i2c, 3);
  879. if (ret < 0)
  880. return ret;
  881. return 0;
  882. }
  883. static int ad5064_i2c_probe(struct i2c_client *i2c,
  884. const struct i2c_device_id *id)
  885. {
  886. return ad5064_probe(&i2c->dev, id->driver_data, id->name,
  887. ad5064_i2c_write);
  888. }
  889. static int ad5064_i2c_remove(struct i2c_client *i2c)
  890. {
  891. return ad5064_remove(&i2c->dev);
  892. }
  893. static const struct i2c_device_id ad5064_i2c_ids[] = {
  894. {"ad5625", ID_AD5625 },
  895. {"ad5625r-1v25", ID_AD5625R_1V25 },
  896. {"ad5625r-2v5", ID_AD5625R_2V5 },
  897. {"ad5627", ID_AD5627 },
  898. {"ad5627r-1v25", ID_AD5627R_1V25 },
  899. {"ad5627r-2v5", ID_AD5627R_2V5 },
  900. {"ad5629-1", ID_AD5629_1},
  901. {"ad5629-2", ID_AD5629_2},
  902. {"ad5629-3", ID_AD5629_2}, /* similar enough to ad5629-2 */
  903. {"ad5645r-1v25", ID_AD5645R_1V25 },
  904. {"ad5645r-2v5", ID_AD5645R_2V5 },
  905. {"ad5665", ID_AD5665 },
  906. {"ad5665r-1v25", ID_AD5665R_1V25 },
  907. {"ad5665r-2v5", ID_AD5665R_2V5 },
  908. {"ad5667", ID_AD5667 },
  909. {"ad5667r-1v25", ID_AD5667R_1V25 },
  910. {"ad5667r-2v5", ID_AD5667R_2V5 },
  911. {"ad5669-1", ID_AD5669_1},
  912. {"ad5669-2", ID_AD5669_2},
  913. {"ad5669-3", ID_AD5669_2}, /* similar enough to ad5669-2 */
  914. {"ltc2606", ID_LTC2606},
  915. {"ltc2607", ID_LTC2607},
  916. {"ltc2609", ID_LTC2609},
  917. {"ltc2616", ID_LTC2616},
  918. {"ltc2617", ID_LTC2617},
  919. {"ltc2619", ID_LTC2619},
  920. {"ltc2626", ID_LTC2626},
  921. {"ltc2627", ID_LTC2627},
  922. {"ltc2629", ID_LTC2629},
  923. {"ltc2631-l12", ID_LTC2631_L12},
  924. {"ltc2631-h12", ID_LTC2631_H12},
  925. {"ltc2631-l10", ID_LTC2631_L10},
  926. {"ltc2631-h10", ID_LTC2631_H10},
  927. {"ltc2631-l8", ID_LTC2631_L8},
  928. {"ltc2631-h8", ID_LTC2631_H8},
  929. {"ltc2633-l12", ID_LTC2633_L12},
  930. {"ltc2633-h12", ID_LTC2633_H12},
  931. {"ltc2633-l10", ID_LTC2633_L10},
  932. {"ltc2633-h10", ID_LTC2633_H10},
  933. {"ltc2633-l8", ID_LTC2633_L8},
  934. {"ltc2633-h8", ID_LTC2633_H8},
  935. {"ltc2635-l12", ID_LTC2635_L12},
  936. {"ltc2635-h12", ID_LTC2635_H12},
  937. {"ltc2635-l10", ID_LTC2635_L10},
  938. {"ltc2635-h10", ID_LTC2635_H10},
  939. {"ltc2635-l8", ID_LTC2635_L8},
  940. {"ltc2635-h8", ID_LTC2635_H8},
  941. {}
  942. };
  943. MODULE_DEVICE_TABLE(i2c, ad5064_i2c_ids);
  944. static struct i2c_driver ad5064_i2c_driver = {
  945. .driver = {
  946. .name = "ad5064",
  947. },
  948. .probe = ad5064_i2c_probe,
  949. .remove = ad5064_i2c_remove,
  950. .id_table = ad5064_i2c_ids,
  951. };
  952. static int __init ad5064_i2c_register_driver(void)
  953. {
  954. return i2c_add_driver(&ad5064_i2c_driver);
  955. }
  956. static void __exit ad5064_i2c_unregister_driver(void)
  957. {
  958. i2c_del_driver(&ad5064_i2c_driver);
  959. }
  960. #else
  961. static inline int ad5064_i2c_register_driver(void) { return 0; }
  962. static inline void ad5064_i2c_unregister_driver(void) { }
  963. #endif
  964. static int __init ad5064_init(void)
  965. {
  966. int ret;
  967. ret = ad5064_spi_register_driver();
  968. if (ret)
  969. return ret;
  970. ret = ad5064_i2c_register_driver();
  971. if (ret) {
  972. ad5064_spi_unregister_driver();
  973. return ret;
  974. }
  975. return 0;
  976. }
  977. module_init(ad5064_init);
  978. static void __exit ad5064_exit(void)
  979. {
  980. ad5064_i2c_unregister_driver();
  981. ad5064_spi_unregister_driver();
  982. }
  983. module_exit(ad5064_exit);
  984. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  985. MODULE_DESCRIPTION("Analog Devices AD5024 and similar multi-channel DACs");
  986. MODULE_LICENSE("GPL v2");