meson_saradc.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076
  1. /*
  2. * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
  3. *
  4. * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * You should have received a copy of the GNU General Public License
  11. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  12. */
  13. #include <linux/bitfield.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/iio/iio.h>
  19. #include <linux/module.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #define MESON_SAR_ADC_REG0 0x00
  28. #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
  29. #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
  30. #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
  31. #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
  32. #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
  33. #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
  34. #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
  35. #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
  36. #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
  37. #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
  38. #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
  39. #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
  40. #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
  41. #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
  42. #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
  43. #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
  44. #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
  45. #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
  46. #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
  47. #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
  48. #define MESON_SAR_ADC_CHAN_LIST 0x04
  49. #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
  50. #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
  51. (GENMASK(2, 0) << ((_chan) * 3))
  52. #define MESON_SAR_ADC_AVG_CNTL 0x08
  53. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
  54. (16 + ((_chan) * 2))
  55. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
  56. (GENMASK(17, 16) << ((_chan) * 2))
  57. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
  58. (0 + ((_chan) * 2))
  59. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
  60. (GENMASK(1, 0) << ((_chan) * 2))
  61. #define MESON_SAR_ADC_REG3 0x0c
  62. #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
  63. #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
  64. #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
  65. #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
  66. #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
  67. #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
  68. #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
  69. #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
  70. #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
  71. #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
  72. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
  73. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 5
  74. #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
  75. #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
  76. #define MESON_SAR_ADC_DELAY 0x10
  77. #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
  78. #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
  79. #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
  80. #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
  81. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
  82. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
  83. #define MESON_SAR_ADC_LAST_RD 0x14
  84. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
  85. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
  86. #define MESON_SAR_ADC_FIFO_RD 0x18
  87. #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
  88. #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
  89. #define MESON_SAR_ADC_AUX_SW 0x1c
  90. #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_MASK(_chan) \
  91. (GENMASK(10, 8) << (((_chan) - 2) * 2))
  92. #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
  93. #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
  94. #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
  95. #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
  96. #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
  97. #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
  98. #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
  99. #define MESON_SAR_ADC_CHAN_10_SW 0x20
  100. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
  101. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
  102. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
  103. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
  104. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
  105. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
  106. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
  107. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
  108. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
  109. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
  110. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
  111. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
  112. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
  113. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
  114. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
  115. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
  116. #define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
  117. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
  118. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
  119. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
  120. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
  121. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
  122. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
  123. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
  124. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
  125. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
  126. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
  127. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
  128. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
  129. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
  130. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
  131. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
  132. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
  133. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
  134. #define MESON_SAR_ADC_DELTA_10 0x28
  135. #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
  136. #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
  137. #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
  138. #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
  139. #define MESON_SAR_ADC_DELTA_10_TS_C_SHIFT 11
  140. #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
  141. #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
  142. #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
  143. /*
  144. * NOTE: registers from here are undocumented (the vendor Linux kernel driver
  145. * and u-boot source served as reference). These only seem to be relevant on
  146. * GXBB and newer.
  147. */
  148. #define MESON_SAR_ADC_REG11 0x2c
  149. #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
  150. #define MESON_SAR_ADC_REG13 0x34
  151. #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
  152. #define MESON_SAR_ADC_MAX_FIFO_SIZE 32
  153. #define MESON_SAR_ADC_TIMEOUT 100 /* ms */
  154. /* for use with IIO_VAL_INT_PLUS_MICRO */
  155. #define MILLION 1000000
  156. #define MESON_SAR_ADC_CHAN(_chan) { \
  157. .type = IIO_VOLTAGE, \
  158. .indexed = 1, \
  159. .channel = _chan, \
  160. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  161. BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
  162. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  163. BIT(IIO_CHAN_INFO_CALIBBIAS) | \
  164. BIT(IIO_CHAN_INFO_CALIBSCALE), \
  165. .datasheet_name = "SAR_ADC_CH"#_chan, \
  166. }
  167. /*
  168. * TODO: the hardware supports IIO_TEMP for channel 6 as well which is
  169. * currently not supported by this driver.
  170. */
  171. static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
  172. MESON_SAR_ADC_CHAN(0),
  173. MESON_SAR_ADC_CHAN(1),
  174. MESON_SAR_ADC_CHAN(2),
  175. MESON_SAR_ADC_CHAN(3),
  176. MESON_SAR_ADC_CHAN(4),
  177. MESON_SAR_ADC_CHAN(5),
  178. MESON_SAR_ADC_CHAN(6),
  179. MESON_SAR_ADC_CHAN(7),
  180. IIO_CHAN_SOFT_TIMESTAMP(8),
  181. };
  182. enum meson_sar_adc_avg_mode {
  183. NO_AVERAGING = 0x0,
  184. MEAN_AVERAGING = 0x1,
  185. MEDIAN_AVERAGING = 0x2,
  186. };
  187. enum meson_sar_adc_num_samples {
  188. ONE_SAMPLE = 0x0,
  189. TWO_SAMPLES = 0x1,
  190. FOUR_SAMPLES = 0x2,
  191. EIGHT_SAMPLES = 0x3,
  192. };
  193. enum meson_sar_adc_chan7_mux_sel {
  194. CHAN7_MUX_VSS = 0x0,
  195. CHAN7_MUX_VDD_DIV4 = 0x1,
  196. CHAN7_MUX_VDD_DIV2 = 0x2,
  197. CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
  198. CHAN7_MUX_VDD = 0x4,
  199. CHAN7_MUX_CH7_INPUT = 0x7,
  200. };
  201. struct meson_sar_adc_data {
  202. bool has_bl30_integration;
  203. unsigned int resolution;
  204. const char *name;
  205. };
  206. struct meson_sar_adc_priv {
  207. struct regmap *regmap;
  208. struct regulator *vref;
  209. const struct meson_sar_adc_data *data;
  210. struct clk *clkin;
  211. struct clk *core_clk;
  212. struct clk *sana_clk;
  213. struct clk *adc_sel_clk;
  214. struct clk *adc_clk;
  215. struct clk_gate clk_gate;
  216. struct clk *adc_div_clk;
  217. struct clk_divider clk_div;
  218. struct completion done;
  219. int calibbias;
  220. int calibscale;
  221. };
  222. static const struct regmap_config meson_sar_adc_regmap_config = {
  223. .reg_bits = 8,
  224. .val_bits = 32,
  225. .reg_stride = 4,
  226. .max_register = MESON_SAR_ADC_REG13,
  227. };
  228. static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
  229. {
  230. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  231. u32 regval;
  232. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  233. return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  234. }
  235. static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
  236. {
  237. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  238. int tmp;
  239. /* use val_calib = scale * val_raw + offset calibration function */
  240. tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
  241. return clamp(tmp, 0, (1 << priv->data->resolution) - 1);
  242. }
  243. static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
  244. {
  245. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  246. int regval, timeout = 10000;
  247. /*
  248. * NOTE: we need a small delay before reading the status, otherwise
  249. * the sample engine may not have started internally (which would
  250. * seem to us that sampling is already finished).
  251. */
  252. do {
  253. udelay(1);
  254. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  255. } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
  256. if (timeout < 0)
  257. return -ETIMEDOUT;
  258. return 0;
  259. }
  260. static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
  261. const struct iio_chan_spec *chan,
  262. int *val)
  263. {
  264. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  265. int regval, fifo_chan, fifo_val, count;
  266. if(!wait_for_completion_timeout(&priv->done,
  267. msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
  268. return -ETIMEDOUT;
  269. count = meson_sar_adc_get_fifo_count(indio_dev);
  270. if (count != 1) {
  271. dev_err(&indio_dev->dev,
  272. "ADC FIFO has %d element(s) instead of one\n", count);
  273. return -EINVAL;
  274. }
  275. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval);
  276. fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
  277. if (fifo_chan != chan->channel) {
  278. dev_err(&indio_dev->dev,
  279. "ADC FIFO entry belongs to channel %d instead of %d\n",
  280. fifo_chan, chan->channel);
  281. return -EINVAL;
  282. }
  283. fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
  284. fifo_val &= GENMASK(priv->data->resolution - 1, 0);
  285. *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
  286. return 0;
  287. }
  288. static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
  289. const struct iio_chan_spec *chan,
  290. enum meson_sar_adc_avg_mode mode,
  291. enum meson_sar_adc_num_samples samples)
  292. {
  293. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  294. int val, channel = chan->channel;
  295. val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(channel);
  296. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  297. MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(channel),
  298. val);
  299. val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(channel);
  300. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  301. MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(channel), val);
  302. }
  303. static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
  304. const struct iio_chan_spec *chan)
  305. {
  306. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  307. u32 regval;
  308. /*
  309. * the SAR ADC engine allows sampling multiple channels at the same
  310. * time. to keep it simple we're only working with one *internal*
  311. * channel, which starts counting at index 0 (which means: count = 1).
  312. */
  313. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
  314. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  315. MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
  316. /* map channel index 0 to the channel which we want to read */
  317. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
  318. chan->channel);
  319. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  320. MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
  321. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  322. chan->channel);
  323. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  324. MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  325. regval);
  326. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  327. chan->channel);
  328. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  329. MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  330. regval);
  331. if (chan->channel == 6)
  332. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
  333. MESON_SAR_ADC_DELTA_10_TEMP_SEL, 0);
  334. }
  335. static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
  336. enum meson_sar_adc_chan7_mux_sel sel)
  337. {
  338. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  339. u32 regval;
  340. regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
  341. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  342. MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
  343. usleep_range(10, 20);
  344. }
  345. static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
  346. {
  347. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  348. reinit_completion(&priv->done);
  349. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  350. MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
  351. MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
  352. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  353. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
  354. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
  355. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  356. MESON_SAR_ADC_REG0_SAMPLING_START,
  357. MESON_SAR_ADC_REG0_SAMPLING_START);
  358. }
  359. static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
  360. {
  361. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  362. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  363. MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
  364. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  365. MESON_SAR_ADC_REG0_SAMPLING_STOP,
  366. MESON_SAR_ADC_REG0_SAMPLING_STOP);
  367. /* wait until all modules are stopped */
  368. meson_sar_adc_wait_busy_clear(indio_dev);
  369. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  370. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
  371. }
  372. static int meson_sar_adc_lock(struct iio_dev *indio_dev)
  373. {
  374. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  375. int val, timeout = 10000;
  376. mutex_lock(&indio_dev->mlock);
  377. if (priv->data->has_bl30_integration) {
  378. /* prevent BL30 from using the SAR ADC while we are using it */
  379. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  380. MESON_SAR_ADC_DELAY_KERNEL_BUSY,
  381. MESON_SAR_ADC_DELAY_KERNEL_BUSY);
  382. /*
  383. * wait until BL30 releases it's lock (so we can use the SAR
  384. * ADC)
  385. */
  386. do {
  387. udelay(1);
  388. regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
  389. } while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
  390. if (timeout < 0)
  391. return -ETIMEDOUT;
  392. }
  393. return 0;
  394. }
  395. static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
  396. {
  397. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  398. if (priv->data->has_bl30_integration)
  399. /* allow BL30 to use the SAR ADC again */
  400. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  401. MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
  402. mutex_unlock(&indio_dev->mlock);
  403. }
  404. static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
  405. {
  406. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  407. unsigned int count, tmp;
  408. for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
  409. if (!meson_sar_adc_get_fifo_count(indio_dev))
  410. break;
  411. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
  412. }
  413. }
  414. static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
  415. const struct iio_chan_spec *chan,
  416. enum meson_sar_adc_avg_mode avg_mode,
  417. enum meson_sar_adc_num_samples avg_samples,
  418. int *val)
  419. {
  420. int ret;
  421. ret = meson_sar_adc_lock(indio_dev);
  422. if (ret)
  423. return ret;
  424. /* clear the FIFO to make sure we're not reading old values */
  425. meson_sar_adc_clear_fifo(indio_dev);
  426. meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
  427. meson_sar_adc_enable_channel(indio_dev, chan);
  428. meson_sar_adc_start_sample_engine(indio_dev);
  429. ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
  430. meson_sar_adc_stop_sample_engine(indio_dev);
  431. meson_sar_adc_unlock(indio_dev);
  432. if (ret) {
  433. dev_warn(indio_dev->dev.parent,
  434. "failed to read sample for channel %d: %d\n",
  435. chan->channel, ret);
  436. return ret;
  437. }
  438. return IIO_VAL_INT;
  439. }
  440. static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
  441. const struct iio_chan_spec *chan,
  442. int *val, int *val2, long mask)
  443. {
  444. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  445. int ret;
  446. switch (mask) {
  447. case IIO_CHAN_INFO_RAW:
  448. return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
  449. ONE_SAMPLE, val);
  450. break;
  451. case IIO_CHAN_INFO_AVERAGE_RAW:
  452. return meson_sar_adc_get_sample(indio_dev, chan,
  453. MEAN_AVERAGING, EIGHT_SAMPLES,
  454. val);
  455. break;
  456. case IIO_CHAN_INFO_SCALE:
  457. ret = regulator_get_voltage(priv->vref);
  458. if (ret < 0) {
  459. dev_err(indio_dev->dev.parent,
  460. "failed to get vref voltage: %d\n", ret);
  461. return ret;
  462. }
  463. *val = ret / 1000;
  464. *val2 = priv->data->resolution;
  465. return IIO_VAL_FRACTIONAL_LOG2;
  466. case IIO_CHAN_INFO_CALIBBIAS:
  467. *val = priv->calibbias;
  468. return IIO_VAL_INT;
  469. case IIO_CHAN_INFO_CALIBSCALE:
  470. *val = priv->calibscale / MILLION;
  471. *val2 = priv->calibscale % MILLION;
  472. return IIO_VAL_INT_PLUS_MICRO;
  473. default:
  474. return -EINVAL;
  475. }
  476. }
  477. static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
  478. void __iomem *base)
  479. {
  480. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  481. struct clk_init_data init;
  482. const char *clk_parents[1];
  483. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_div",
  484. indio_dev->dev.of_node);
  485. init.flags = 0;
  486. init.ops = &clk_divider_ops;
  487. clk_parents[0] = __clk_get_name(priv->clkin);
  488. init.parent_names = clk_parents;
  489. init.num_parents = 1;
  490. priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
  491. priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
  492. priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
  493. priv->clk_div.hw.init = &init;
  494. priv->clk_div.flags = 0;
  495. priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
  496. &priv->clk_div.hw);
  497. if (WARN_ON(IS_ERR(priv->adc_div_clk)))
  498. return PTR_ERR(priv->adc_div_clk);
  499. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_en",
  500. indio_dev->dev.of_node);
  501. init.flags = CLK_SET_RATE_PARENT;
  502. init.ops = &clk_gate_ops;
  503. clk_parents[0] = __clk_get_name(priv->adc_div_clk);
  504. init.parent_names = clk_parents;
  505. init.num_parents = 1;
  506. priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
  507. priv->clk_gate.bit_idx = fls(MESON_SAR_ADC_REG3_CLK_EN);
  508. priv->clk_gate.hw.init = &init;
  509. priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
  510. if (WARN_ON(IS_ERR(priv->adc_clk)))
  511. return PTR_ERR(priv->adc_clk);
  512. return 0;
  513. }
  514. static int meson_sar_adc_init(struct iio_dev *indio_dev)
  515. {
  516. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  517. int regval, ret;
  518. /*
  519. * make sure we start at CH7 input since the other muxes are only used
  520. * for internal calibration.
  521. */
  522. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  523. if (priv->data->has_bl30_integration) {
  524. /*
  525. * leave sampling delay and the input clocks as configured by
  526. * BL30 to make sure BL30 gets the values it expects when
  527. * reading the temperature sensor.
  528. */
  529. regmap_read(priv->regmap, MESON_SAR_ADC_REG3, &regval);
  530. if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
  531. return 0;
  532. }
  533. meson_sar_adc_stop_sample_engine(indio_dev);
  534. /* update the channel 6 MUX to select the temperature sensor */
  535. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  536. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL,
  537. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL);
  538. /* disable all channels by default */
  539. regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
  540. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  541. MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
  542. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  543. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
  544. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
  545. /* delay between two samples = (10+1) * 1uS */
  546. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  547. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  548. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
  549. 10));
  550. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  551. MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  552. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  553. 0));
  554. /* delay between two samples = (10+1) * 1uS */
  555. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  556. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  557. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  558. 10));
  559. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  560. MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  561. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  562. 1));
  563. ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
  564. if (ret) {
  565. dev_err(indio_dev->dev.parent,
  566. "failed to set adc parent to clkin\n");
  567. return ret;
  568. }
  569. ret = clk_set_rate(priv->adc_clk, 1200000);
  570. if (ret) {
  571. dev_err(indio_dev->dev.parent,
  572. "failed to set adc clock rate\n");
  573. return ret;
  574. }
  575. return 0;
  576. }
  577. static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
  578. {
  579. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  580. int ret;
  581. u32 regval;
  582. ret = meson_sar_adc_lock(indio_dev);
  583. if (ret)
  584. goto err_lock;
  585. ret = regulator_enable(priv->vref);
  586. if (ret < 0) {
  587. dev_err(indio_dev->dev.parent,
  588. "failed to enable vref regulator\n");
  589. goto err_vref;
  590. }
  591. ret = clk_prepare_enable(priv->core_clk);
  592. if (ret) {
  593. dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
  594. goto err_core_clk;
  595. }
  596. ret = clk_prepare_enable(priv->sana_clk);
  597. if (ret) {
  598. dev_err(indio_dev->dev.parent, "failed to enable sana clk\n");
  599. goto err_sana_clk;
  600. }
  601. regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
  602. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  603. MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  604. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  605. MESON_SAR_ADC_REG11_BANDGAP_EN,
  606. MESON_SAR_ADC_REG11_BANDGAP_EN);
  607. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  608. MESON_SAR_ADC_REG3_ADC_EN,
  609. MESON_SAR_ADC_REG3_ADC_EN);
  610. udelay(5);
  611. ret = clk_prepare_enable(priv->adc_clk);
  612. if (ret) {
  613. dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
  614. goto err_adc_clk;
  615. }
  616. meson_sar_adc_unlock(indio_dev);
  617. return 0;
  618. err_adc_clk:
  619. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  620. MESON_SAR_ADC_REG3_ADC_EN, 0);
  621. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  622. MESON_SAR_ADC_REG11_BANDGAP_EN, 0);
  623. clk_disable_unprepare(priv->sana_clk);
  624. err_sana_clk:
  625. clk_disable_unprepare(priv->core_clk);
  626. err_core_clk:
  627. regulator_disable(priv->vref);
  628. err_vref:
  629. meson_sar_adc_unlock(indio_dev);
  630. err_lock:
  631. return ret;
  632. }
  633. static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
  634. {
  635. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  636. int ret;
  637. ret = meson_sar_adc_lock(indio_dev);
  638. if (ret)
  639. return ret;
  640. clk_disable_unprepare(priv->adc_clk);
  641. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  642. MESON_SAR_ADC_REG3_ADC_EN, 0);
  643. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  644. MESON_SAR_ADC_REG11_BANDGAP_EN, 0);
  645. clk_disable_unprepare(priv->sana_clk);
  646. clk_disable_unprepare(priv->core_clk);
  647. regulator_disable(priv->vref);
  648. meson_sar_adc_unlock(indio_dev);
  649. return 0;
  650. }
  651. static irqreturn_t meson_sar_adc_irq(int irq, void *data)
  652. {
  653. struct iio_dev *indio_dev = data;
  654. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  655. unsigned int cnt, threshold;
  656. u32 regval;
  657. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  658. cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  659. threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  660. if (cnt < threshold)
  661. return IRQ_NONE;
  662. complete(&priv->done);
  663. return IRQ_HANDLED;
  664. }
  665. static int meson_sar_adc_calib(struct iio_dev *indio_dev)
  666. {
  667. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  668. int ret, nominal0, nominal1, value0, value1;
  669. /* use points 25% and 75% for calibration */
  670. nominal0 = (1 << priv->data->resolution) / 4;
  671. nominal1 = (1 << priv->data->resolution) * 3 / 4;
  672. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
  673. usleep_range(10, 20);
  674. ret = meson_sar_adc_get_sample(indio_dev,
  675. &meson_sar_adc_iio_channels[7],
  676. MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
  677. if (ret < 0)
  678. goto out;
  679. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
  680. usleep_range(10, 20);
  681. ret = meson_sar_adc_get_sample(indio_dev,
  682. &meson_sar_adc_iio_channels[7],
  683. MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
  684. if (ret < 0)
  685. goto out;
  686. if (value1 <= value0) {
  687. ret = -EINVAL;
  688. goto out;
  689. }
  690. priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
  691. value1 - value0);
  692. priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
  693. MILLION);
  694. ret = 0;
  695. out:
  696. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  697. return ret;
  698. }
  699. static const struct iio_info meson_sar_adc_iio_info = {
  700. .read_raw = meson_sar_adc_iio_info_read_raw,
  701. .driver_module = THIS_MODULE,
  702. };
  703. static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
  704. .has_bl30_integration = false,
  705. .resolution = 10,
  706. .name = "meson-meson8-saradc",
  707. };
  708. static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
  709. .has_bl30_integration = false,
  710. .resolution = 10,
  711. .name = "meson-meson8b-saradc",
  712. };
  713. static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
  714. .has_bl30_integration = true,
  715. .resolution = 10,
  716. .name = "meson-gxbb-saradc",
  717. };
  718. static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
  719. .has_bl30_integration = true,
  720. .resolution = 12,
  721. .name = "meson-gxl-saradc",
  722. };
  723. static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
  724. .has_bl30_integration = true,
  725. .resolution = 12,
  726. .name = "meson-gxm-saradc",
  727. };
  728. static const struct of_device_id meson_sar_adc_of_match[] = {
  729. {
  730. .compatible = "amlogic,meson8-saradc",
  731. .data = &meson_sar_adc_meson8_data,
  732. },
  733. {
  734. .compatible = "amlogic,meson8b-saradc",
  735. .data = &meson_sar_adc_meson8b_data,
  736. },
  737. {
  738. .compatible = "amlogic,meson-gxbb-saradc",
  739. .data = &meson_sar_adc_gxbb_data,
  740. }, {
  741. .compatible = "amlogic,meson-gxl-saradc",
  742. .data = &meson_sar_adc_gxl_data,
  743. }, {
  744. .compatible = "amlogic,meson-gxm-saradc",
  745. .data = &meson_sar_adc_gxm_data,
  746. },
  747. {},
  748. };
  749. MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
  750. static int meson_sar_adc_probe(struct platform_device *pdev)
  751. {
  752. struct meson_sar_adc_priv *priv;
  753. struct iio_dev *indio_dev;
  754. struct resource *res;
  755. void __iomem *base;
  756. const struct of_device_id *match;
  757. int irq, ret;
  758. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
  759. if (!indio_dev) {
  760. dev_err(&pdev->dev, "failed allocating iio device\n");
  761. return -ENOMEM;
  762. }
  763. priv = iio_priv(indio_dev);
  764. init_completion(&priv->done);
  765. match = of_match_device(meson_sar_adc_of_match, &pdev->dev);
  766. if (!match) {
  767. dev_err(&pdev->dev, "failed to match device\n");
  768. return -ENODEV;
  769. }
  770. priv->data = match->data;
  771. indio_dev->name = priv->data->name;
  772. indio_dev->dev.parent = &pdev->dev;
  773. indio_dev->dev.of_node = pdev->dev.of_node;
  774. indio_dev->modes = INDIO_DIRECT_MODE;
  775. indio_dev->info = &meson_sar_adc_iio_info;
  776. indio_dev->channels = meson_sar_adc_iio_channels;
  777. indio_dev->num_channels = ARRAY_SIZE(meson_sar_adc_iio_channels);
  778. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  779. base = devm_ioremap_resource(&pdev->dev, res);
  780. if (IS_ERR(base))
  781. return PTR_ERR(base);
  782. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  783. if (!irq)
  784. return -EINVAL;
  785. ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
  786. dev_name(&pdev->dev), indio_dev);
  787. if (ret)
  788. return ret;
  789. priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
  790. &meson_sar_adc_regmap_config);
  791. if (IS_ERR(priv->regmap))
  792. return PTR_ERR(priv->regmap);
  793. priv->clkin = devm_clk_get(&pdev->dev, "clkin");
  794. if (IS_ERR(priv->clkin)) {
  795. dev_err(&pdev->dev, "failed to get clkin\n");
  796. return PTR_ERR(priv->clkin);
  797. }
  798. priv->core_clk = devm_clk_get(&pdev->dev, "core");
  799. if (IS_ERR(priv->core_clk)) {
  800. dev_err(&pdev->dev, "failed to get core clk\n");
  801. return PTR_ERR(priv->core_clk);
  802. }
  803. priv->sana_clk = devm_clk_get(&pdev->dev, "sana");
  804. if (IS_ERR(priv->sana_clk)) {
  805. if (PTR_ERR(priv->sana_clk) == -ENOENT) {
  806. priv->sana_clk = NULL;
  807. } else {
  808. dev_err(&pdev->dev, "failed to get sana clk\n");
  809. return PTR_ERR(priv->sana_clk);
  810. }
  811. }
  812. priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
  813. if (IS_ERR(priv->adc_clk)) {
  814. if (PTR_ERR(priv->adc_clk) == -ENOENT) {
  815. priv->adc_clk = NULL;
  816. } else {
  817. dev_err(&pdev->dev, "failed to get adc clk\n");
  818. return PTR_ERR(priv->adc_clk);
  819. }
  820. }
  821. priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
  822. if (IS_ERR(priv->adc_sel_clk)) {
  823. if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
  824. priv->adc_sel_clk = NULL;
  825. } else {
  826. dev_err(&pdev->dev, "failed to get adc_sel clk\n");
  827. return PTR_ERR(priv->adc_sel_clk);
  828. }
  829. }
  830. /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
  831. if (!priv->adc_clk) {
  832. ret = meson_sar_adc_clk_init(indio_dev, base);
  833. if (ret)
  834. return ret;
  835. }
  836. priv->vref = devm_regulator_get(&pdev->dev, "vref");
  837. if (IS_ERR(priv->vref)) {
  838. dev_err(&pdev->dev, "failed to get vref regulator\n");
  839. return PTR_ERR(priv->vref);
  840. }
  841. priv->calibscale = MILLION;
  842. ret = meson_sar_adc_init(indio_dev);
  843. if (ret)
  844. goto err;
  845. ret = meson_sar_adc_hw_enable(indio_dev);
  846. if (ret)
  847. goto err;
  848. ret = meson_sar_adc_calib(indio_dev);
  849. if (ret)
  850. dev_warn(&pdev->dev, "calibration failed\n");
  851. platform_set_drvdata(pdev, indio_dev);
  852. ret = iio_device_register(indio_dev);
  853. if (ret)
  854. goto err_hw;
  855. return 0;
  856. err_hw:
  857. meson_sar_adc_hw_disable(indio_dev);
  858. err:
  859. return ret;
  860. }
  861. static int meson_sar_adc_remove(struct platform_device *pdev)
  862. {
  863. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  864. iio_device_unregister(indio_dev);
  865. return meson_sar_adc_hw_disable(indio_dev);
  866. }
  867. static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
  868. {
  869. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  870. return meson_sar_adc_hw_disable(indio_dev);
  871. }
  872. static int __maybe_unused meson_sar_adc_resume(struct device *dev)
  873. {
  874. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  875. return meson_sar_adc_hw_enable(indio_dev);
  876. }
  877. static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
  878. meson_sar_adc_suspend, meson_sar_adc_resume);
  879. static struct platform_driver meson_sar_adc_driver = {
  880. .probe = meson_sar_adc_probe,
  881. .remove = meson_sar_adc_remove,
  882. .driver = {
  883. .name = "meson-saradc",
  884. .of_match_table = meson_sar_adc_of_match,
  885. .pm = &meson_sar_adc_pm_ops,
  886. },
  887. };
  888. module_platform_driver(meson_sar_adc_driver);
  889. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  890. MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
  891. MODULE_LICENSE("GPL v2");