i2c-meson.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * I2C bus driver for Amlogic Meson SoCs
  3. *
  4. * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/completion.h>
  12. #include <linux/i2c.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/types.h>
  20. /* Meson I2C register map */
  21. #define REG_CTRL 0x00
  22. #define REG_SLAVE_ADDR 0x04
  23. #define REG_TOK_LIST0 0x08
  24. #define REG_TOK_LIST1 0x0c
  25. #define REG_TOK_WDATA0 0x10
  26. #define REG_TOK_WDATA1 0x14
  27. #define REG_TOK_RDATA0 0x18
  28. #define REG_TOK_RDATA1 0x1c
  29. /* Control register fields */
  30. #define REG_CTRL_START BIT(0)
  31. #define REG_CTRL_ACK_IGNORE BIT(1)
  32. #define REG_CTRL_STATUS BIT(2)
  33. #define REG_CTRL_ERROR BIT(3)
  34. #define REG_CTRL_CLKDIV_SHIFT 12
  35. #define REG_CTRL_CLKDIV_MASK GENMASK(21, 12)
  36. #define REG_CTRL_CLKDIVEXT_SHIFT 28
  37. #define REG_CTRL_CLKDIVEXT_MASK GENMASK(29, 28)
  38. #define I2C_TIMEOUT_MS 500
  39. enum {
  40. TOKEN_END = 0,
  41. TOKEN_START,
  42. TOKEN_SLAVE_ADDR_WRITE,
  43. TOKEN_SLAVE_ADDR_READ,
  44. TOKEN_DATA,
  45. TOKEN_DATA_LAST,
  46. TOKEN_STOP,
  47. };
  48. enum {
  49. STATE_IDLE,
  50. STATE_READ,
  51. STATE_WRITE,
  52. };
  53. /**
  54. * struct meson_i2c - Meson I2C device private data
  55. *
  56. * @adap: I2C adapter instance
  57. * @dev: Pointer to device structure
  58. * @regs: Base address of the device memory mapped registers
  59. * @clk: Pointer to clock structure
  60. * @irq: IRQ number
  61. * @msg: Pointer to the current I2C message
  62. * @state: Current state in the driver state machine
  63. * @last: Flag set for the last message in the transfer
  64. * @count: Number of bytes to be sent/received in current transfer
  65. * @pos: Current position in the send/receive buffer
  66. * @error: Flag set when an error is received
  67. * @lock: To avoid race conditions between irq handler and xfer code
  68. * @done: Completion used to wait for transfer termination
  69. * @tokens: Sequence of tokens to be written to the device
  70. * @num_tokens: Number of tokens
  71. */
  72. struct meson_i2c {
  73. struct i2c_adapter adap;
  74. struct device *dev;
  75. void __iomem *regs;
  76. struct clk *clk;
  77. struct i2c_msg *msg;
  78. int state;
  79. bool last;
  80. int count;
  81. int pos;
  82. int error;
  83. spinlock_t lock;
  84. struct completion done;
  85. u32 tokens[2];
  86. int num_tokens;
  87. };
  88. static void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask,
  89. u32 val)
  90. {
  91. u32 data;
  92. data = readl(i2c->regs + reg);
  93. data &= ~mask;
  94. data |= val & mask;
  95. writel(data, i2c->regs + reg);
  96. }
  97. static void meson_i2c_reset_tokens(struct meson_i2c *i2c)
  98. {
  99. i2c->tokens[0] = 0;
  100. i2c->tokens[1] = 0;
  101. i2c->num_tokens = 0;
  102. }
  103. static void meson_i2c_add_token(struct meson_i2c *i2c, int token)
  104. {
  105. if (i2c->num_tokens < 8)
  106. i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4);
  107. else
  108. i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4);
  109. i2c->num_tokens++;
  110. }
  111. static void meson_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
  112. {
  113. unsigned long clk_rate = clk_get_rate(i2c->clk);
  114. unsigned int div;
  115. div = DIV_ROUND_UP(clk_rate, freq * 4);
  116. /* clock divider has 12 bits */
  117. if (div >= (1 << 12)) {
  118. dev_err(i2c->dev, "requested bus frequency too low\n");
  119. div = (1 << 12) - 1;
  120. }
  121. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK,
  122. (div & GENMASK(9, 0)) << REG_CTRL_CLKDIV_SHIFT);
  123. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK,
  124. (div >> 10) << REG_CTRL_CLKDIVEXT_SHIFT);
  125. dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__,
  126. clk_rate, freq, div);
  127. }
  128. static void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len)
  129. {
  130. u32 rdata0, rdata1;
  131. int i;
  132. rdata0 = readl(i2c->regs + REG_TOK_RDATA0);
  133. rdata1 = readl(i2c->regs + REG_TOK_RDATA1);
  134. dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
  135. rdata0, rdata1, len);
  136. for (i = 0; i < min(4, len); i++)
  137. *buf++ = (rdata0 >> i * 8) & 0xff;
  138. for (i = 4; i < min(8, len); i++)
  139. *buf++ = (rdata1 >> (i - 4) * 8) & 0xff;
  140. }
  141. static void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len)
  142. {
  143. u32 wdata0 = 0, wdata1 = 0;
  144. int i;
  145. for (i = 0; i < min(4, len); i++)
  146. wdata0 |= *buf++ << (i * 8);
  147. for (i = 4; i < min(8, len); i++)
  148. wdata1 |= *buf++ << ((i - 4) * 8);
  149. writel(wdata0, i2c->regs + REG_TOK_WDATA0);
  150. writel(wdata1, i2c->regs + REG_TOK_WDATA1);
  151. dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
  152. wdata0, wdata1, len);
  153. }
  154. static void meson_i2c_prepare_xfer(struct meson_i2c *i2c)
  155. {
  156. bool write = !(i2c->msg->flags & I2C_M_RD);
  157. int i;
  158. i2c->count = min(i2c->msg->len - i2c->pos, 8);
  159. for (i = 0; i < i2c->count - 1; i++)
  160. meson_i2c_add_token(i2c, TOKEN_DATA);
  161. if (i2c->count) {
  162. if (write || i2c->pos + i2c->count < i2c->msg->len)
  163. meson_i2c_add_token(i2c, TOKEN_DATA);
  164. else
  165. meson_i2c_add_token(i2c, TOKEN_DATA_LAST);
  166. }
  167. if (write)
  168. meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
  169. if (i2c->last && i2c->pos + i2c->count >= i2c->msg->len)
  170. meson_i2c_add_token(i2c, TOKEN_STOP);
  171. writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0);
  172. writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1);
  173. }
  174. static irqreturn_t meson_i2c_irq(int irqno, void *dev_id)
  175. {
  176. struct meson_i2c *i2c = dev_id;
  177. unsigned int ctrl;
  178. spin_lock(&i2c->lock);
  179. meson_i2c_reset_tokens(i2c);
  180. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
  181. ctrl = readl(i2c->regs + REG_CTRL);
  182. dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n",
  183. i2c->state, i2c->pos, i2c->count, ctrl);
  184. if (i2c->state == STATE_IDLE) {
  185. spin_unlock(&i2c->lock);
  186. return IRQ_NONE;
  187. }
  188. if (ctrl & REG_CTRL_ERROR) {
  189. /*
  190. * The bit is set when the IGNORE_NAK bit is cleared
  191. * and the device didn't respond. In this case, the
  192. * I2C controller automatically generates a STOP
  193. * condition.
  194. */
  195. dev_dbg(i2c->dev, "error bit set\n");
  196. i2c->error = -ENXIO;
  197. i2c->state = STATE_IDLE;
  198. complete(&i2c->done);
  199. goto out;
  200. }
  201. if (i2c->state == STATE_READ && i2c->count)
  202. meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
  203. i2c->pos += i2c->count;
  204. if (i2c->pos >= i2c->msg->len) {
  205. i2c->state = STATE_IDLE;
  206. complete(&i2c->done);
  207. goto out;
  208. }
  209. /* Restart the processing */
  210. meson_i2c_prepare_xfer(i2c);
  211. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
  212. out:
  213. spin_unlock(&i2c->lock);
  214. return IRQ_HANDLED;
  215. }
  216. static void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg)
  217. {
  218. int token;
  219. token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ :
  220. TOKEN_SLAVE_ADDR_WRITE;
  221. writel(msg->addr << 1, i2c->regs + REG_SLAVE_ADDR);
  222. meson_i2c_add_token(i2c, TOKEN_START);
  223. meson_i2c_add_token(i2c, token);
  224. }
  225. static int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg,
  226. int last)
  227. {
  228. unsigned long time_left, flags;
  229. int ret = 0;
  230. i2c->msg = msg;
  231. i2c->last = last;
  232. i2c->pos = 0;
  233. i2c->count = 0;
  234. i2c->error = 0;
  235. meson_i2c_reset_tokens(i2c);
  236. flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0;
  237. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags);
  238. if (!(msg->flags & I2C_M_NOSTART))
  239. meson_i2c_do_start(i2c, msg);
  240. i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
  241. meson_i2c_prepare_xfer(i2c);
  242. reinit_completion(&i2c->done);
  243. /* Start the transfer */
  244. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
  245. time_left = msecs_to_jiffies(I2C_TIMEOUT_MS);
  246. time_left = wait_for_completion_timeout(&i2c->done, time_left);
  247. /*
  248. * Protect access to i2c struct and registers from interrupt
  249. * handlers triggered by a transfer terminated after the
  250. * timeout period
  251. */
  252. spin_lock_irqsave(&i2c->lock, flags);
  253. /* Abort any active operation */
  254. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
  255. if (!time_left) {
  256. i2c->state = STATE_IDLE;
  257. ret = -ETIMEDOUT;
  258. }
  259. if (i2c->error)
  260. ret = i2c->error;
  261. spin_unlock_irqrestore(&i2c->lock, flags);
  262. return ret;
  263. }
  264. static int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
  265. int num)
  266. {
  267. struct meson_i2c *i2c = adap->algo_data;
  268. int i, ret = 0;
  269. clk_enable(i2c->clk);
  270. for (i = 0; i < num; i++) {
  271. ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1);
  272. if (ret)
  273. break;
  274. }
  275. clk_disable(i2c->clk);
  276. return ret ?: i;
  277. }
  278. static u32 meson_i2c_func(struct i2c_adapter *adap)
  279. {
  280. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  281. }
  282. static const struct i2c_algorithm meson_i2c_algorithm = {
  283. .master_xfer = meson_i2c_xfer,
  284. .functionality = meson_i2c_func,
  285. };
  286. static int meson_i2c_probe(struct platform_device *pdev)
  287. {
  288. struct device_node *np = pdev->dev.of_node;
  289. struct meson_i2c *i2c;
  290. struct resource *mem;
  291. struct i2c_timings timings;
  292. int irq, ret = 0;
  293. i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL);
  294. if (!i2c)
  295. return -ENOMEM;
  296. i2c_parse_fw_timings(&pdev->dev, &timings, true);
  297. i2c->dev = &pdev->dev;
  298. platform_set_drvdata(pdev, i2c);
  299. spin_lock_init(&i2c->lock);
  300. init_completion(&i2c->done);
  301. i2c->clk = devm_clk_get(&pdev->dev, NULL);
  302. if (IS_ERR(i2c->clk)) {
  303. dev_err(&pdev->dev, "can't get device clock\n");
  304. return PTR_ERR(i2c->clk);
  305. }
  306. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  307. i2c->regs = devm_ioremap_resource(&pdev->dev, mem);
  308. if (IS_ERR(i2c->regs))
  309. return PTR_ERR(i2c->regs);
  310. irq = platform_get_irq(pdev, 0);
  311. if (irq < 0) {
  312. dev_err(&pdev->dev, "can't find IRQ\n");
  313. return irq;
  314. }
  315. ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c);
  316. if (ret < 0) {
  317. dev_err(&pdev->dev, "can't request IRQ\n");
  318. return ret;
  319. }
  320. ret = clk_prepare(i2c->clk);
  321. if (ret < 0) {
  322. dev_err(&pdev->dev, "can't prepare clock\n");
  323. return ret;
  324. }
  325. strlcpy(i2c->adap.name, "Meson I2C adapter",
  326. sizeof(i2c->adap.name));
  327. i2c->adap.owner = THIS_MODULE;
  328. i2c->adap.algo = &meson_i2c_algorithm;
  329. i2c->adap.dev.parent = &pdev->dev;
  330. i2c->adap.dev.of_node = np;
  331. i2c->adap.algo_data = i2c;
  332. /*
  333. * A transfer is triggered when START bit changes from 0 to 1.
  334. * Ensure that the bit is set to 0 after probe
  335. */
  336. meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
  337. ret = i2c_add_adapter(&i2c->adap);
  338. if (ret < 0) {
  339. clk_unprepare(i2c->clk);
  340. return ret;
  341. }
  342. meson_i2c_set_clk_div(i2c, timings.bus_freq_hz);
  343. return 0;
  344. }
  345. static int meson_i2c_remove(struct platform_device *pdev)
  346. {
  347. struct meson_i2c *i2c = platform_get_drvdata(pdev);
  348. i2c_del_adapter(&i2c->adap);
  349. clk_unprepare(i2c->clk);
  350. return 0;
  351. }
  352. static const struct of_device_id meson_i2c_match[] = {
  353. { .compatible = "amlogic,meson6-i2c" },
  354. { .compatible = "amlogic,meson-gxbb-i2c" },
  355. { },
  356. };
  357. MODULE_DEVICE_TABLE(of, meson_i2c_match);
  358. static struct platform_driver meson_i2c_driver = {
  359. .probe = meson_i2c_probe,
  360. .remove = meson_i2c_remove,
  361. .driver = {
  362. .name = "meson-i2c",
  363. .of_match_table = meson_i2c_match,
  364. },
  365. };
  366. module_platform_driver(meson_i2c_driver);
  367. MODULE_DESCRIPTION("Amlogic Meson I2C Bus driver");
  368. MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
  369. MODULE_LICENSE("GPL v2");