i2c-cht-wc.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * Intel CHT Whiskey Cove PMIC I2C Master driver
  3. * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
  4. *
  5. * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
  6. * Copyright (C) 2011 - 2014 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License version
  10. * 2 as published by the Free Software Foundation, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/completion.h>
  19. #include <linux/delay.h>
  20. #include <linux/i2c.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/mfd/intel_soc_pmic.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #define CHT_WC_I2C_CTRL 0x5e24
  29. #define CHT_WC_I2C_CTRL_WR BIT(0)
  30. #define CHT_WC_I2C_CTRL_RD BIT(1)
  31. #define CHT_WC_I2C_CLIENT_ADDR 0x5e25
  32. #define CHT_WC_I2C_REG_OFFSET 0x5e26
  33. #define CHT_WC_I2C_WRDATA 0x5e27
  34. #define CHT_WC_I2C_RDDATA 0x5e28
  35. #define CHT_WC_EXTCHGRIRQ 0x6e0a
  36. #define CHT_WC_EXTCHGRIRQ_CLIENT_IRQ BIT(0)
  37. #define CHT_WC_EXTCHGRIRQ_WRITE_IRQ BIT(1)
  38. #define CHT_WC_EXTCHGRIRQ_READ_IRQ BIT(2)
  39. #define CHT_WC_EXTCHGRIRQ_NACK_IRQ BIT(3)
  40. #define CHT_WC_EXTCHGRIRQ_ADAP_IRQMASK ((u8)GENMASK(3, 1))
  41. #define CHT_WC_EXTCHGRIRQ_MSK 0x6e17
  42. struct cht_wc_i2c_adap {
  43. struct i2c_adapter adapter;
  44. wait_queue_head_t wait;
  45. struct irq_chip irqchip;
  46. struct mutex adap_lock;
  47. struct mutex irqchip_lock;
  48. struct regmap *regmap;
  49. struct irq_domain *irq_domain;
  50. struct i2c_client *client;
  51. int client_irq;
  52. u8 irq_mask;
  53. u8 old_irq_mask;
  54. int read_data;
  55. bool io_error;
  56. bool done;
  57. };
  58. static irqreturn_t cht_wc_i2c_adap_thread_handler(int id, void *data)
  59. {
  60. struct cht_wc_i2c_adap *adap = data;
  61. int ret, reg;
  62. mutex_lock(&adap->adap_lock);
  63. /* Read IRQs */
  64. ret = regmap_read(adap->regmap, CHT_WC_EXTCHGRIRQ, &reg);
  65. if (ret) {
  66. dev_err(&adap->adapter.dev, "Error reading extchgrirq reg\n");
  67. mutex_unlock(&adap->adap_lock);
  68. return IRQ_NONE;
  69. }
  70. reg &= ~adap->irq_mask;
  71. /* Reads must be acked after reading the received data. */
  72. ret = regmap_read(adap->regmap, CHT_WC_I2C_RDDATA, &adap->read_data);
  73. if (ret)
  74. adap->io_error = true;
  75. /*
  76. * Immediately ack IRQs, so that if new IRQs arrives while we're
  77. * handling the previous ones our irq will re-trigger when we're done.
  78. */
  79. ret = regmap_write(adap->regmap, CHT_WC_EXTCHGRIRQ, reg);
  80. if (ret)
  81. dev_err(&adap->adapter.dev, "Error writing extchgrirq reg\n");
  82. if (reg & CHT_WC_EXTCHGRIRQ_ADAP_IRQMASK) {
  83. adap->io_error |= !!(reg & CHT_WC_EXTCHGRIRQ_NACK_IRQ);
  84. adap->done = true;
  85. }
  86. mutex_unlock(&adap->adap_lock);
  87. if (reg & CHT_WC_EXTCHGRIRQ_ADAP_IRQMASK)
  88. wake_up(&adap->wait);
  89. /*
  90. * Do NOT use handle_nested_irq here, the client irq handler will
  91. * likely want to do i2c transfers and the i2c controller uses this
  92. * interrupt handler as well, so running the client irq handler from
  93. * this thread will cause things to lock up.
  94. */
  95. if (reg & CHT_WC_EXTCHGRIRQ_CLIENT_IRQ) {
  96. /*
  97. * generic_handle_irq expects local IRQs to be disabled
  98. * as normally it is called from interrupt context.
  99. */
  100. local_irq_disable();
  101. generic_handle_irq(adap->client_irq);
  102. local_irq_enable();
  103. }
  104. return IRQ_HANDLED;
  105. }
  106. static u32 cht_wc_i2c_adap_master_func(struct i2c_adapter *adap)
  107. {
  108. /* This i2c adapter only supports SMBUS byte transfers */
  109. return I2C_FUNC_SMBUS_BYTE_DATA;
  110. }
  111. static int cht_wc_i2c_adap_smbus_xfer(struct i2c_adapter *_adap, u16 addr,
  112. unsigned short flags, char read_write,
  113. u8 command, int size,
  114. union i2c_smbus_data *data)
  115. {
  116. struct cht_wc_i2c_adap *adap = i2c_get_adapdata(_adap);
  117. int ret;
  118. mutex_lock(&adap->adap_lock);
  119. adap->io_error = false;
  120. adap->done = false;
  121. mutex_unlock(&adap->adap_lock);
  122. ret = regmap_write(adap->regmap, CHT_WC_I2C_CLIENT_ADDR, addr);
  123. if (ret)
  124. return ret;
  125. if (read_write == I2C_SMBUS_WRITE) {
  126. ret = regmap_write(adap->regmap, CHT_WC_I2C_WRDATA, data->byte);
  127. if (ret)
  128. return ret;
  129. }
  130. ret = regmap_write(adap->regmap, CHT_WC_I2C_REG_OFFSET, command);
  131. if (ret)
  132. return ret;
  133. ret = regmap_write(adap->regmap, CHT_WC_I2C_CTRL,
  134. (read_write == I2C_SMBUS_WRITE) ?
  135. CHT_WC_I2C_CTRL_WR : CHT_WC_I2C_CTRL_RD);
  136. if (ret)
  137. return ret;
  138. ret = wait_event_timeout(adap->wait, adap->done, msecs_to_jiffies(30));
  139. if (ret == 0) {
  140. /*
  141. * The CHT GPIO controller serializes all IRQs, sometimes
  142. * causing significant delays, check status manually.
  143. */
  144. cht_wc_i2c_adap_thread_handler(0, adap);
  145. if (!adap->done)
  146. return -ETIMEDOUT;
  147. }
  148. ret = 0;
  149. mutex_lock(&adap->adap_lock);
  150. if (adap->io_error)
  151. ret = -EIO;
  152. else if (read_write == I2C_SMBUS_READ)
  153. data->byte = adap->read_data;
  154. mutex_unlock(&adap->adap_lock);
  155. return ret;
  156. }
  157. static const struct i2c_algorithm cht_wc_i2c_adap_algo = {
  158. .functionality = cht_wc_i2c_adap_master_func,
  159. .smbus_xfer = cht_wc_i2c_adap_smbus_xfer,
  160. };
  161. /**** irqchip for the client connected to the extchgr i2c adapter ****/
  162. static void cht_wc_i2c_irq_lock(struct irq_data *data)
  163. {
  164. struct cht_wc_i2c_adap *adap = irq_data_get_irq_chip_data(data);
  165. mutex_lock(&adap->irqchip_lock);
  166. }
  167. static void cht_wc_i2c_irq_sync_unlock(struct irq_data *data)
  168. {
  169. struct cht_wc_i2c_adap *adap = irq_data_get_irq_chip_data(data);
  170. int ret;
  171. if (adap->irq_mask != adap->old_irq_mask) {
  172. ret = regmap_write(adap->regmap, CHT_WC_EXTCHGRIRQ_MSK,
  173. adap->irq_mask);
  174. if (ret == 0)
  175. adap->old_irq_mask = adap->irq_mask;
  176. else
  177. dev_err(&adap->adapter.dev, "Error writing EXTCHGRIRQ_MSK\n");
  178. }
  179. mutex_unlock(&adap->irqchip_lock);
  180. }
  181. static void cht_wc_i2c_irq_enable(struct irq_data *data)
  182. {
  183. struct cht_wc_i2c_adap *adap = irq_data_get_irq_chip_data(data);
  184. adap->irq_mask &= ~CHT_WC_EXTCHGRIRQ_CLIENT_IRQ;
  185. }
  186. static void cht_wc_i2c_irq_disable(struct irq_data *data)
  187. {
  188. struct cht_wc_i2c_adap *adap = irq_data_get_irq_chip_data(data);
  189. adap->irq_mask |= CHT_WC_EXTCHGRIRQ_CLIENT_IRQ;
  190. }
  191. static const struct irq_chip cht_wc_i2c_irq_chip = {
  192. .irq_bus_lock = cht_wc_i2c_irq_lock,
  193. .irq_bus_sync_unlock = cht_wc_i2c_irq_sync_unlock,
  194. .irq_disable = cht_wc_i2c_irq_disable,
  195. .irq_enable = cht_wc_i2c_irq_enable,
  196. .name = "cht_wc_ext_chrg_irq_chip",
  197. };
  198. static const struct property_entry bq24190_props[] = {
  199. PROPERTY_ENTRY_STRING("extcon-name", "cht_wcove_pwrsrc"),
  200. PROPERTY_ENTRY_BOOL("omit-battery-class"),
  201. PROPERTY_ENTRY_BOOL("disable-reset"),
  202. { }
  203. };
  204. static int cht_wc_i2c_adap_i2c_probe(struct platform_device *pdev)
  205. {
  206. struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
  207. struct cht_wc_i2c_adap *adap;
  208. struct i2c_board_info board_info = {
  209. .type = "bq24190",
  210. .addr = 0x6b,
  211. .properties = bq24190_props,
  212. };
  213. int ret, reg, irq;
  214. irq = platform_get_irq(pdev, 0);
  215. if (irq < 0) {
  216. dev_err(&pdev->dev, "Error missing irq resource\n");
  217. return -EINVAL;
  218. }
  219. adap = devm_kzalloc(&pdev->dev, sizeof(*adap), GFP_KERNEL);
  220. if (!adap)
  221. return -ENOMEM;
  222. init_waitqueue_head(&adap->wait);
  223. mutex_init(&adap->adap_lock);
  224. mutex_init(&adap->irqchip_lock);
  225. adap->irqchip = cht_wc_i2c_irq_chip;
  226. adap->regmap = pmic->regmap;
  227. adap->adapter.owner = THIS_MODULE;
  228. adap->adapter.class = I2C_CLASS_HWMON;
  229. adap->adapter.algo = &cht_wc_i2c_adap_algo;
  230. strlcpy(adap->adapter.name, "PMIC I2C Adapter",
  231. sizeof(adap->adapter.name));
  232. adap->adapter.dev.parent = &pdev->dev;
  233. /* Clear and activate i2c-adapter interrupts, disable client IRQ */
  234. adap->old_irq_mask = adap->irq_mask = ~CHT_WC_EXTCHGRIRQ_ADAP_IRQMASK;
  235. ret = regmap_read(adap->regmap, CHT_WC_I2C_RDDATA, &reg);
  236. if (ret)
  237. return ret;
  238. ret = regmap_write(adap->regmap, CHT_WC_EXTCHGRIRQ, ~adap->irq_mask);
  239. if (ret)
  240. return ret;
  241. ret = regmap_write(adap->regmap, CHT_WC_EXTCHGRIRQ_MSK, adap->irq_mask);
  242. if (ret)
  243. return ret;
  244. /* Alloc and register client IRQ */
  245. adap->irq_domain = irq_domain_add_linear(pdev->dev.of_node, 1,
  246. &irq_domain_simple_ops, NULL);
  247. if (!adap->irq_domain)
  248. return -ENOMEM;
  249. adap->client_irq = irq_create_mapping(adap->irq_domain, 0);
  250. if (!adap->client_irq) {
  251. ret = -ENOMEM;
  252. goto remove_irq_domain;
  253. }
  254. irq_set_chip_data(adap->client_irq, adap);
  255. irq_set_chip_and_handler(adap->client_irq, &adap->irqchip,
  256. handle_simple_irq);
  257. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  258. cht_wc_i2c_adap_thread_handler,
  259. IRQF_ONESHOT, "PMIC I2C Adapter", adap);
  260. if (ret)
  261. goto remove_irq_domain;
  262. i2c_set_adapdata(&adap->adapter, adap);
  263. ret = i2c_add_adapter(&adap->adapter);
  264. if (ret)
  265. goto remove_irq_domain;
  266. board_info.irq = adap->client_irq;
  267. adap->client = i2c_new_device(&adap->adapter, &board_info);
  268. if (!adap->client) {
  269. ret = -ENOMEM;
  270. goto del_adapter;
  271. }
  272. platform_set_drvdata(pdev, adap);
  273. return 0;
  274. del_adapter:
  275. i2c_del_adapter(&adap->adapter);
  276. remove_irq_domain:
  277. irq_domain_remove(adap->irq_domain);
  278. return ret;
  279. }
  280. static int cht_wc_i2c_adap_i2c_remove(struct platform_device *pdev)
  281. {
  282. struct cht_wc_i2c_adap *adap = platform_get_drvdata(pdev);
  283. i2c_unregister_device(adap->client);
  284. i2c_del_adapter(&adap->adapter);
  285. irq_domain_remove(adap->irq_domain);
  286. return 0;
  287. }
  288. static struct platform_device_id cht_wc_i2c_adap_id_table[] = {
  289. { .name = "cht_wcove_ext_chgr" },
  290. {},
  291. };
  292. MODULE_DEVICE_TABLE(platform, cht_wc_i2c_adap_id_table);
  293. static struct platform_driver cht_wc_i2c_adap_driver = {
  294. .probe = cht_wc_i2c_adap_i2c_probe,
  295. .remove = cht_wc_i2c_adap_i2c_remove,
  296. .driver = {
  297. .name = "cht_wcove_ext_chgr",
  298. },
  299. .id_table = cht_wc_i2c_adap_id_table,
  300. };
  301. module_platform_driver(cht_wc_i2c_adap_driver);
  302. MODULE_DESCRIPTION("Intel CHT Whiskey Cove PMIC I2C Master driver");
  303. MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
  304. MODULE_LICENSE("GPL");