coresight-tmc.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Copyright(C) 2015 Linaro Limited. All rights reserved.
  3. * Author: Mathieu Poirier <mathieu.poirier@linaro.org>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef _CORESIGHT_TMC_H
  18. #define _CORESIGHT_TMC_H
  19. #include <linux/miscdevice.h>
  20. #define TMC_RSZ 0x004
  21. #define TMC_STS 0x00c
  22. #define TMC_RRD 0x010
  23. #define TMC_RRP 0x014
  24. #define TMC_RWP 0x018
  25. #define TMC_TRG 0x01c
  26. #define TMC_CTL 0x020
  27. #define TMC_RWD 0x024
  28. #define TMC_MODE 0x028
  29. #define TMC_LBUFLEVEL 0x02c
  30. #define TMC_CBUFLEVEL 0x030
  31. #define TMC_BUFWM 0x034
  32. #define TMC_RRPHI 0x038
  33. #define TMC_RWPHI 0x03c
  34. #define TMC_AXICTL 0x110
  35. #define TMC_DBALO 0x118
  36. #define TMC_DBAHI 0x11c
  37. #define TMC_FFSR 0x300
  38. #define TMC_FFCR 0x304
  39. #define TMC_PSCR 0x308
  40. #define TMC_ITMISCOP0 0xee0
  41. #define TMC_ITTRFLIN 0xee8
  42. #define TMC_ITATBDATA0 0xeec
  43. #define TMC_ITATBCTR2 0xef0
  44. #define TMC_ITATBCTR1 0xef4
  45. #define TMC_ITATBCTR0 0xef8
  46. /* register description */
  47. /* TMC_CTL - 0x020 */
  48. #define TMC_CTL_CAPT_EN BIT(0)
  49. /* TMC_STS - 0x00C */
  50. #define TMC_STS_TMCREADY_BIT 2
  51. #define TMC_STS_FULL BIT(0)
  52. #define TMC_STS_TRIGGERED BIT(1)
  53. /*
  54. * TMC_AXICTL - 0x110
  55. *
  56. * TMC AXICTL format for SoC-400
  57. * Bits [0-1] : ProtCtrlBit0-1
  58. * Bits [2-5] : CacheCtrlBits 0-3 (AXCACHE)
  59. * Bit 6 : Reserved
  60. * Bit 7 : ScatterGatherMode
  61. * Bits [8-11] : WrBurstLen
  62. * Bits [12-31] : Reserved.
  63. * TMC AXICTL format for SoC-600, as above except:
  64. * Bits [2-5] : AXI WCACHE
  65. * Bits [16-19] : AXI RCACHE
  66. * Bits [20-31] : Reserved
  67. */
  68. #define TMC_AXICTL_CLEAR_MASK 0xfbf
  69. #define TMC_AXICTL_ARCACHE_MASK (0xf << 16)
  70. #define TMC_AXICTL_PROT_CTL_B0 BIT(0)
  71. #define TMC_AXICTL_PROT_CTL_B1 BIT(1)
  72. #define TMC_AXICTL_SCT_GAT_MODE BIT(7)
  73. #define TMC_AXICTL_WR_BURST_16 0xF00
  74. /* Write-back Read and Write-allocate */
  75. #define TMC_AXICTL_AXCACHE_OS (0xf << 2)
  76. #define TMC_AXICTL_ARCACHE_OS (0xf << 16)
  77. /* TMC_FFCR - 0x304 */
  78. #define TMC_FFCR_FLUSHMAN_BIT 6
  79. #define TMC_FFCR_EN_FMT BIT(0)
  80. #define TMC_FFCR_EN_TI BIT(1)
  81. #define TMC_FFCR_FON_FLIN BIT(4)
  82. #define TMC_FFCR_FON_TRIG_EVT BIT(5)
  83. #define TMC_FFCR_TRIGON_TRIGIN BIT(8)
  84. #define TMC_FFCR_STOP_ON_FLUSH BIT(12)
  85. #define TMC_DEVID_NOSCAT BIT(24)
  86. #define TMC_DEVID_AXIAW_VALID BIT(16)
  87. #define TMC_DEVID_AXIAW_SHIFT 17
  88. #define TMC_DEVID_AXIAW_MASK 0x7f
  89. enum tmc_config_type {
  90. TMC_CONFIG_TYPE_ETB,
  91. TMC_CONFIG_TYPE_ETR,
  92. TMC_CONFIG_TYPE_ETF,
  93. };
  94. enum tmc_mode {
  95. TMC_MODE_CIRCULAR_BUFFER,
  96. TMC_MODE_SOFTWARE_FIFO,
  97. TMC_MODE_HARDWARE_FIFO,
  98. };
  99. enum tmc_mem_intf_width {
  100. TMC_MEM_INTF_WIDTH_32BITS = 1,
  101. TMC_MEM_INTF_WIDTH_64BITS = 2,
  102. TMC_MEM_INTF_WIDTH_128BITS = 4,
  103. TMC_MEM_INTF_WIDTH_256BITS = 8,
  104. };
  105. /* TMC ETR Capability bit definitions */
  106. #define TMC_ETR_SG (0x1U << 0)
  107. /* ETR has separate read/write cache encodings */
  108. #define TMC_ETR_AXI_ARCACHE (0x1U << 1)
  109. /*
  110. * TMC_ETR_SAVE_RESTORE - Values of RRP/RWP/STS.Full are
  111. * retained when TMC leaves Disabled state, allowing us to continue
  112. * the tracing from a point where we stopped. This also implies that
  113. * the RRP/RWP/STS.Full should always be programmed to the correct
  114. * value. Unfortunately this is not advertised by the hardware,
  115. * so we have to rely on PID of the IP to detect the functionality.
  116. */
  117. #define TMC_ETR_SAVE_RESTORE (0x1U << 2)
  118. /* Coresight SoC-600 TMC-ETR unadvertised capabilities */
  119. #define CORESIGHT_SOC_600_ETR_CAPS \
  120. (TMC_ETR_SAVE_RESTORE | TMC_ETR_AXI_ARCACHE)
  121. /**
  122. * struct tmc_drvdata - specifics associated to an TMC component
  123. * @base: memory mapped base address for this component.
  124. * @dev: the device entity associated to this component.
  125. * @csdev: component vitals needed by the framework.
  126. * @miscdev: specifics to handle "/dev/xyz.tmc" entry.
  127. * @spinlock: only one at a time pls.
  128. * @buf: area of memory where trace data get sent.
  129. * @paddr: DMA start location in RAM.
  130. * @vaddr: virtual representation of @paddr.
  131. * @size: trace buffer size.
  132. * @len: size of the available trace.
  133. * @mode: how this TMC is being used.
  134. * @config_type: TMC variant, must be of type @tmc_config_type.
  135. * @memwidth: width of the memory interface databus, in bytes.
  136. * @trigger_cntr: amount of words to store after a trigger.
  137. * @etr_caps: Bitmask of capabilities of the TMC ETR, inferred from the
  138. * device configuration register (DEVID)
  139. */
  140. struct tmc_drvdata {
  141. void __iomem *base;
  142. struct device *dev;
  143. struct coresight_device *csdev;
  144. struct miscdevice miscdev;
  145. spinlock_t spinlock;
  146. bool reading;
  147. char *buf;
  148. dma_addr_t paddr;
  149. void __iomem *vaddr;
  150. u32 size;
  151. u32 len;
  152. u32 mode;
  153. enum tmc_config_type config_type;
  154. enum tmc_mem_intf_width memwidth;
  155. u32 trigger_cntr;
  156. u32 etr_caps;
  157. };
  158. /* Generic functions */
  159. void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata);
  160. void tmc_flush_and_stop(struct tmc_drvdata *drvdata);
  161. void tmc_enable_hw(struct tmc_drvdata *drvdata);
  162. void tmc_disable_hw(struct tmc_drvdata *drvdata);
  163. /* ETB/ETF functions */
  164. int tmc_read_prepare_etb(struct tmc_drvdata *drvdata);
  165. int tmc_read_unprepare_etb(struct tmc_drvdata *drvdata);
  166. extern const struct coresight_ops tmc_etb_cs_ops;
  167. extern const struct coresight_ops tmc_etf_cs_ops;
  168. /* ETR functions */
  169. int tmc_read_prepare_etr(struct tmc_drvdata *drvdata);
  170. int tmc_read_unprepare_etr(struct tmc_drvdata *drvdata);
  171. extern const struct coresight_ops tmc_etr_cs_ops;
  172. #define TMC_REG_PAIR(name, lo_off, hi_off) \
  173. static inline u64 \
  174. tmc_read_##name(struct tmc_drvdata *drvdata) \
  175. { \
  176. return coresight_read_reg_pair(drvdata->base, lo_off, hi_off); \
  177. } \
  178. static inline void \
  179. tmc_write_##name(struct tmc_drvdata *drvdata, u64 val) \
  180. { \
  181. coresight_write_reg_pair(drvdata->base, val, lo_off, hi_off); \
  182. }
  183. TMC_REG_PAIR(rrp, TMC_RRP, TMC_RRPHI)
  184. TMC_REG_PAIR(rwp, TMC_RWP, TMC_RWPHI)
  185. TMC_REG_PAIR(dba, TMC_DBALO, TMC_DBAHI)
  186. /* Initialise the caps from unadvertised static capabilities of the device */
  187. static inline void tmc_etr_init_caps(struct tmc_drvdata *drvdata, u32 dev_caps)
  188. {
  189. WARN_ON(drvdata->etr_caps);
  190. drvdata->etr_caps = dev_caps;
  191. }
  192. static inline void tmc_etr_set_cap(struct tmc_drvdata *drvdata, u32 cap)
  193. {
  194. drvdata->etr_caps |= cap;
  195. }
  196. static inline bool tmc_etr_has_cap(struct tmc_drvdata *drvdata, u32 cap)
  197. {
  198. return !!(drvdata->etr_caps & cap);
  199. }
  200. #endif