coresight-tmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /* Copyright (c) 2012, The Linux Foundation. All rights reserved.
  2. *
  3. * Description: CoreSight Trace Memory Controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 and
  7. * only version 2 as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/types.h>
  17. #include <linux/device.h>
  18. #include <linux/io.h>
  19. #include <linux/err.h>
  20. #include <linux/fs.h>
  21. #include <linux/miscdevice.h>
  22. #include <linux/uaccess.h>
  23. #include <linux/slab.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of.h>
  28. #include <linux/coresight.h>
  29. #include <linux/amba/bus.h>
  30. #include "coresight-priv.h"
  31. #include "coresight-tmc.h"
  32. void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata)
  33. {
  34. /* Ensure formatter, unformatter and hardware fifo are empty */
  35. if (coresight_timeout(drvdata->base,
  36. TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
  37. dev_err(drvdata->dev,
  38. "timeout while waiting for TMC to be Ready\n");
  39. }
  40. }
  41. void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
  42. {
  43. u32 ffcr;
  44. ffcr = readl_relaxed(drvdata->base + TMC_FFCR);
  45. ffcr |= TMC_FFCR_STOP_ON_FLUSH;
  46. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  47. ffcr |= BIT(TMC_FFCR_FLUSHMAN_BIT);
  48. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  49. /* Ensure flush completes */
  50. if (coresight_timeout(drvdata->base,
  51. TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
  52. dev_err(drvdata->dev,
  53. "timeout while waiting for completion of Manual Flush\n");
  54. }
  55. tmc_wait_for_tmcready(drvdata);
  56. }
  57. void tmc_enable_hw(struct tmc_drvdata *drvdata)
  58. {
  59. writel_relaxed(TMC_CTL_CAPT_EN, drvdata->base + TMC_CTL);
  60. }
  61. void tmc_disable_hw(struct tmc_drvdata *drvdata)
  62. {
  63. writel_relaxed(0x0, drvdata->base + TMC_CTL);
  64. }
  65. static int tmc_read_prepare(struct tmc_drvdata *drvdata)
  66. {
  67. int ret = 0;
  68. switch (drvdata->config_type) {
  69. case TMC_CONFIG_TYPE_ETB:
  70. case TMC_CONFIG_TYPE_ETF:
  71. ret = tmc_read_prepare_etb(drvdata);
  72. break;
  73. case TMC_CONFIG_TYPE_ETR:
  74. ret = tmc_read_prepare_etr(drvdata);
  75. break;
  76. default:
  77. ret = -EINVAL;
  78. }
  79. if (!ret)
  80. dev_info(drvdata->dev, "TMC read start\n");
  81. return ret;
  82. }
  83. static int tmc_read_unprepare(struct tmc_drvdata *drvdata)
  84. {
  85. int ret = 0;
  86. switch (drvdata->config_type) {
  87. case TMC_CONFIG_TYPE_ETB:
  88. case TMC_CONFIG_TYPE_ETF:
  89. ret = tmc_read_unprepare_etb(drvdata);
  90. break;
  91. case TMC_CONFIG_TYPE_ETR:
  92. ret = tmc_read_unprepare_etr(drvdata);
  93. break;
  94. default:
  95. ret = -EINVAL;
  96. }
  97. if (!ret)
  98. dev_info(drvdata->dev, "TMC read end\n");
  99. return ret;
  100. }
  101. static int tmc_open(struct inode *inode, struct file *file)
  102. {
  103. int ret;
  104. struct tmc_drvdata *drvdata = container_of(file->private_data,
  105. struct tmc_drvdata, miscdev);
  106. ret = tmc_read_prepare(drvdata);
  107. if (ret)
  108. return ret;
  109. nonseekable_open(inode, file);
  110. dev_dbg(drvdata->dev, "%s: successfully opened\n", __func__);
  111. return 0;
  112. }
  113. static ssize_t tmc_read(struct file *file, char __user *data, size_t len,
  114. loff_t *ppos)
  115. {
  116. struct tmc_drvdata *drvdata = container_of(file->private_data,
  117. struct tmc_drvdata, miscdev);
  118. char *bufp = drvdata->buf + *ppos;
  119. if (*ppos + len > drvdata->len)
  120. len = drvdata->len - *ppos;
  121. if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
  122. if (bufp == (char *)(drvdata->vaddr + drvdata->size))
  123. bufp = drvdata->vaddr;
  124. else if (bufp > (char *)(drvdata->vaddr + drvdata->size))
  125. bufp -= drvdata->size;
  126. if ((bufp + len) > (char *)(drvdata->vaddr + drvdata->size))
  127. len = (char *)(drvdata->vaddr + drvdata->size) - bufp;
  128. }
  129. if (copy_to_user(data, bufp, len)) {
  130. dev_dbg(drvdata->dev, "%s: copy_to_user failed\n", __func__);
  131. return -EFAULT;
  132. }
  133. *ppos += len;
  134. dev_dbg(drvdata->dev, "%s: %zu bytes copied, %d bytes left\n",
  135. __func__, len, (int)(drvdata->len - *ppos));
  136. return len;
  137. }
  138. static int tmc_release(struct inode *inode, struct file *file)
  139. {
  140. int ret;
  141. struct tmc_drvdata *drvdata = container_of(file->private_data,
  142. struct tmc_drvdata, miscdev);
  143. ret = tmc_read_unprepare(drvdata);
  144. if (ret)
  145. return ret;
  146. dev_dbg(drvdata->dev, "%s: released\n", __func__);
  147. return 0;
  148. }
  149. static const struct file_operations tmc_fops = {
  150. .owner = THIS_MODULE,
  151. .open = tmc_open,
  152. .read = tmc_read,
  153. .release = tmc_release,
  154. .llseek = no_llseek,
  155. };
  156. static enum tmc_mem_intf_width tmc_get_memwidth(u32 devid)
  157. {
  158. enum tmc_mem_intf_width memwidth;
  159. /*
  160. * Excerpt from the TRM:
  161. *
  162. * DEVID::MEMWIDTH[10:8]
  163. * 0x2 Memory interface databus is 32 bits wide.
  164. * 0x3 Memory interface databus is 64 bits wide.
  165. * 0x4 Memory interface databus is 128 bits wide.
  166. * 0x5 Memory interface databus is 256 bits wide.
  167. */
  168. switch (BMVAL(devid, 8, 10)) {
  169. case 0x2:
  170. memwidth = TMC_MEM_INTF_WIDTH_32BITS;
  171. break;
  172. case 0x3:
  173. memwidth = TMC_MEM_INTF_WIDTH_64BITS;
  174. break;
  175. case 0x4:
  176. memwidth = TMC_MEM_INTF_WIDTH_128BITS;
  177. break;
  178. case 0x5:
  179. memwidth = TMC_MEM_INTF_WIDTH_256BITS;
  180. break;
  181. default:
  182. memwidth = 0;
  183. }
  184. return memwidth;
  185. }
  186. #define coresight_tmc_reg(name, offset) \
  187. coresight_simple_reg32(struct tmc_drvdata, name, offset)
  188. #define coresight_tmc_reg64(name, lo_off, hi_off) \
  189. coresight_simple_reg64(struct tmc_drvdata, name, lo_off, hi_off)
  190. coresight_tmc_reg(rsz, TMC_RSZ);
  191. coresight_tmc_reg(sts, TMC_STS);
  192. coresight_tmc_reg(trg, TMC_TRG);
  193. coresight_tmc_reg(ctl, TMC_CTL);
  194. coresight_tmc_reg(ffsr, TMC_FFSR);
  195. coresight_tmc_reg(ffcr, TMC_FFCR);
  196. coresight_tmc_reg(mode, TMC_MODE);
  197. coresight_tmc_reg(pscr, TMC_PSCR);
  198. coresight_tmc_reg(axictl, TMC_AXICTL);
  199. coresight_tmc_reg(devid, CORESIGHT_DEVID);
  200. coresight_tmc_reg64(rrp, TMC_RRP, TMC_RRPHI);
  201. coresight_tmc_reg64(rwp, TMC_RWP, TMC_RWPHI);
  202. coresight_tmc_reg64(dba, TMC_DBALO, TMC_DBAHI);
  203. static struct attribute *coresight_tmc_mgmt_attrs[] = {
  204. &dev_attr_rsz.attr,
  205. &dev_attr_sts.attr,
  206. &dev_attr_rrp.attr,
  207. &dev_attr_rwp.attr,
  208. &dev_attr_trg.attr,
  209. &dev_attr_ctl.attr,
  210. &dev_attr_ffsr.attr,
  211. &dev_attr_ffcr.attr,
  212. &dev_attr_mode.attr,
  213. &dev_attr_pscr.attr,
  214. &dev_attr_devid.attr,
  215. &dev_attr_dba.attr,
  216. &dev_attr_axictl.attr,
  217. NULL,
  218. };
  219. static ssize_t trigger_cntr_show(struct device *dev,
  220. struct device_attribute *attr, char *buf)
  221. {
  222. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  223. unsigned long val = drvdata->trigger_cntr;
  224. return sprintf(buf, "%#lx\n", val);
  225. }
  226. static ssize_t trigger_cntr_store(struct device *dev,
  227. struct device_attribute *attr,
  228. const char *buf, size_t size)
  229. {
  230. int ret;
  231. unsigned long val;
  232. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  233. ret = kstrtoul(buf, 16, &val);
  234. if (ret)
  235. return ret;
  236. drvdata->trigger_cntr = val;
  237. return size;
  238. }
  239. static DEVICE_ATTR_RW(trigger_cntr);
  240. static struct attribute *coresight_tmc_attrs[] = {
  241. &dev_attr_trigger_cntr.attr,
  242. NULL,
  243. };
  244. static const struct attribute_group coresight_tmc_group = {
  245. .attrs = coresight_tmc_attrs,
  246. };
  247. static const struct attribute_group coresight_tmc_mgmt_group = {
  248. .attrs = coresight_tmc_mgmt_attrs,
  249. .name = "mgmt",
  250. };
  251. const struct attribute_group *coresight_tmc_groups[] = {
  252. &coresight_tmc_group,
  253. &coresight_tmc_mgmt_group,
  254. NULL,
  255. };
  256. /* Detect and initialise the capabilities of a TMC ETR */
  257. static int tmc_etr_setup_caps(struct tmc_drvdata *drvdata,
  258. u32 devid, void *dev_caps)
  259. {
  260. u32 dma_mask = 0;
  261. /* Set the unadvertised capabilities */
  262. tmc_etr_init_caps(drvdata, (u32)(unsigned long)dev_caps);
  263. if (!(devid & TMC_DEVID_NOSCAT))
  264. tmc_etr_set_cap(drvdata, TMC_ETR_SG);
  265. /* Check if the AXI address width is available */
  266. if (devid & TMC_DEVID_AXIAW_VALID)
  267. dma_mask = ((devid >> TMC_DEVID_AXIAW_SHIFT) &
  268. TMC_DEVID_AXIAW_MASK);
  269. /*
  270. * Unless specified in the device configuration, ETR uses a 40-bit
  271. * AXI master in place of the embedded SRAM of ETB/ETF.
  272. */
  273. switch (dma_mask) {
  274. case 32:
  275. case 40:
  276. case 44:
  277. case 48:
  278. case 52:
  279. dev_info(drvdata->dev, "Detected dma mask %dbits\n", dma_mask);
  280. break;
  281. default:
  282. dma_mask = 40;
  283. }
  284. return dma_set_mask_and_coherent(drvdata->dev, DMA_BIT_MASK(dma_mask));
  285. }
  286. static int tmc_probe(struct amba_device *adev, const struct amba_id *id)
  287. {
  288. int ret = 0;
  289. u32 devid;
  290. void __iomem *base;
  291. struct device *dev = &adev->dev;
  292. struct coresight_platform_data *pdata = NULL;
  293. struct tmc_drvdata *drvdata;
  294. struct resource *res = &adev->res;
  295. struct coresight_desc desc = { 0 };
  296. struct device_node *np = adev->dev.of_node;
  297. if (np) {
  298. pdata = of_get_coresight_platform_data(dev, np);
  299. if (IS_ERR(pdata)) {
  300. ret = PTR_ERR(pdata);
  301. goto out;
  302. }
  303. adev->dev.platform_data = pdata;
  304. }
  305. ret = -ENOMEM;
  306. drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
  307. if (!drvdata)
  308. goto out;
  309. drvdata->dev = &adev->dev;
  310. dev_set_drvdata(dev, drvdata);
  311. /* Validity for the resource is already checked by the AMBA core */
  312. base = devm_ioremap_resource(dev, res);
  313. if (IS_ERR(base)) {
  314. ret = PTR_ERR(base);
  315. goto out;
  316. }
  317. drvdata->base = base;
  318. spin_lock_init(&drvdata->spinlock);
  319. devid = readl_relaxed(drvdata->base + CORESIGHT_DEVID);
  320. drvdata->config_type = BMVAL(devid, 6, 7);
  321. drvdata->memwidth = tmc_get_memwidth(devid);
  322. if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
  323. if (np)
  324. ret = of_property_read_u32(np,
  325. "arm,buffer-size",
  326. &drvdata->size);
  327. if (ret)
  328. drvdata->size = SZ_1M;
  329. } else {
  330. drvdata->size = readl_relaxed(drvdata->base + TMC_RSZ) * 4;
  331. }
  332. pm_runtime_put(&adev->dev);
  333. desc.pdata = pdata;
  334. desc.dev = dev;
  335. desc.groups = coresight_tmc_groups;
  336. switch (drvdata->config_type) {
  337. case TMC_CONFIG_TYPE_ETB:
  338. desc.type = CORESIGHT_DEV_TYPE_SINK;
  339. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  340. desc.ops = &tmc_etb_cs_ops;
  341. break;
  342. case TMC_CONFIG_TYPE_ETR:
  343. desc.type = CORESIGHT_DEV_TYPE_SINK;
  344. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  345. desc.ops = &tmc_etr_cs_ops;
  346. ret = tmc_etr_setup_caps(drvdata, devid, id->data);
  347. if (ret)
  348. goto out;
  349. break;
  350. case TMC_CONFIG_TYPE_ETF:
  351. desc.type = CORESIGHT_DEV_TYPE_LINKSINK;
  352. desc.subtype.link_subtype = CORESIGHT_DEV_SUBTYPE_LINK_FIFO;
  353. desc.ops = &tmc_etf_cs_ops;
  354. break;
  355. default:
  356. pr_err("%s: Unsupported TMC config\n", pdata->name);
  357. ret = -EINVAL;
  358. goto out;
  359. }
  360. drvdata->csdev = coresight_register(&desc);
  361. if (IS_ERR(drvdata->csdev)) {
  362. ret = PTR_ERR(drvdata->csdev);
  363. goto out;
  364. }
  365. drvdata->miscdev.name = pdata->name;
  366. drvdata->miscdev.minor = MISC_DYNAMIC_MINOR;
  367. drvdata->miscdev.fops = &tmc_fops;
  368. ret = misc_register(&drvdata->miscdev);
  369. if (ret)
  370. coresight_unregister(drvdata->csdev);
  371. out:
  372. return ret;
  373. }
  374. static const struct amba_id tmc_ids[] = {
  375. {
  376. .id = 0x0003b961,
  377. .mask = 0x0003ffff,
  378. },
  379. {
  380. /* Coresight SoC 600 TMC-ETR/ETS */
  381. .id = 0x000bb9e8,
  382. .mask = 0x000fffff,
  383. .data = (void *)(unsigned long)CORESIGHT_SOC_600_ETR_CAPS,
  384. },
  385. {
  386. /* Coresight SoC 600 TMC-ETB */
  387. .id = 0x000bb9e9,
  388. .mask = 0x000fffff,
  389. },
  390. {
  391. /* Coresight SoC 600 TMC-ETF */
  392. .id = 0x000bb9ea,
  393. .mask = 0x000fffff,
  394. },
  395. { 0, 0},
  396. };
  397. static struct amba_driver tmc_driver = {
  398. .drv = {
  399. .name = "coresight-tmc",
  400. .owner = THIS_MODULE,
  401. .suppress_bind_attrs = true,
  402. },
  403. .probe = tmc_probe,
  404. .id_table = tmc_ids,
  405. };
  406. builtin_amba_driver(tmc_driver);