coresight-etm-perf.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Copyright(C) 2015 Linaro Limited. All rights reserved.
  3. * Author: Mathieu Poirier <mathieu.poirier@linaro.org>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/coresight.h>
  18. #include <linux/coresight-pmu.h>
  19. #include <linux/cpumask.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/mm.h>
  23. #include <linux/init.h>
  24. #include <linux/perf_event.h>
  25. #include <linux/slab.h>
  26. #include <linux/types.h>
  27. #include <linux/workqueue.h>
  28. #include "coresight-etm-perf.h"
  29. #include "coresight-priv.h"
  30. static struct pmu etm_pmu;
  31. static bool etm_perf_up;
  32. /**
  33. * struct etm_event_data - Coresight specifics associated to an event
  34. * @work: Handle to free allocated memory outside IRQ context.
  35. * @mask: Hold the CPU(s) this event was set for.
  36. * @snk_config: The sink configuration.
  37. * @path: An array of path, each slot for one CPU.
  38. */
  39. struct etm_event_data {
  40. struct work_struct work;
  41. cpumask_t mask;
  42. void *snk_config;
  43. struct list_head **path;
  44. };
  45. static DEFINE_PER_CPU(struct perf_output_handle, ctx_handle);
  46. static DEFINE_PER_CPU(struct coresight_device *, csdev_src);
  47. /* ETMv3.5/PTM's ETMCR is 'config' */
  48. PMU_FORMAT_ATTR(cycacc, "config:" __stringify(ETM_OPT_CYCACC));
  49. PMU_FORMAT_ATTR(timestamp, "config:" __stringify(ETM_OPT_TS));
  50. PMU_FORMAT_ATTR(retstack, "config:" __stringify(ETM_OPT_RETSTK));
  51. static struct attribute *etm_config_formats_attr[] = {
  52. &format_attr_cycacc.attr,
  53. &format_attr_timestamp.attr,
  54. &format_attr_retstack.attr,
  55. NULL,
  56. };
  57. static const struct attribute_group etm_pmu_format_group = {
  58. .name = "format",
  59. .attrs = etm_config_formats_attr,
  60. };
  61. static const struct attribute_group *etm_pmu_attr_groups[] = {
  62. &etm_pmu_format_group,
  63. NULL,
  64. };
  65. static void etm_event_read(struct perf_event *event) {}
  66. static int etm_addr_filters_alloc(struct perf_event *event)
  67. {
  68. struct etm_filters *filters;
  69. int node = event->cpu == -1 ? -1 : cpu_to_node(event->cpu);
  70. filters = kzalloc_node(sizeof(struct etm_filters), GFP_KERNEL, node);
  71. if (!filters)
  72. return -ENOMEM;
  73. if (event->parent)
  74. memcpy(filters, event->parent->hw.addr_filters,
  75. sizeof(*filters));
  76. event->hw.addr_filters = filters;
  77. return 0;
  78. }
  79. static void etm_event_destroy(struct perf_event *event)
  80. {
  81. kfree(event->hw.addr_filters);
  82. event->hw.addr_filters = NULL;
  83. }
  84. static int etm_event_init(struct perf_event *event)
  85. {
  86. int ret = 0;
  87. if (event->attr.type != etm_pmu.type) {
  88. ret = -ENOENT;
  89. goto out;
  90. }
  91. ret = etm_addr_filters_alloc(event);
  92. if (ret)
  93. goto out;
  94. event->destroy = etm_event_destroy;
  95. out:
  96. return ret;
  97. }
  98. static void free_event_data(struct work_struct *work)
  99. {
  100. int cpu;
  101. cpumask_t *mask;
  102. struct etm_event_data *event_data;
  103. struct coresight_device *sink;
  104. event_data = container_of(work, struct etm_event_data, work);
  105. mask = &event_data->mask;
  106. /*
  107. * First deal with the sink configuration. See comment in
  108. * etm_setup_aux() about why we take the first available path.
  109. */
  110. if (event_data->snk_config) {
  111. cpu = cpumask_first(mask);
  112. sink = coresight_get_sink(event_data->path[cpu]);
  113. if (sink_ops(sink)->free_buffer)
  114. sink_ops(sink)->free_buffer(event_data->snk_config);
  115. }
  116. for_each_cpu(cpu, mask) {
  117. if (!(IS_ERR_OR_NULL(event_data->path[cpu])))
  118. coresight_release_path(event_data->path[cpu]);
  119. }
  120. kfree(event_data->path);
  121. kfree(event_data);
  122. }
  123. static void *alloc_event_data(int cpu)
  124. {
  125. int size;
  126. cpumask_t *mask;
  127. struct etm_event_data *event_data;
  128. /* First get memory for the session's data */
  129. event_data = kzalloc(sizeof(struct etm_event_data), GFP_KERNEL);
  130. if (!event_data)
  131. return NULL;
  132. /* Make sure nothing disappears under us */
  133. get_online_cpus();
  134. size = num_online_cpus();
  135. mask = &event_data->mask;
  136. if (cpu != -1)
  137. cpumask_set_cpu(cpu, mask);
  138. else
  139. cpumask_copy(mask, cpu_online_mask);
  140. put_online_cpus();
  141. /*
  142. * Each CPU has a single path between source and destination. As such
  143. * allocate an array using CPU numbers as indexes. That way a path
  144. * for any CPU can easily be accessed at any given time. We proceed
  145. * the same way for sessions involving a single CPU. The cost of
  146. * unused memory when dealing with single CPU trace scenarios is small
  147. * compared to the cost of searching through an optimized array.
  148. */
  149. event_data->path = kcalloc(size,
  150. sizeof(struct list_head *), GFP_KERNEL);
  151. if (!event_data->path) {
  152. kfree(event_data);
  153. return NULL;
  154. }
  155. return event_data;
  156. }
  157. static void etm_free_aux(void *data)
  158. {
  159. struct etm_event_data *event_data = data;
  160. schedule_work(&event_data->work);
  161. }
  162. static void *etm_setup_aux(int event_cpu, void **pages,
  163. int nr_pages, bool overwrite)
  164. {
  165. int cpu;
  166. cpumask_t *mask;
  167. struct coresight_device *sink;
  168. struct etm_event_data *event_data = NULL;
  169. event_data = alloc_event_data(event_cpu);
  170. if (!event_data)
  171. return NULL;
  172. INIT_WORK(&event_data->work, free_event_data);
  173. /*
  174. * In theory nothing prevent tracers in a trace session from being
  175. * associated with different sinks, nor having a sink per tracer. But
  176. * until we have HW with this kind of topology we need to assume tracers
  177. * in a trace session are using the same sink. Therefore go through
  178. * the coresight bus and pick the first enabled sink.
  179. *
  180. * When operated from sysFS users are responsible to enable the sink
  181. * while from perf, the perf tools will do it based on the choice made
  182. * on the cmd line. As such the "enable_sink" flag in sysFS is reset.
  183. */
  184. sink = coresight_get_enabled_sink(true);
  185. if (!sink)
  186. goto err;
  187. mask = &event_data->mask;
  188. /* Setup the path for each CPU in a trace session */
  189. for_each_cpu(cpu, mask) {
  190. struct coresight_device *csdev;
  191. csdev = per_cpu(csdev_src, cpu);
  192. if (!csdev)
  193. goto err;
  194. /*
  195. * Building a path doesn't enable it, it simply builds a
  196. * list of devices from source to sink that can be
  197. * referenced later when the path is actually needed.
  198. */
  199. event_data->path[cpu] = coresight_build_path(csdev, sink);
  200. if (IS_ERR(event_data->path[cpu]))
  201. goto err;
  202. }
  203. if (!sink_ops(sink)->alloc_buffer)
  204. goto err;
  205. cpu = cpumask_first(mask);
  206. /* Get the AUX specific data from the sink buffer */
  207. event_data->snk_config =
  208. sink_ops(sink)->alloc_buffer(sink, cpu, pages,
  209. nr_pages, overwrite);
  210. if (!event_data->snk_config)
  211. goto err;
  212. out:
  213. return event_data;
  214. err:
  215. etm_free_aux(event_data);
  216. event_data = NULL;
  217. goto out;
  218. }
  219. static void etm_event_start(struct perf_event *event, int flags)
  220. {
  221. int cpu = smp_processor_id();
  222. struct etm_event_data *event_data;
  223. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  224. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  225. if (!csdev)
  226. goto fail;
  227. /*
  228. * Deal with the ring buffer API and get a handle on the
  229. * session's information.
  230. */
  231. event_data = perf_aux_output_begin(handle, event);
  232. if (!event_data)
  233. goto fail;
  234. /* We need a sink, no need to continue without one */
  235. sink = coresight_get_sink(event_data->path[cpu]);
  236. if (WARN_ON_ONCE(!sink || !sink_ops(sink)->set_buffer))
  237. goto fail_end_stop;
  238. /* Configure the sink */
  239. if (sink_ops(sink)->set_buffer(sink, handle,
  240. event_data->snk_config))
  241. goto fail_end_stop;
  242. /* Nothing will happen without a path */
  243. if (coresight_enable_path(event_data->path[cpu], CS_MODE_PERF))
  244. goto fail_end_stop;
  245. /* Tell the perf core the event is alive */
  246. event->hw.state = 0;
  247. /* Finally enable the tracer */
  248. if (source_ops(csdev)->enable(csdev, event, CS_MODE_PERF))
  249. goto fail_end_stop;
  250. out:
  251. return;
  252. fail_end_stop:
  253. perf_aux_output_flag(handle, PERF_AUX_FLAG_TRUNCATED);
  254. perf_aux_output_end(handle, 0);
  255. fail:
  256. event->hw.state = PERF_HES_STOPPED;
  257. goto out;
  258. }
  259. static void etm_event_stop(struct perf_event *event, int mode)
  260. {
  261. int cpu = smp_processor_id();
  262. unsigned long size;
  263. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  264. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  265. struct etm_event_data *event_data = perf_get_aux(handle);
  266. if (event->hw.state == PERF_HES_STOPPED)
  267. return;
  268. if (!csdev)
  269. return;
  270. sink = coresight_get_sink(event_data->path[cpu]);
  271. if (!sink)
  272. return;
  273. /* stop tracer */
  274. source_ops(csdev)->disable(csdev, event);
  275. /* tell the core */
  276. event->hw.state = PERF_HES_STOPPED;
  277. if (mode & PERF_EF_UPDATE) {
  278. if (WARN_ON_ONCE(handle->event != event))
  279. return;
  280. /* update trace information */
  281. if (!sink_ops(sink)->update_buffer)
  282. return;
  283. sink_ops(sink)->update_buffer(sink, handle,
  284. event_data->snk_config);
  285. if (!sink_ops(sink)->reset_buffer)
  286. return;
  287. size = sink_ops(sink)->reset_buffer(sink, handle,
  288. event_data->snk_config);
  289. perf_aux_output_end(handle, size);
  290. }
  291. /* Disabling the path make its elements available to other sessions */
  292. coresight_disable_path(event_data->path[cpu]);
  293. }
  294. static int etm_event_add(struct perf_event *event, int mode)
  295. {
  296. int ret = 0;
  297. struct hw_perf_event *hwc = &event->hw;
  298. if (mode & PERF_EF_START) {
  299. etm_event_start(event, 0);
  300. if (hwc->state & PERF_HES_STOPPED)
  301. ret = -EINVAL;
  302. } else {
  303. hwc->state = PERF_HES_STOPPED;
  304. }
  305. return ret;
  306. }
  307. static void etm_event_del(struct perf_event *event, int mode)
  308. {
  309. etm_event_stop(event, PERF_EF_UPDATE);
  310. }
  311. static int etm_addr_filters_validate(struct list_head *filters)
  312. {
  313. bool range = false, address = false;
  314. int index = 0;
  315. struct perf_addr_filter *filter;
  316. list_for_each_entry(filter, filters, entry) {
  317. /*
  318. * No need to go further if there's no more
  319. * room for filters.
  320. */
  321. if (++index > ETM_ADDR_CMP_MAX)
  322. return -EOPNOTSUPP;
  323. /*
  324. * As taken from the struct perf_addr_filter documentation:
  325. * @range: 1: range, 0: address
  326. *
  327. * At this time we don't allow range and start/stop filtering
  328. * to cohabitate, they have to be mutually exclusive.
  329. */
  330. if ((filter->range == 1) && address)
  331. return -EOPNOTSUPP;
  332. if ((filter->range == 0) && range)
  333. return -EOPNOTSUPP;
  334. /*
  335. * For range filtering, the second address in the address
  336. * range comparator needs to be higher than the first.
  337. * Invalid otherwise.
  338. */
  339. if (filter->range && filter->size == 0)
  340. return -EINVAL;
  341. /*
  342. * Everything checks out with this filter, record what we've
  343. * received before moving on to the next one.
  344. */
  345. if (filter->range)
  346. range = true;
  347. else
  348. address = true;
  349. }
  350. return 0;
  351. }
  352. static void etm_addr_filters_sync(struct perf_event *event)
  353. {
  354. struct perf_addr_filters_head *head = perf_event_addr_filters(event);
  355. unsigned long start, stop, *offs = event->addr_filters_offs;
  356. struct etm_filters *filters = event->hw.addr_filters;
  357. struct etm_filter *etm_filter;
  358. struct perf_addr_filter *filter;
  359. int i = 0;
  360. list_for_each_entry(filter, &head->list, entry) {
  361. start = filter->offset + offs[i];
  362. stop = start + filter->size;
  363. etm_filter = &filters->etm_filter[i];
  364. if (filter->range == 1) {
  365. etm_filter->start_addr = start;
  366. etm_filter->stop_addr = stop;
  367. etm_filter->type = ETM_ADDR_TYPE_RANGE;
  368. } else {
  369. if (filter->filter == 1) {
  370. etm_filter->start_addr = start;
  371. etm_filter->type = ETM_ADDR_TYPE_START;
  372. } else {
  373. etm_filter->stop_addr = stop;
  374. etm_filter->type = ETM_ADDR_TYPE_STOP;
  375. }
  376. }
  377. i++;
  378. }
  379. filters->nr_filters = i;
  380. }
  381. int etm_perf_symlink(struct coresight_device *csdev, bool link)
  382. {
  383. char entry[sizeof("cpu9999999")];
  384. int ret = 0, cpu = source_ops(csdev)->cpu_id(csdev);
  385. struct device *pmu_dev = etm_pmu.dev;
  386. struct device *cs_dev = &csdev->dev;
  387. sprintf(entry, "cpu%d", cpu);
  388. if (!etm_perf_up)
  389. return -EPROBE_DEFER;
  390. if (link) {
  391. ret = sysfs_create_link(&pmu_dev->kobj, &cs_dev->kobj, entry);
  392. if (ret)
  393. return ret;
  394. per_cpu(csdev_src, cpu) = csdev;
  395. } else {
  396. sysfs_remove_link(&pmu_dev->kobj, entry);
  397. per_cpu(csdev_src, cpu) = NULL;
  398. }
  399. return 0;
  400. }
  401. static int __init etm_perf_init(void)
  402. {
  403. int ret;
  404. etm_pmu.capabilities = PERF_PMU_CAP_EXCLUSIVE;
  405. etm_pmu.attr_groups = etm_pmu_attr_groups;
  406. etm_pmu.task_ctx_nr = perf_sw_context;
  407. etm_pmu.read = etm_event_read;
  408. etm_pmu.event_init = etm_event_init;
  409. etm_pmu.setup_aux = etm_setup_aux;
  410. etm_pmu.free_aux = etm_free_aux;
  411. etm_pmu.start = etm_event_start;
  412. etm_pmu.stop = etm_event_stop;
  413. etm_pmu.add = etm_event_add;
  414. etm_pmu.del = etm_event_del;
  415. etm_pmu.addr_filters_sync = etm_addr_filters_sync;
  416. etm_pmu.addr_filters_validate = etm_addr_filters_validate;
  417. etm_pmu.nr_addr_filters = ETM_ADDR_CMP_MAX;
  418. ret = perf_pmu_register(&etm_pmu, CORESIGHT_ETM_PMU_NAME, -1);
  419. if (ret == 0)
  420. etm_perf_up = true;
  421. return ret;
  422. }
  423. device_initcall(etm_perf_init);