ipu-pre.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Copyright (c) 2017 Lucas Stach, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. */
  13. #include <drm/drm_fourcc.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/genalloc.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/platform_device.h>
  20. #include <video/imx-ipu-v3.h>
  21. #include "ipu-prv.h"
  22. #define IPU_PRE_MAX_WIDTH 2048
  23. #define IPU_PRE_NUM_SCANLINES 8
  24. #define IPU_PRE_CTRL 0x000
  25. #define IPU_PRE_CTRL_SET 0x004
  26. #define IPU_PRE_CTRL_ENABLE (1 << 0)
  27. #define IPU_PRE_CTRL_BLOCK_EN (1 << 1)
  28. #define IPU_PRE_CTRL_BLOCK_16 (1 << 2)
  29. #define IPU_PRE_CTRL_SDW_UPDATE (1 << 4)
  30. #define IPU_PRE_CTRL_VFLIP (1 << 5)
  31. #define IPU_PRE_CTRL_SO (1 << 6)
  32. #define IPU_PRE_CTRL_INTERLACED_FIELD (1 << 7)
  33. #define IPU_PRE_CTRL_HANDSHAKE_EN (1 << 8)
  34. #define IPU_PRE_CTRL_HANDSHAKE_LINE_NUM(v) ((v & 0x3) << 9)
  35. #define IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN (1 << 11)
  36. #define IPU_PRE_CTRL_EN_REPEAT (1 << 28)
  37. #define IPU_PRE_CTRL_TPR_REST_SEL (1 << 29)
  38. #define IPU_PRE_CTRL_CLKGATE (1 << 30)
  39. #define IPU_PRE_CTRL_SFTRST (1 << 31)
  40. #define IPU_PRE_CUR_BUF 0x030
  41. #define IPU_PRE_NEXT_BUF 0x040
  42. #define IPU_PRE_TPR_CTRL 0x070
  43. #define IPU_PRE_TPR_CTRL_TILE_FORMAT(v) ((v & 0xff) << 0)
  44. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK 0xff
  45. #define IPU_PRE_PREFETCH_ENG_CTRL 0x080
  46. #define IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN (1 << 0)
  47. #define IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(v) ((v & 0x7) << 1)
  48. #define IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
  49. #define IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(v) ((v & 0x7) << 8)
  50. #define IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS (1 << 11)
  51. #define IPU_PRE_PREF_ENG_CTRL_FIELD_INVERSE (1 << 12)
  52. #define IPU_PRE_PREF_ENG_CTRL_PARTIAL_UV_SWAP (1 << 14)
  53. #define IPU_PRE_PREF_ENG_CTRL_TPR_COOR_OFFSET_EN (1 << 15)
  54. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE 0x0a0
  55. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(v) ((v & 0xffff) << 0)
  56. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(v) ((v & 0xffff) << 16)
  57. #define IPU_PRE_PREFETCH_ENG_PITCH 0x0d0
  58. #define IPU_PRE_PREFETCH_ENG_PITCH_Y(v) ((v & 0xffff) << 0)
  59. #define IPU_PRE_PREFETCH_ENG_PITCH_UV(v) ((v & 0xffff) << 16)
  60. #define IPU_PRE_STORE_ENG_CTRL 0x110
  61. #define IPU_PRE_STORE_ENG_CTRL_STORE_EN (1 << 0)
  62. #define IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(v) ((v & 0x7) << 1)
  63. #define IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
  64. #define IPU_PRE_STORE_ENG_SIZE 0x130
  65. #define IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(v) ((v & 0xffff) << 0)
  66. #define IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(v) ((v & 0xffff) << 16)
  67. #define IPU_PRE_STORE_ENG_PITCH 0x140
  68. #define IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(v) ((v & 0xffff) << 0)
  69. #define IPU_PRE_STORE_ENG_ADDR 0x150
  70. struct ipu_pre {
  71. struct list_head list;
  72. struct device *dev;
  73. void __iomem *regs;
  74. struct clk *clk_axi;
  75. struct gen_pool *iram;
  76. dma_addr_t buffer_paddr;
  77. void *buffer_virt;
  78. bool in_use;
  79. };
  80. static DEFINE_MUTEX(ipu_pre_list_mutex);
  81. static LIST_HEAD(ipu_pre_list);
  82. static int available_pres;
  83. int ipu_pre_get_available_count(void)
  84. {
  85. return available_pres;
  86. }
  87. struct ipu_pre *
  88. ipu_pre_lookup_by_phandle(struct device *dev, const char *name, int index)
  89. {
  90. struct device_node *pre_node = of_parse_phandle(dev->of_node,
  91. name, index);
  92. struct ipu_pre *pre;
  93. mutex_lock(&ipu_pre_list_mutex);
  94. list_for_each_entry(pre, &ipu_pre_list, list) {
  95. if (pre_node == pre->dev->of_node) {
  96. mutex_unlock(&ipu_pre_list_mutex);
  97. device_link_add(dev, pre->dev, DL_FLAG_AUTOREMOVE);
  98. return pre;
  99. }
  100. }
  101. mutex_unlock(&ipu_pre_list_mutex);
  102. return NULL;
  103. }
  104. int ipu_pre_get(struct ipu_pre *pre)
  105. {
  106. u32 val;
  107. if (pre->in_use)
  108. return -EBUSY;
  109. /* first get the engine out of reset and remove clock gating */
  110. writel(0, pre->regs + IPU_PRE_CTRL);
  111. /* init defaults that should be applied to all streams */
  112. val = IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN |
  113. IPU_PRE_CTRL_HANDSHAKE_EN |
  114. IPU_PRE_CTRL_TPR_REST_SEL |
  115. IPU_PRE_CTRL_BLOCK_16 | IPU_PRE_CTRL_SDW_UPDATE;
  116. writel(val, pre->regs + IPU_PRE_CTRL);
  117. pre->in_use = true;
  118. return 0;
  119. }
  120. void ipu_pre_put(struct ipu_pre *pre)
  121. {
  122. writel(IPU_PRE_CTRL_SFTRST, pre->regs + IPU_PRE_CTRL);
  123. pre->in_use = false;
  124. }
  125. void ipu_pre_configure(struct ipu_pre *pre, unsigned int width,
  126. unsigned int height, unsigned int stride, u32 format,
  127. unsigned int bufaddr)
  128. {
  129. const struct drm_format_info *info = drm_format_info(format);
  130. u32 active_bpp = info->cpp[0] >> 1;
  131. u32 val;
  132. writel(bufaddr, pre->regs + IPU_PRE_CUR_BUF);
  133. writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
  134. val = IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(0) |
  135. IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(active_bpp) |
  136. IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(4) |
  137. IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS |
  138. IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN;
  139. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_CTRL);
  140. val = IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(width) |
  141. IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(height);
  142. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_INPUT_SIZE);
  143. val = IPU_PRE_PREFETCH_ENG_PITCH_Y(stride);
  144. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_PITCH);
  145. val = IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(active_bpp) |
  146. IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(4) |
  147. IPU_PRE_STORE_ENG_CTRL_STORE_EN;
  148. writel(val, pre->regs + IPU_PRE_STORE_ENG_CTRL);
  149. val = IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(width) |
  150. IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(height);
  151. writel(val, pre->regs + IPU_PRE_STORE_ENG_SIZE);
  152. val = IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(stride);
  153. writel(val, pre->regs + IPU_PRE_STORE_ENG_PITCH);
  154. writel(pre->buffer_paddr, pre->regs + IPU_PRE_STORE_ENG_ADDR);
  155. val = readl(pre->regs + IPU_PRE_CTRL);
  156. val |= IPU_PRE_CTRL_EN_REPEAT | IPU_PRE_CTRL_ENABLE |
  157. IPU_PRE_CTRL_SDW_UPDATE;
  158. writel(val, pre->regs + IPU_PRE_CTRL);
  159. }
  160. void ipu_pre_update(struct ipu_pre *pre, unsigned int bufaddr)
  161. {
  162. writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
  163. writel(IPU_PRE_CTRL_SDW_UPDATE, pre->regs + IPU_PRE_CTRL_SET);
  164. }
  165. u32 ipu_pre_get_baddr(struct ipu_pre *pre)
  166. {
  167. return (u32)pre->buffer_paddr;
  168. }
  169. static int ipu_pre_probe(struct platform_device *pdev)
  170. {
  171. struct device *dev = &pdev->dev;
  172. struct resource *res;
  173. struct ipu_pre *pre;
  174. pre = devm_kzalloc(dev, sizeof(*pre), GFP_KERNEL);
  175. if (!pre)
  176. return -ENOMEM;
  177. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  178. pre->regs = devm_ioremap_resource(&pdev->dev, res);
  179. if (IS_ERR(pre->regs))
  180. return PTR_ERR(pre->regs);
  181. pre->clk_axi = devm_clk_get(dev, "axi");
  182. if (IS_ERR(pre->clk_axi))
  183. return PTR_ERR(pre->clk_axi);
  184. pre->iram = of_gen_pool_get(dev->of_node, "fsl,iram", 0);
  185. if (!pre->iram)
  186. return -EPROBE_DEFER;
  187. /*
  188. * Allocate IRAM buffer with maximum size. This could be made dynamic,
  189. * but as there is no other user of this IRAM region and we can fit all
  190. * max sized buffers into it, there is no need yet.
  191. */
  192. pre->buffer_virt = gen_pool_dma_alloc(pre->iram, IPU_PRE_MAX_WIDTH *
  193. IPU_PRE_NUM_SCANLINES * 4,
  194. &pre->buffer_paddr);
  195. if (!pre->buffer_virt)
  196. return -ENOMEM;
  197. clk_prepare_enable(pre->clk_axi);
  198. pre->dev = dev;
  199. platform_set_drvdata(pdev, pre);
  200. mutex_lock(&ipu_pre_list_mutex);
  201. list_add(&pre->list, &ipu_pre_list);
  202. available_pres++;
  203. mutex_unlock(&ipu_pre_list_mutex);
  204. return 0;
  205. }
  206. static int ipu_pre_remove(struct platform_device *pdev)
  207. {
  208. struct ipu_pre *pre = platform_get_drvdata(pdev);
  209. mutex_lock(&ipu_pre_list_mutex);
  210. list_del(&pre->list);
  211. available_pres--;
  212. mutex_unlock(&ipu_pre_list_mutex);
  213. clk_disable_unprepare(pre->clk_axi);
  214. if (pre->buffer_virt)
  215. gen_pool_free(pre->iram, (unsigned long)pre->buffer_virt,
  216. IPU_PRE_MAX_WIDTH * IPU_PRE_NUM_SCANLINES * 4);
  217. return 0;
  218. }
  219. static const struct of_device_id ipu_pre_dt_ids[] = {
  220. { .compatible = "fsl,imx6qp-pre", },
  221. { /* sentinel */ },
  222. };
  223. struct platform_driver ipu_pre_drv = {
  224. .probe = ipu_pre_probe,
  225. .remove = ipu_pre_remove,
  226. .driver = {
  227. .name = "imx-ipu-pre",
  228. .of_match_table = ipu_pre_dt_ids,
  229. },
  230. };