ipu-cpmem.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900
  1. /*
  2. * Copyright (C) 2012 Mentor Graphics Inc.
  3. * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/types.h>
  13. #include <linux/bitrev.h>
  14. #include <linux/io.h>
  15. #include <drm/drm_fourcc.h>
  16. #include "ipu-prv.h"
  17. struct ipu_cpmem_word {
  18. u32 data[5];
  19. u32 res[3];
  20. };
  21. struct ipu_ch_param {
  22. struct ipu_cpmem_word word[2];
  23. };
  24. struct ipu_cpmem {
  25. struct ipu_ch_param __iomem *base;
  26. u32 module;
  27. spinlock_t lock;
  28. int use_count;
  29. struct ipu_soc *ipu;
  30. };
  31. #define IPU_CPMEM_WORD(word, ofs, size) ((((word) * 160 + (ofs)) << 8) | (size))
  32. #define IPU_FIELD_UBO IPU_CPMEM_WORD(0, 46, 22)
  33. #define IPU_FIELD_VBO IPU_CPMEM_WORD(0, 68, 22)
  34. #define IPU_FIELD_IOX IPU_CPMEM_WORD(0, 90, 4)
  35. #define IPU_FIELD_RDRW IPU_CPMEM_WORD(0, 94, 1)
  36. #define IPU_FIELD_SO IPU_CPMEM_WORD(0, 113, 1)
  37. #define IPU_FIELD_SLY IPU_CPMEM_WORD(1, 102, 14)
  38. #define IPU_FIELD_SLUV IPU_CPMEM_WORD(1, 128, 14)
  39. #define IPU_FIELD_XV IPU_CPMEM_WORD(0, 0, 10)
  40. #define IPU_FIELD_YV IPU_CPMEM_WORD(0, 10, 9)
  41. #define IPU_FIELD_XB IPU_CPMEM_WORD(0, 19, 13)
  42. #define IPU_FIELD_YB IPU_CPMEM_WORD(0, 32, 12)
  43. #define IPU_FIELD_NSB_B IPU_CPMEM_WORD(0, 44, 1)
  44. #define IPU_FIELD_CF IPU_CPMEM_WORD(0, 45, 1)
  45. #define IPU_FIELD_SX IPU_CPMEM_WORD(0, 46, 12)
  46. #define IPU_FIELD_SY IPU_CPMEM_WORD(0, 58, 11)
  47. #define IPU_FIELD_NS IPU_CPMEM_WORD(0, 69, 10)
  48. #define IPU_FIELD_SDX IPU_CPMEM_WORD(0, 79, 7)
  49. #define IPU_FIELD_SM IPU_CPMEM_WORD(0, 86, 10)
  50. #define IPU_FIELD_SCC IPU_CPMEM_WORD(0, 96, 1)
  51. #define IPU_FIELD_SCE IPU_CPMEM_WORD(0, 97, 1)
  52. #define IPU_FIELD_SDY IPU_CPMEM_WORD(0, 98, 7)
  53. #define IPU_FIELD_SDRX IPU_CPMEM_WORD(0, 105, 1)
  54. #define IPU_FIELD_SDRY IPU_CPMEM_WORD(0, 106, 1)
  55. #define IPU_FIELD_BPP IPU_CPMEM_WORD(0, 107, 3)
  56. #define IPU_FIELD_DEC_SEL IPU_CPMEM_WORD(0, 110, 2)
  57. #define IPU_FIELD_DIM IPU_CPMEM_WORD(0, 112, 1)
  58. #define IPU_FIELD_BNDM IPU_CPMEM_WORD(0, 114, 3)
  59. #define IPU_FIELD_BM IPU_CPMEM_WORD(0, 117, 2)
  60. #define IPU_FIELD_ROT IPU_CPMEM_WORD(0, 119, 1)
  61. #define IPU_FIELD_ROT_HF_VF IPU_CPMEM_WORD(0, 119, 3)
  62. #define IPU_FIELD_HF IPU_CPMEM_WORD(0, 120, 1)
  63. #define IPU_FIELD_VF IPU_CPMEM_WORD(0, 121, 1)
  64. #define IPU_FIELD_THE IPU_CPMEM_WORD(0, 122, 1)
  65. #define IPU_FIELD_CAP IPU_CPMEM_WORD(0, 123, 1)
  66. #define IPU_FIELD_CAE IPU_CPMEM_WORD(0, 124, 1)
  67. #define IPU_FIELD_FW IPU_CPMEM_WORD(0, 125, 13)
  68. #define IPU_FIELD_FH IPU_CPMEM_WORD(0, 138, 12)
  69. #define IPU_FIELD_EBA0 IPU_CPMEM_WORD(1, 0, 29)
  70. #define IPU_FIELD_EBA1 IPU_CPMEM_WORD(1, 29, 29)
  71. #define IPU_FIELD_ILO IPU_CPMEM_WORD(1, 58, 20)
  72. #define IPU_FIELD_NPB IPU_CPMEM_WORD(1, 78, 7)
  73. #define IPU_FIELD_PFS IPU_CPMEM_WORD(1, 85, 4)
  74. #define IPU_FIELD_ALU IPU_CPMEM_WORD(1, 89, 1)
  75. #define IPU_FIELD_ALBM IPU_CPMEM_WORD(1, 90, 3)
  76. #define IPU_FIELD_ID IPU_CPMEM_WORD(1, 93, 2)
  77. #define IPU_FIELD_TH IPU_CPMEM_WORD(1, 95, 7)
  78. #define IPU_FIELD_SL IPU_CPMEM_WORD(1, 102, 14)
  79. #define IPU_FIELD_WID0 IPU_CPMEM_WORD(1, 116, 3)
  80. #define IPU_FIELD_WID1 IPU_CPMEM_WORD(1, 119, 3)
  81. #define IPU_FIELD_WID2 IPU_CPMEM_WORD(1, 122, 3)
  82. #define IPU_FIELD_WID3 IPU_CPMEM_WORD(1, 125, 3)
  83. #define IPU_FIELD_OFS0 IPU_CPMEM_WORD(1, 128, 5)
  84. #define IPU_FIELD_OFS1 IPU_CPMEM_WORD(1, 133, 5)
  85. #define IPU_FIELD_OFS2 IPU_CPMEM_WORD(1, 138, 5)
  86. #define IPU_FIELD_OFS3 IPU_CPMEM_WORD(1, 143, 5)
  87. #define IPU_FIELD_SXYS IPU_CPMEM_WORD(1, 148, 1)
  88. #define IPU_FIELD_CRE IPU_CPMEM_WORD(1, 149, 1)
  89. #define IPU_FIELD_DEC_SEL2 IPU_CPMEM_WORD(1, 150, 1)
  90. static inline struct ipu_ch_param __iomem *
  91. ipu_get_cpmem(struct ipuv3_channel *ch)
  92. {
  93. struct ipu_cpmem *cpmem = ch->ipu->cpmem_priv;
  94. return cpmem->base + ch->num;
  95. }
  96. static void ipu_ch_param_write_field(struct ipuv3_channel *ch, u32 wbs, u32 v)
  97. {
  98. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  99. u32 bit = (wbs >> 8) % 160;
  100. u32 size = wbs & 0xff;
  101. u32 word = (wbs >> 8) / 160;
  102. u32 i = bit / 32;
  103. u32 ofs = bit % 32;
  104. u32 mask = (1 << size) - 1;
  105. u32 val;
  106. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  107. val = readl(&base->word[word].data[i]);
  108. val &= ~(mask << ofs);
  109. val |= v << ofs;
  110. writel(val, &base->word[word].data[i]);
  111. if ((bit + size - 1) / 32 > i) {
  112. val = readl(&base->word[word].data[i + 1]);
  113. val &= ~(mask >> (ofs ? (32 - ofs) : 0));
  114. val |= v >> (ofs ? (32 - ofs) : 0);
  115. writel(val, &base->word[word].data[i + 1]);
  116. }
  117. }
  118. static u32 ipu_ch_param_read_field(struct ipuv3_channel *ch, u32 wbs)
  119. {
  120. struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
  121. u32 bit = (wbs >> 8) % 160;
  122. u32 size = wbs & 0xff;
  123. u32 word = (wbs >> 8) / 160;
  124. u32 i = bit / 32;
  125. u32 ofs = bit % 32;
  126. u32 mask = (1 << size) - 1;
  127. u32 val = 0;
  128. pr_debug("%s %d %d %d\n", __func__, word, bit , size);
  129. val = (readl(&base->word[word].data[i]) >> ofs) & mask;
  130. if ((bit + size - 1) / 32 > i) {
  131. u32 tmp;
  132. tmp = readl(&base->word[word].data[i + 1]);
  133. tmp &= mask >> (ofs ? (32 - ofs) : 0);
  134. val |= tmp << (ofs ? (32 - ofs) : 0);
  135. }
  136. return val;
  137. }
  138. /*
  139. * The V4L2 spec defines packed RGB formats in memory byte order, which from
  140. * point of view of the IPU corresponds to little-endian words with the first
  141. * component in the least significant bits.
  142. * The DRM pixel formats and IPU internal representation are ordered the other
  143. * way around, with the first named component ordered at the most significant
  144. * bits. Further, V4L2 formats are not well defined:
  145. * https://linuxtv.org/downloads/v4l-dvb-apis/packed-rgb.html
  146. * We choose the interpretation which matches GStreamer behavior.
  147. */
  148. static int v4l2_pix_fmt_to_drm_fourcc(u32 pixelformat)
  149. {
  150. switch (pixelformat) {
  151. case V4L2_PIX_FMT_RGB565:
  152. /*
  153. * Here we choose the 'corrected' interpretation of RGBP, a
  154. * little-endian 16-bit word with the red component at the most
  155. * significant bits:
  156. * g[2:0]b[4:0] r[4:0]g[5:3] <=> [16:0] R:G:B
  157. */
  158. return DRM_FORMAT_RGB565;
  159. case V4L2_PIX_FMT_BGR24:
  160. /* B G R <=> [24:0] R:G:B */
  161. return DRM_FORMAT_RGB888;
  162. case V4L2_PIX_FMT_RGB24:
  163. /* R G B <=> [24:0] B:G:R */
  164. return DRM_FORMAT_BGR888;
  165. case V4L2_PIX_FMT_BGR32:
  166. /* B G R A <=> [32:0] A:B:G:R */
  167. return DRM_FORMAT_XRGB8888;
  168. case V4L2_PIX_FMT_RGB32:
  169. /* R G B A <=> [32:0] A:B:G:R */
  170. return DRM_FORMAT_XBGR8888;
  171. case V4L2_PIX_FMT_UYVY:
  172. return DRM_FORMAT_UYVY;
  173. case V4L2_PIX_FMT_YUYV:
  174. return DRM_FORMAT_YUYV;
  175. case V4L2_PIX_FMT_YUV420:
  176. return DRM_FORMAT_YUV420;
  177. case V4L2_PIX_FMT_YUV422P:
  178. return DRM_FORMAT_YUV422;
  179. case V4L2_PIX_FMT_YVU420:
  180. return DRM_FORMAT_YVU420;
  181. case V4L2_PIX_FMT_NV12:
  182. return DRM_FORMAT_NV12;
  183. case V4L2_PIX_FMT_NV16:
  184. return DRM_FORMAT_NV16;
  185. }
  186. return -EINVAL;
  187. }
  188. void ipu_cpmem_zero(struct ipuv3_channel *ch)
  189. {
  190. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  191. void __iomem *base = p;
  192. int i;
  193. for (i = 0; i < sizeof(*p) / sizeof(u32); i++)
  194. writel(0, base + i * sizeof(u32));
  195. }
  196. EXPORT_SYMBOL_GPL(ipu_cpmem_zero);
  197. void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres)
  198. {
  199. ipu_ch_param_write_field(ch, IPU_FIELD_FW, xres - 1);
  200. ipu_ch_param_write_field(ch, IPU_FIELD_FH, yres - 1);
  201. }
  202. EXPORT_SYMBOL_GPL(ipu_cpmem_set_resolution);
  203. void ipu_cpmem_skip_odd_chroma_rows(struct ipuv3_channel *ch)
  204. {
  205. ipu_ch_param_write_field(ch, IPU_FIELD_RDRW, 1);
  206. }
  207. EXPORT_SYMBOL_GPL(ipu_cpmem_skip_odd_chroma_rows);
  208. void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride)
  209. {
  210. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, stride - 1);
  211. }
  212. EXPORT_SYMBOL_GPL(ipu_cpmem_set_stride);
  213. void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch)
  214. {
  215. struct ipu_soc *ipu = ch->ipu;
  216. u32 val;
  217. if (ipu->ipu_type == IPUV3EX)
  218. ipu_ch_param_write_field(ch, IPU_FIELD_ID, 1);
  219. val = ipu_idmac_read(ipu, IDMAC_CHA_PRI(ch->num));
  220. val |= 1 << (ch->num % 32);
  221. ipu_idmac_write(ipu, val, IDMAC_CHA_PRI(ch->num));
  222. };
  223. EXPORT_SYMBOL_GPL(ipu_cpmem_set_high_priority);
  224. void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf)
  225. {
  226. if (bufnum)
  227. ipu_ch_param_write_field(ch, IPU_FIELD_EBA1, buf >> 3);
  228. else
  229. ipu_ch_param_write_field(ch, IPU_FIELD_EBA0, buf >> 3);
  230. }
  231. EXPORT_SYMBOL_GPL(ipu_cpmem_set_buffer);
  232. void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off)
  233. {
  234. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_off / 8);
  235. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_off / 8);
  236. }
  237. EXPORT_SYMBOL_GPL(ipu_cpmem_set_uv_offset);
  238. void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride)
  239. {
  240. ipu_ch_param_write_field(ch, IPU_FIELD_SO, 1);
  241. ipu_ch_param_write_field(ch, IPU_FIELD_ILO, stride / 8);
  242. ipu_ch_param_write_field(ch, IPU_FIELD_SLY, (stride * 2) - 1);
  243. };
  244. EXPORT_SYMBOL_GPL(ipu_cpmem_interlaced_scan);
  245. void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id)
  246. {
  247. id &= 0x3;
  248. ipu_ch_param_write_field(ch, IPU_FIELD_ID, id);
  249. }
  250. EXPORT_SYMBOL_GPL(ipu_cpmem_set_axi_id);
  251. int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch)
  252. {
  253. return ipu_ch_param_read_field(ch, IPU_FIELD_NPB) + 1;
  254. }
  255. EXPORT_SYMBOL_GPL(ipu_cpmem_get_burstsize);
  256. void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize)
  257. {
  258. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, burstsize - 1);
  259. };
  260. EXPORT_SYMBOL_GPL(ipu_cpmem_set_burstsize);
  261. void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch)
  262. {
  263. ipu_ch_param_write_field(ch, IPU_FIELD_BM, 1);
  264. }
  265. EXPORT_SYMBOL_GPL(ipu_cpmem_set_block_mode);
  266. void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
  267. enum ipu_rotate_mode rot)
  268. {
  269. u32 temp_rot = bitrev8(rot) >> 5;
  270. ipu_ch_param_write_field(ch, IPU_FIELD_ROT_HF_VF, temp_rot);
  271. }
  272. EXPORT_SYMBOL_GPL(ipu_cpmem_set_rotation);
  273. int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
  274. const struct ipu_rgb *rgb)
  275. {
  276. int bpp = 0, npb = 0, ro, go, bo, to;
  277. ro = rgb->bits_per_pixel - rgb->red.length - rgb->red.offset;
  278. go = rgb->bits_per_pixel - rgb->green.length - rgb->green.offset;
  279. bo = rgb->bits_per_pixel - rgb->blue.length - rgb->blue.offset;
  280. to = rgb->bits_per_pixel - rgb->transp.length - rgb->transp.offset;
  281. ipu_ch_param_write_field(ch, IPU_FIELD_WID0, rgb->red.length - 1);
  282. ipu_ch_param_write_field(ch, IPU_FIELD_OFS0, ro);
  283. ipu_ch_param_write_field(ch, IPU_FIELD_WID1, rgb->green.length - 1);
  284. ipu_ch_param_write_field(ch, IPU_FIELD_OFS1, go);
  285. ipu_ch_param_write_field(ch, IPU_FIELD_WID2, rgb->blue.length - 1);
  286. ipu_ch_param_write_field(ch, IPU_FIELD_OFS2, bo);
  287. if (rgb->transp.length) {
  288. ipu_ch_param_write_field(ch, IPU_FIELD_WID3,
  289. rgb->transp.length - 1);
  290. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3, to);
  291. } else {
  292. ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
  293. ipu_ch_param_write_field(ch, IPU_FIELD_OFS3,
  294. rgb->bits_per_pixel);
  295. }
  296. switch (rgb->bits_per_pixel) {
  297. case 32:
  298. bpp = 0;
  299. npb = 15;
  300. break;
  301. case 24:
  302. bpp = 1;
  303. npb = 19;
  304. break;
  305. case 16:
  306. bpp = 3;
  307. npb = 31;
  308. break;
  309. case 8:
  310. bpp = 5;
  311. npb = 63;
  312. break;
  313. default:
  314. return -EINVAL;
  315. }
  316. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  317. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  318. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 7); /* rgb mode */
  319. return 0;
  320. }
  321. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_rgb);
  322. int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width)
  323. {
  324. int bpp = 0, npb = 0;
  325. switch (width) {
  326. case 32:
  327. bpp = 0;
  328. npb = 15;
  329. break;
  330. case 24:
  331. bpp = 1;
  332. npb = 19;
  333. break;
  334. case 16:
  335. bpp = 3;
  336. npb = 31;
  337. break;
  338. case 8:
  339. bpp = 5;
  340. npb = 63;
  341. break;
  342. default:
  343. return -EINVAL;
  344. }
  345. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
  346. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
  347. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 6); /* raw mode */
  348. return 0;
  349. }
  350. EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_passthrough);
  351. void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format)
  352. {
  353. switch (pixel_format) {
  354. case V4L2_PIX_FMT_UYVY:
  355. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  356. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);/* pix fmt */
  357. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  358. break;
  359. case V4L2_PIX_FMT_YUYV:
  360. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
  361. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);/* pix fmt */
  362. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
  363. break;
  364. }
  365. }
  366. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_interleaved);
  367. void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
  368. unsigned int uv_stride,
  369. unsigned int u_offset, unsigned int v_offset)
  370. {
  371. ipu_ch_param_write_field(ch, IPU_FIELD_SLUV, uv_stride - 1);
  372. ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_offset / 8);
  373. ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_offset / 8);
  374. }
  375. EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar_full);
  376. static const struct ipu_rgb def_xrgb_32 = {
  377. .red = { .offset = 16, .length = 8, },
  378. .green = { .offset = 8, .length = 8, },
  379. .blue = { .offset = 0, .length = 8, },
  380. .transp = { .offset = 24, .length = 8, },
  381. .bits_per_pixel = 32,
  382. };
  383. static const struct ipu_rgb def_xbgr_32 = {
  384. .red = { .offset = 0, .length = 8, },
  385. .green = { .offset = 8, .length = 8, },
  386. .blue = { .offset = 16, .length = 8, },
  387. .transp = { .offset = 24, .length = 8, },
  388. .bits_per_pixel = 32,
  389. };
  390. static const struct ipu_rgb def_rgbx_32 = {
  391. .red = { .offset = 24, .length = 8, },
  392. .green = { .offset = 16, .length = 8, },
  393. .blue = { .offset = 8, .length = 8, },
  394. .transp = { .offset = 0, .length = 8, },
  395. .bits_per_pixel = 32,
  396. };
  397. static const struct ipu_rgb def_bgrx_32 = {
  398. .red = { .offset = 8, .length = 8, },
  399. .green = { .offset = 16, .length = 8, },
  400. .blue = { .offset = 24, .length = 8, },
  401. .transp = { .offset = 0, .length = 8, },
  402. .bits_per_pixel = 32,
  403. };
  404. static const struct ipu_rgb def_rgb_24 = {
  405. .red = { .offset = 16, .length = 8, },
  406. .green = { .offset = 8, .length = 8, },
  407. .blue = { .offset = 0, .length = 8, },
  408. .transp = { .offset = 0, .length = 0, },
  409. .bits_per_pixel = 24,
  410. };
  411. static const struct ipu_rgb def_bgr_24 = {
  412. .red = { .offset = 0, .length = 8, },
  413. .green = { .offset = 8, .length = 8, },
  414. .blue = { .offset = 16, .length = 8, },
  415. .transp = { .offset = 0, .length = 0, },
  416. .bits_per_pixel = 24,
  417. };
  418. static const struct ipu_rgb def_rgb_16 = {
  419. .red = { .offset = 11, .length = 5, },
  420. .green = { .offset = 5, .length = 6, },
  421. .blue = { .offset = 0, .length = 5, },
  422. .transp = { .offset = 0, .length = 0, },
  423. .bits_per_pixel = 16,
  424. };
  425. static const struct ipu_rgb def_bgr_16 = {
  426. .red = { .offset = 0, .length = 5, },
  427. .green = { .offset = 5, .length = 6, },
  428. .blue = { .offset = 11, .length = 5, },
  429. .transp = { .offset = 0, .length = 0, },
  430. .bits_per_pixel = 16,
  431. };
  432. static const struct ipu_rgb def_argb_16 = {
  433. .red = { .offset = 10, .length = 5, },
  434. .green = { .offset = 5, .length = 5, },
  435. .blue = { .offset = 0, .length = 5, },
  436. .transp = { .offset = 15, .length = 1, },
  437. .bits_per_pixel = 16,
  438. };
  439. static const struct ipu_rgb def_argb_16_4444 = {
  440. .red = { .offset = 8, .length = 4, },
  441. .green = { .offset = 4, .length = 4, },
  442. .blue = { .offset = 0, .length = 4, },
  443. .transp = { .offset = 12, .length = 4, },
  444. .bits_per_pixel = 16,
  445. };
  446. static const struct ipu_rgb def_abgr_16 = {
  447. .red = { .offset = 0, .length = 5, },
  448. .green = { .offset = 5, .length = 5, },
  449. .blue = { .offset = 10, .length = 5, },
  450. .transp = { .offset = 15, .length = 1, },
  451. .bits_per_pixel = 16,
  452. };
  453. static const struct ipu_rgb def_rgba_16 = {
  454. .red = { .offset = 11, .length = 5, },
  455. .green = { .offset = 6, .length = 5, },
  456. .blue = { .offset = 1, .length = 5, },
  457. .transp = { .offset = 0, .length = 1, },
  458. .bits_per_pixel = 16,
  459. };
  460. static const struct ipu_rgb def_bgra_16 = {
  461. .red = { .offset = 1, .length = 5, },
  462. .green = { .offset = 6, .length = 5, },
  463. .blue = { .offset = 11, .length = 5, },
  464. .transp = { .offset = 0, .length = 1, },
  465. .bits_per_pixel = 16,
  466. };
  467. #define Y_OFFSET(pix, x, y) ((x) + pix->width * (y))
  468. #define U_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  469. (pix->width * (y) / 4) + (x) / 2)
  470. #define V_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  471. (pix->width * pix->height / 4) + \
  472. (pix->width * (y) / 4) + (x) / 2)
  473. #define U2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  474. (pix->width * (y) / 2) + (x) / 2)
  475. #define V2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  476. (pix->width * pix->height / 2) + \
  477. (pix->width * (y) / 2) + (x) / 2)
  478. #define UV_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  479. (pix->width * (y) / 2) + (x))
  480. #define UV2_OFFSET(pix, x, y) ((pix->width * pix->height) + \
  481. (pix->width * y) + (x))
  482. #define NUM_ALPHA_CHANNELS 7
  483. /* See Table 37-12. Alpha channels mapping. */
  484. static int ipu_channel_albm(int ch_num)
  485. {
  486. switch (ch_num) {
  487. case IPUV3_CHANNEL_G_MEM_IC_PRP_VF: return 0;
  488. case IPUV3_CHANNEL_G_MEM_IC_PP: return 1;
  489. case IPUV3_CHANNEL_MEM_FG_SYNC: return 2;
  490. case IPUV3_CHANNEL_MEM_FG_ASYNC: return 3;
  491. case IPUV3_CHANNEL_MEM_BG_SYNC: return 4;
  492. case IPUV3_CHANNEL_MEM_BG_ASYNC: return 5;
  493. case IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB: return 6;
  494. default:
  495. return -EINVAL;
  496. }
  497. }
  498. static void ipu_cpmem_set_separate_alpha(struct ipuv3_channel *ch)
  499. {
  500. struct ipu_soc *ipu = ch->ipu;
  501. int albm;
  502. u32 val;
  503. albm = ipu_channel_albm(ch->num);
  504. if (albm < 0)
  505. return;
  506. ipu_ch_param_write_field(ch, IPU_FIELD_ALU, 1);
  507. ipu_ch_param_write_field(ch, IPU_FIELD_ALBM, albm);
  508. ipu_ch_param_write_field(ch, IPU_FIELD_CRE, 1);
  509. val = ipu_idmac_read(ipu, IDMAC_SEP_ALPHA);
  510. val |= BIT(ch->num);
  511. ipu_idmac_write(ipu, val, IDMAC_SEP_ALPHA);
  512. }
  513. int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc)
  514. {
  515. switch (drm_fourcc) {
  516. case DRM_FORMAT_YUV420:
  517. case DRM_FORMAT_YVU420:
  518. /* pix format */
  519. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 2);
  520. /* burst size */
  521. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  522. break;
  523. case DRM_FORMAT_YUV422:
  524. case DRM_FORMAT_YVU422:
  525. /* pix format */
  526. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 1);
  527. /* burst size */
  528. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  529. break;
  530. case DRM_FORMAT_YUV444:
  531. case DRM_FORMAT_YVU444:
  532. /* pix format */
  533. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0);
  534. /* burst size */
  535. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  536. break;
  537. case DRM_FORMAT_NV12:
  538. /* pix format */
  539. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 4);
  540. /* burst size */
  541. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  542. break;
  543. case DRM_FORMAT_NV16:
  544. /* pix format */
  545. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 3);
  546. /* burst size */
  547. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  548. break;
  549. case DRM_FORMAT_UYVY:
  550. /* bits/pixel */
  551. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  552. /* pix format */
  553. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);
  554. /* burst size */
  555. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  556. break;
  557. case DRM_FORMAT_YUYV:
  558. /* bits/pixel */
  559. ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
  560. /* pix format */
  561. ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);
  562. /* burst size */
  563. ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
  564. break;
  565. case DRM_FORMAT_ABGR8888:
  566. case DRM_FORMAT_XBGR8888:
  567. ipu_cpmem_set_format_rgb(ch, &def_xbgr_32);
  568. break;
  569. case DRM_FORMAT_ARGB8888:
  570. case DRM_FORMAT_XRGB8888:
  571. ipu_cpmem_set_format_rgb(ch, &def_xrgb_32);
  572. break;
  573. case DRM_FORMAT_RGBA8888:
  574. case DRM_FORMAT_RGBX8888:
  575. case DRM_FORMAT_RGBX8888_A8:
  576. ipu_cpmem_set_format_rgb(ch, &def_rgbx_32);
  577. break;
  578. case DRM_FORMAT_BGRA8888:
  579. case DRM_FORMAT_BGRX8888:
  580. case DRM_FORMAT_BGRX8888_A8:
  581. ipu_cpmem_set_format_rgb(ch, &def_bgrx_32);
  582. break;
  583. case DRM_FORMAT_BGR888:
  584. case DRM_FORMAT_BGR888_A8:
  585. ipu_cpmem_set_format_rgb(ch, &def_bgr_24);
  586. break;
  587. case DRM_FORMAT_RGB888:
  588. case DRM_FORMAT_RGB888_A8:
  589. ipu_cpmem_set_format_rgb(ch, &def_rgb_24);
  590. break;
  591. case DRM_FORMAT_RGB565:
  592. case DRM_FORMAT_RGB565_A8:
  593. ipu_cpmem_set_format_rgb(ch, &def_rgb_16);
  594. break;
  595. case DRM_FORMAT_BGR565:
  596. case DRM_FORMAT_BGR565_A8:
  597. ipu_cpmem_set_format_rgb(ch, &def_bgr_16);
  598. break;
  599. case DRM_FORMAT_ARGB1555:
  600. ipu_cpmem_set_format_rgb(ch, &def_argb_16);
  601. break;
  602. case DRM_FORMAT_ABGR1555:
  603. ipu_cpmem_set_format_rgb(ch, &def_abgr_16);
  604. break;
  605. case DRM_FORMAT_RGBA5551:
  606. ipu_cpmem_set_format_rgb(ch, &def_rgba_16);
  607. break;
  608. case DRM_FORMAT_BGRA5551:
  609. ipu_cpmem_set_format_rgb(ch, &def_bgra_16);
  610. break;
  611. case DRM_FORMAT_ARGB4444:
  612. ipu_cpmem_set_format_rgb(ch, &def_argb_16_4444);
  613. break;
  614. default:
  615. return -EINVAL;
  616. }
  617. switch (drm_fourcc) {
  618. case DRM_FORMAT_RGB565_A8:
  619. case DRM_FORMAT_BGR565_A8:
  620. case DRM_FORMAT_RGB888_A8:
  621. case DRM_FORMAT_BGR888_A8:
  622. case DRM_FORMAT_RGBX8888_A8:
  623. case DRM_FORMAT_BGRX8888_A8:
  624. ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
  625. ipu_cpmem_set_separate_alpha(ch);
  626. break;
  627. default:
  628. break;
  629. }
  630. return 0;
  631. }
  632. EXPORT_SYMBOL_GPL(ipu_cpmem_set_fmt);
  633. int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image)
  634. {
  635. struct v4l2_pix_format *pix = &image->pix;
  636. int offset, u_offset, v_offset;
  637. int ret = 0;
  638. pr_debug("%s: resolution: %dx%d stride: %d\n",
  639. __func__, pix->width, pix->height,
  640. pix->bytesperline);
  641. ipu_cpmem_set_resolution(ch, image->rect.width, image->rect.height);
  642. ipu_cpmem_set_stride(ch, pix->bytesperline);
  643. ipu_cpmem_set_fmt(ch, v4l2_pix_fmt_to_drm_fourcc(pix->pixelformat));
  644. switch (pix->pixelformat) {
  645. case V4L2_PIX_FMT_YUV420:
  646. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  647. u_offset = U_OFFSET(pix, image->rect.left,
  648. image->rect.top) - offset;
  649. v_offset = V_OFFSET(pix, image->rect.left,
  650. image->rect.top) - offset;
  651. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  652. u_offset, v_offset);
  653. break;
  654. case V4L2_PIX_FMT_YVU420:
  655. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  656. u_offset = U_OFFSET(pix, image->rect.left,
  657. image->rect.top) - offset;
  658. v_offset = V_OFFSET(pix, image->rect.left,
  659. image->rect.top) - offset;
  660. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  661. v_offset, u_offset);
  662. break;
  663. case V4L2_PIX_FMT_YUV422P:
  664. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  665. u_offset = U2_OFFSET(pix, image->rect.left,
  666. image->rect.top) - offset;
  667. v_offset = V2_OFFSET(pix, image->rect.left,
  668. image->rect.top) - offset;
  669. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
  670. u_offset, v_offset);
  671. break;
  672. case V4L2_PIX_FMT_NV12:
  673. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  674. u_offset = UV_OFFSET(pix, image->rect.left,
  675. image->rect.top) - offset;
  676. v_offset = 0;
  677. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  678. u_offset, v_offset);
  679. break;
  680. case V4L2_PIX_FMT_NV16:
  681. offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
  682. u_offset = UV2_OFFSET(pix, image->rect.left,
  683. image->rect.top) - offset;
  684. v_offset = 0;
  685. ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
  686. u_offset, v_offset);
  687. break;
  688. case V4L2_PIX_FMT_UYVY:
  689. case V4L2_PIX_FMT_YUYV:
  690. case V4L2_PIX_FMT_RGB565:
  691. offset = image->rect.left * 2 +
  692. image->rect.top * pix->bytesperline;
  693. break;
  694. case V4L2_PIX_FMT_RGB32:
  695. case V4L2_PIX_FMT_BGR32:
  696. offset = image->rect.left * 4 +
  697. image->rect.top * pix->bytesperline;
  698. break;
  699. case V4L2_PIX_FMT_RGB24:
  700. case V4L2_PIX_FMT_BGR24:
  701. offset = image->rect.left * 3 +
  702. image->rect.top * pix->bytesperline;
  703. break;
  704. case V4L2_PIX_FMT_SBGGR8:
  705. case V4L2_PIX_FMT_SGBRG8:
  706. case V4L2_PIX_FMT_SGRBG8:
  707. case V4L2_PIX_FMT_SRGGB8:
  708. offset = image->rect.left + image->rect.top * pix->bytesperline;
  709. break;
  710. case V4L2_PIX_FMT_SBGGR16:
  711. case V4L2_PIX_FMT_SGBRG16:
  712. case V4L2_PIX_FMT_SGRBG16:
  713. case V4L2_PIX_FMT_SRGGB16:
  714. offset = image->rect.left * 2 +
  715. image->rect.top * pix->bytesperline;
  716. break;
  717. default:
  718. /* This should not happen */
  719. WARN_ON(1);
  720. offset = 0;
  721. ret = -EINVAL;
  722. }
  723. ipu_cpmem_set_buffer(ch, 0, image->phys0 + offset);
  724. ipu_cpmem_set_buffer(ch, 1, image->phys1 + offset);
  725. return ret;
  726. }
  727. EXPORT_SYMBOL_GPL(ipu_cpmem_set_image);
  728. void ipu_cpmem_dump(struct ipuv3_channel *ch)
  729. {
  730. struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
  731. struct ipu_soc *ipu = ch->ipu;
  732. int chno = ch->num;
  733. dev_dbg(ipu->dev, "ch %d word 0 - %08X %08X %08X %08X %08X\n", chno,
  734. readl(&p->word[0].data[0]),
  735. readl(&p->word[0].data[1]),
  736. readl(&p->word[0].data[2]),
  737. readl(&p->word[0].data[3]),
  738. readl(&p->word[0].data[4]));
  739. dev_dbg(ipu->dev, "ch %d word 1 - %08X %08X %08X %08X %08X\n", chno,
  740. readl(&p->word[1].data[0]),
  741. readl(&p->word[1].data[1]),
  742. readl(&p->word[1].data[2]),
  743. readl(&p->word[1].data[3]),
  744. readl(&p->word[1].data[4]));
  745. dev_dbg(ipu->dev, "PFS 0x%x, ",
  746. ipu_ch_param_read_field(ch, IPU_FIELD_PFS));
  747. dev_dbg(ipu->dev, "BPP 0x%x, ",
  748. ipu_ch_param_read_field(ch, IPU_FIELD_BPP));
  749. dev_dbg(ipu->dev, "NPB 0x%x\n",
  750. ipu_ch_param_read_field(ch, IPU_FIELD_NPB));
  751. dev_dbg(ipu->dev, "FW %d, ",
  752. ipu_ch_param_read_field(ch, IPU_FIELD_FW));
  753. dev_dbg(ipu->dev, "FH %d, ",
  754. ipu_ch_param_read_field(ch, IPU_FIELD_FH));
  755. dev_dbg(ipu->dev, "EBA0 0x%x\n",
  756. ipu_ch_param_read_field(ch, IPU_FIELD_EBA0) << 3);
  757. dev_dbg(ipu->dev, "EBA1 0x%x\n",
  758. ipu_ch_param_read_field(ch, IPU_FIELD_EBA1) << 3);
  759. dev_dbg(ipu->dev, "Stride %d\n",
  760. ipu_ch_param_read_field(ch, IPU_FIELD_SL));
  761. dev_dbg(ipu->dev, "scan_order %d\n",
  762. ipu_ch_param_read_field(ch, IPU_FIELD_SO));
  763. dev_dbg(ipu->dev, "uv_stride %d\n",
  764. ipu_ch_param_read_field(ch, IPU_FIELD_SLUV));
  765. dev_dbg(ipu->dev, "u_offset 0x%x\n",
  766. ipu_ch_param_read_field(ch, IPU_FIELD_UBO) << 3);
  767. dev_dbg(ipu->dev, "v_offset 0x%x\n",
  768. ipu_ch_param_read_field(ch, IPU_FIELD_VBO) << 3);
  769. dev_dbg(ipu->dev, "Width0 %d+1, ",
  770. ipu_ch_param_read_field(ch, IPU_FIELD_WID0));
  771. dev_dbg(ipu->dev, "Width1 %d+1, ",
  772. ipu_ch_param_read_field(ch, IPU_FIELD_WID1));
  773. dev_dbg(ipu->dev, "Width2 %d+1, ",
  774. ipu_ch_param_read_field(ch, IPU_FIELD_WID2));
  775. dev_dbg(ipu->dev, "Width3 %d+1, ",
  776. ipu_ch_param_read_field(ch, IPU_FIELD_WID3));
  777. dev_dbg(ipu->dev, "Offset0 %d, ",
  778. ipu_ch_param_read_field(ch, IPU_FIELD_OFS0));
  779. dev_dbg(ipu->dev, "Offset1 %d, ",
  780. ipu_ch_param_read_field(ch, IPU_FIELD_OFS1));
  781. dev_dbg(ipu->dev, "Offset2 %d, ",
  782. ipu_ch_param_read_field(ch, IPU_FIELD_OFS2));
  783. dev_dbg(ipu->dev, "Offset3 %d\n",
  784. ipu_ch_param_read_field(ch, IPU_FIELD_OFS3));
  785. }
  786. EXPORT_SYMBOL_GPL(ipu_cpmem_dump);
  787. int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base)
  788. {
  789. struct ipu_cpmem *cpmem;
  790. cpmem = devm_kzalloc(dev, sizeof(*cpmem), GFP_KERNEL);
  791. if (!cpmem)
  792. return -ENOMEM;
  793. ipu->cpmem_priv = cpmem;
  794. spin_lock_init(&cpmem->lock);
  795. cpmem->base = devm_ioremap(dev, base, SZ_128K);
  796. if (!cpmem->base)
  797. return -ENOMEM;
  798. dev_dbg(dev, "CPMEM base: 0x%08lx remapped to %p\n",
  799. base, cpmem->base);
  800. cpmem->ipu = ipu;
  801. return 0;
  802. }
  803. void ipu_cpmem_exit(struct ipu_soc *ipu)
  804. {
  805. }