dpaux.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pinctrl/pinconf-generic.h>
  15. #include <linux/pinctrl/pinctrl.h>
  16. #include <linux/pinctrl/pinmux.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/reset.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/workqueue.h>
  21. #include <drm/drm_dp_helper.h>
  22. #include <drm/drm_panel.h>
  23. #include "dpaux.h"
  24. #include "drm.h"
  25. #include "trace.h"
  26. static DEFINE_MUTEX(dpaux_lock);
  27. static LIST_HEAD(dpaux_list);
  28. struct tegra_dpaux {
  29. struct drm_dp_aux aux;
  30. struct device *dev;
  31. void __iomem *regs;
  32. int irq;
  33. struct tegra_output *output;
  34. struct reset_control *rst;
  35. struct clk *clk_parent;
  36. struct clk *clk;
  37. struct regulator *vdd;
  38. struct completion complete;
  39. struct work_struct work;
  40. struct list_head list;
  41. #ifdef CONFIG_GENERIC_PINCONF
  42. struct pinctrl_dev *pinctrl;
  43. struct pinctrl_desc desc;
  44. #endif
  45. };
  46. static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
  47. {
  48. return container_of(aux, struct tegra_dpaux, aux);
  49. }
  50. static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
  51. {
  52. return container_of(work, struct tegra_dpaux, work);
  53. }
  54. static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
  55. unsigned int offset)
  56. {
  57. u32 value = readl(dpaux->regs + (offset << 2));
  58. trace_dpaux_readl(dpaux->dev, offset, value);
  59. return value;
  60. }
  61. static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
  62. u32 value, unsigned int offset)
  63. {
  64. trace_dpaux_writel(dpaux->dev, offset, value);
  65. writel(value, dpaux->regs + (offset << 2));
  66. }
  67. static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
  68. size_t size)
  69. {
  70. size_t i, j;
  71. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  72. size_t num = min_t(size_t, size - i * 4, 4);
  73. u32 value = 0;
  74. for (j = 0; j < num; j++)
  75. value |= buffer[i * 4 + j] << (j * 8);
  76. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
  77. }
  78. }
  79. static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
  80. size_t size)
  81. {
  82. size_t i, j;
  83. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  84. size_t num = min_t(size_t, size - i * 4, 4);
  85. u32 value;
  86. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
  87. for (j = 0; j < num; j++)
  88. buffer[i * 4 + j] = value >> (j * 8);
  89. }
  90. }
  91. static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
  92. struct drm_dp_aux_msg *msg)
  93. {
  94. unsigned long timeout = msecs_to_jiffies(250);
  95. struct tegra_dpaux *dpaux = to_dpaux(aux);
  96. unsigned long status;
  97. ssize_t ret = 0;
  98. u32 value;
  99. /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
  100. if (msg->size > 16)
  101. return -EINVAL;
  102. /*
  103. * Allow zero-sized messages only for I2C, in which case they specify
  104. * address-only transactions.
  105. */
  106. if (msg->size < 1) {
  107. switch (msg->request & ~DP_AUX_I2C_MOT) {
  108. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  109. case DP_AUX_I2C_WRITE:
  110. case DP_AUX_I2C_READ:
  111. value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
  112. break;
  113. default:
  114. return -EINVAL;
  115. }
  116. } else {
  117. /* For non-zero-sized messages, set the CMDLEN field. */
  118. value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
  119. }
  120. switch (msg->request & ~DP_AUX_I2C_MOT) {
  121. case DP_AUX_I2C_WRITE:
  122. if (msg->request & DP_AUX_I2C_MOT)
  123. value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
  124. else
  125. value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
  126. break;
  127. case DP_AUX_I2C_READ:
  128. if (msg->request & DP_AUX_I2C_MOT)
  129. value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
  130. else
  131. value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
  132. break;
  133. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  134. if (msg->request & DP_AUX_I2C_MOT)
  135. value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
  136. else
  137. value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
  138. break;
  139. case DP_AUX_NATIVE_WRITE:
  140. value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
  141. break;
  142. case DP_AUX_NATIVE_READ:
  143. value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
  144. break;
  145. default:
  146. return -EINVAL;
  147. }
  148. tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
  149. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  150. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  151. tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
  152. ret = msg->size;
  153. }
  154. /* start transaction */
  155. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
  156. value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
  157. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  158. status = wait_for_completion_timeout(&dpaux->complete, timeout);
  159. if (!status)
  160. return -ETIMEDOUT;
  161. /* read status and clear errors */
  162. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  163. tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
  164. if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
  165. return -ETIMEDOUT;
  166. if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
  167. (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
  168. (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
  169. return -EIO;
  170. switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
  171. case 0x00:
  172. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  173. break;
  174. case 0x01:
  175. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  176. break;
  177. case 0x02:
  178. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  179. break;
  180. case 0x04:
  181. msg->reply = DP_AUX_I2C_REPLY_NACK;
  182. break;
  183. case 0x08:
  184. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  185. break;
  186. }
  187. if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
  188. if (msg->request & DP_AUX_I2C_READ) {
  189. size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
  190. if (WARN_ON(count != msg->size))
  191. count = min_t(size_t, count, msg->size);
  192. tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
  193. ret = count;
  194. }
  195. }
  196. return ret;
  197. }
  198. static void tegra_dpaux_hotplug(struct work_struct *work)
  199. {
  200. struct tegra_dpaux *dpaux = work_to_dpaux(work);
  201. if (dpaux->output)
  202. drm_helper_hpd_irq_event(dpaux->output->connector.dev);
  203. }
  204. static irqreturn_t tegra_dpaux_irq(int irq, void *data)
  205. {
  206. struct tegra_dpaux *dpaux = data;
  207. irqreturn_t ret = IRQ_HANDLED;
  208. u32 value;
  209. /* clear interrupts */
  210. value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
  211. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  212. if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
  213. schedule_work(&dpaux->work);
  214. if (value & DPAUX_INTR_IRQ_EVENT) {
  215. /* TODO: handle this */
  216. }
  217. if (value & DPAUX_INTR_AUX_DONE)
  218. complete(&dpaux->complete);
  219. return ret;
  220. }
  221. enum tegra_dpaux_functions {
  222. DPAUX_PADCTL_FUNC_AUX,
  223. DPAUX_PADCTL_FUNC_I2C,
  224. DPAUX_PADCTL_FUNC_OFF,
  225. };
  226. static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux)
  227. {
  228. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  229. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  230. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  231. }
  232. static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux)
  233. {
  234. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  235. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  236. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  237. }
  238. static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function)
  239. {
  240. u32 value;
  241. switch (function) {
  242. case DPAUX_PADCTL_FUNC_AUX:
  243. value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  244. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  245. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  246. DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
  247. DPAUX_HYBRID_PADCTL_MODE_AUX;
  248. break;
  249. case DPAUX_PADCTL_FUNC_I2C:
  250. value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
  251. DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
  252. DPAUX_HYBRID_PADCTL_MODE_I2C;
  253. break;
  254. case DPAUX_PADCTL_FUNC_OFF:
  255. tegra_dpaux_pad_power_down(dpaux);
  256. return 0;
  257. default:
  258. return -ENOTSUPP;
  259. }
  260. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  261. tegra_dpaux_pad_power_up(dpaux);
  262. return 0;
  263. }
  264. #ifdef CONFIG_GENERIC_PINCONF
  265. static const struct pinctrl_pin_desc tegra_dpaux_pins[] = {
  266. PINCTRL_PIN(0, "DP_AUX_CHx_P"),
  267. PINCTRL_PIN(1, "DP_AUX_CHx_N"),
  268. };
  269. static const unsigned tegra_dpaux_pin_numbers[] = { 0, 1 };
  270. static const char * const tegra_dpaux_groups[] = {
  271. "dpaux-io",
  272. };
  273. static const char * const tegra_dpaux_functions[] = {
  274. "aux",
  275. "i2c",
  276. "off",
  277. };
  278. static int tegra_dpaux_get_groups_count(struct pinctrl_dev *pinctrl)
  279. {
  280. return ARRAY_SIZE(tegra_dpaux_groups);
  281. }
  282. static const char *tegra_dpaux_get_group_name(struct pinctrl_dev *pinctrl,
  283. unsigned int group)
  284. {
  285. return tegra_dpaux_groups[group];
  286. }
  287. static int tegra_dpaux_get_group_pins(struct pinctrl_dev *pinctrl,
  288. unsigned group, const unsigned **pins,
  289. unsigned *num_pins)
  290. {
  291. *pins = tegra_dpaux_pin_numbers;
  292. *num_pins = ARRAY_SIZE(tegra_dpaux_pin_numbers);
  293. return 0;
  294. }
  295. static const struct pinctrl_ops tegra_dpaux_pinctrl_ops = {
  296. .get_groups_count = tegra_dpaux_get_groups_count,
  297. .get_group_name = tegra_dpaux_get_group_name,
  298. .get_group_pins = tegra_dpaux_get_group_pins,
  299. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  300. .dt_free_map = pinconf_generic_dt_free_map,
  301. };
  302. static int tegra_dpaux_get_functions_count(struct pinctrl_dev *pinctrl)
  303. {
  304. return ARRAY_SIZE(tegra_dpaux_functions);
  305. }
  306. static const char *tegra_dpaux_get_function_name(struct pinctrl_dev *pinctrl,
  307. unsigned int function)
  308. {
  309. return tegra_dpaux_functions[function];
  310. }
  311. static int tegra_dpaux_get_function_groups(struct pinctrl_dev *pinctrl,
  312. unsigned int function,
  313. const char * const **groups,
  314. unsigned * const num_groups)
  315. {
  316. *num_groups = ARRAY_SIZE(tegra_dpaux_groups);
  317. *groups = tegra_dpaux_groups;
  318. return 0;
  319. }
  320. static int tegra_dpaux_set_mux(struct pinctrl_dev *pinctrl,
  321. unsigned int function, unsigned int group)
  322. {
  323. struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl);
  324. return tegra_dpaux_pad_config(dpaux, function);
  325. }
  326. static const struct pinmux_ops tegra_dpaux_pinmux_ops = {
  327. .get_functions_count = tegra_dpaux_get_functions_count,
  328. .get_function_name = tegra_dpaux_get_function_name,
  329. .get_function_groups = tegra_dpaux_get_function_groups,
  330. .set_mux = tegra_dpaux_set_mux,
  331. };
  332. #endif
  333. static int tegra_dpaux_probe(struct platform_device *pdev)
  334. {
  335. struct tegra_dpaux *dpaux;
  336. struct resource *regs;
  337. u32 value;
  338. int err;
  339. dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
  340. if (!dpaux)
  341. return -ENOMEM;
  342. INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
  343. init_completion(&dpaux->complete);
  344. INIT_LIST_HEAD(&dpaux->list);
  345. dpaux->dev = &pdev->dev;
  346. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  347. dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
  348. if (IS_ERR(dpaux->regs))
  349. return PTR_ERR(dpaux->regs);
  350. dpaux->irq = platform_get_irq(pdev, 0);
  351. if (dpaux->irq < 0) {
  352. dev_err(&pdev->dev, "failed to get IRQ\n");
  353. return -ENXIO;
  354. }
  355. if (!pdev->dev.pm_domain) {
  356. dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
  357. if (IS_ERR(dpaux->rst)) {
  358. dev_err(&pdev->dev,
  359. "failed to get reset control: %ld\n",
  360. PTR_ERR(dpaux->rst));
  361. return PTR_ERR(dpaux->rst);
  362. }
  363. }
  364. dpaux->clk = devm_clk_get(&pdev->dev, NULL);
  365. if (IS_ERR(dpaux->clk)) {
  366. dev_err(&pdev->dev, "failed to get module clock: %ld\n",
  367. PTR_ERR(dpaux->clk));
  368. return PTR_ERR(dpaux->clk);
  369. }
  370. err = clk_prepare_enable(dpaux->clk);
  371. if (err < 0) {
  372. dev_err(&pdev->dev, "failed to enable module clock: %d\n",
  373. err);
  374. return err;
  375. }
  376. if (dpaux->rst)
  377. reset_control_deassert(dpaux->rst);
  378. dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
  379. if (IS_ERR(dpaux->clk_parent)) {
  380. dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
  381. PTR_ERR(dpaux->clk_parent));
  382. err = PTR_ERR(dpaux->clk_parent);
  383. goto assert_reset;
  384. }
  385. err = clk_prepare_enable(dpaux->clk_parent);
  386. if (err < 0) {
  387. dev_err(&pdev->dev, "failed to enable parent clock: %d\n",
  388. err);
  389. goto assert_reset;
  390. }
  391. err = clk_set_rate(dpaux->clk_parent, 270000000);
  392. if (err < 0) {
  393. dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
  394. err);
  395. goto disable_parent_clk;
  396. }
  397. dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
  398. if (IS_ERR(dpaux->vdd)) {
  399. dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
  400. PTR_ERR(dpaux->vdd));
  401. err = PTR_ERR(dpaux->vdd);
  402. goto disable_parent_clk;
  403. }
  404. err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
  405. dev_name(dpaux->dev), dpaux);
  406. if (err < 0) {
  407. dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
  408. dpaux->irq, err);
  409. goto disable_parent_clk;
  410. }
  411. disable_irq(dpaux->irq);
  412. dpaux->aux.transfer = tegra_dpaux_transfer;
  413. dpaux->aux.dev = &pdev->dev;
  414. err = drm_dp_aux_register(&dpaux->aux);
  415. if (err < 0)
  416. goto disable_parent_clk;
  417. /*
  418. * Assume that by default the DPAUX/I2C pads will be used for HDMI,
  419. * so power them up and configure them in I2C mode.
  420. *
  421. * The DPAUX code paths reconfigure the pads in AUX mode, but there
  422. * is no possibility to perform the I2C mode configuration in the
  423. * HDMI path.
  424. */
  425. err = tegra_dpaux_pad_config(dpaux, DPAUX_HYBRID_PADCTL_MODE_I2C);
  426. if (err < 0)
  427. return err;
  428. #ifdef CONFIG_GENERIC_PINCONF
  429. dpaux->desc.name = dev_name(&pdev->dev);
  430. dpaux->desc.pins = tegra_dpaux_pins;
  431. dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins);
  432. dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops;
  433. dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops;
  434. dpaux->desc.owner = THIS_MODULE;
  435. dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux);
  436. if (IS_ERR(dpaux->pinctrl)) {
  437. dev_err(&pdev->dev, "failed to register pincontrol\n");
  438. return PTR_ERR(dpaux->pinctrl);
  439. }
  440. #endif
  441. /* enable and clear all interrupts */
  442. value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
  443. DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
  444. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
  445. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  446. mutex_lock(&dpaux_lock);
  447. list_add_tail(&dpaux->list, &dpaux_list);
  448. mutex_unlock(&dpaux_lock);
  449. platform_set_drvdata(pdev, dpaux);
  450. return 0;
  451. disable_parent_clk:
  452. clk_disable_unprepare(dpaux->clk_parent);
  453. assert_reset:
  454. if (dpaux->rst)
  455. reset_control_assert(dpaux->rst);
  456. clk_disable_unprepare(dpaux->clk);
  457. return err;
  458. }
  459. static int tegra_dpaux_remove(struct platform_device *pdev)
  460. {
  461. struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
  462. /* make sure pads are powered down when not in use */
  463. tegra_dpaux_pad_power_down(dpaux);
  464. drm_dp_aux_unregister(&dpaux->aux);
  465. mutex_lock(&dpaux_lock);
  466. list_del(&dpaux->list);
  467. mutex_unlock(&dpaux_lock);
  468. cancel_work_sync(&dpaux->work);
  469. clk_disable_unprepare(dpaux->clk_parent);
  470. if (dpaux->rst)
  471. reset_control_assert(dpaux->rst);
  472. clk_disable_unprepare(dpaux->clk);
  473. return 0;
  474. }
  475. static const struct of_device_id tegra_dpaux_of_match[] = {
  476. { .compatible = "nvidia,tegra210-dpaux", },
  477. { .compatible = "nvidia,tegra124-dpaux", },
  478. { },
  479. };
  480. MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
  481. struct platform_driver tegra_dpaux_driver = {
  482. .driver = {
  483. .name = "tegra-dpaux",
  484. .of_match_table = tegra_dpaux_of_match,
  485. },
  486. .probe = tegra_dpaux_probe,
  487. .remove = tegra_dpaux_remove,
  488. };
  489. struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
  490. {
  491. struct tegra_dpaux *dpaux;
  492. mutex_lock(&dpaux_lock);
  493. list_for_each_entry(dpaux, &dpaux_list, list)
  494. if (np == dpaux->dev->of_node) {
  495. mutex_unlock(&dpaux_lock);
  496. return &dpaux->aux;
  497. }
  498. mutex_unlock(&dpaux_lock);
  499. return NULL;
  500. }
  501. int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
  502. {
  503. struct tegra_dpaux *dpaux = to_dpaux(aux);
  504. unsigned long timeout;
  505. int err;
  506. output->connector.polled = DRM_CONNECTOR_POLL_HPD;
  507. dpaux->output = output;
  508. err = regulator_enable(dpaux->vdd);
  509. if (err < 0)
  510. return err;
  511. timeout = jiffies + msecs_to_jiffies(250);
  512. while (time_before(jiffies, timeout)) {
  513. enum drm_connector_status status;
  514. status = drm_dp_aux_detect(aux);
  515. if (status == connector_status_connected) {
  516. enable_irq(dpaux->irq);
  517. return 0;
  518. }
  519. usleep_range(1000, 2000);
  520. }
  521. return -ETIMEDOUT;
  522. }
  523. int drm_dp_aux_detach(struct drm_dp_aux *aux)
  524. {
  525. struct tegra_dpaux *dpaux = to_dpaux(aux);
  526. unsigned long timeout;
  527. int err;
  528. disable_irq(dpaux->irq);
  529. err = regulator_disable(dpaux->vdd);
  530. if (err < 0)
  531. return err;
  532. timeout = jiffies + msecs_to_jiffies(250);
  533. while (time_before(jiffies, timeout)) {
  534. enum drm_connector_status status;
  535. status = drm_dp_aux_detect(aux);
  536. if (status == connector_status_disconnected) {
  537. dpaux->output = NULL;
  538. return 0;
  539. }
  540. usleep_range(1000, 2000);
  541. }
  542. return -ETIMEDOUT;
  543. }
  544. enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
  545. {
  546. struct tegra_dpaux *dpaux = to_dpaux(aux);
  547. u32 value;
  548. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  549. if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
  550. return connector_status_connected;
  551. return connector_status_disconnected;
  552. }
  553. int drm_dp_aux_enable(struct drm_dp_aux *aux)
  554. {
  555. struct tegra_dpaux *dpaux = to_dpaux(aux);
  556. return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX);
  557. }
  558. int drm_dp_aux_disable(struct drm_dp_aux *aux)
  559. {
  560. struct tegra_dpaux *dpaux = to_dpaux(aux);
  561. tegra_dpaux_pad_power_down(dpaux);
  562. return 0;
  563. }
  564. int drm_dp_aux_prepare(struct drm_dp_aux *aux, u8 encoding)
  565. {
  566. int err;
  567. err = drm_dp_dpcd_writeb(aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
  568. encoding);
  569. if (err < 0)
  570. return err;
  571. return 0;
  572. }
  573. int drm_dp_aux_train(struct drm_dp_aux *aux, struct drm_dp_link *link,
  574. u8 pattern)
  575. {
  576. u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
  577. u8 status[DP_LINK_STATUS_SIZE], values[4];
  578. unsigned int i;
  579. int err;
  580. err = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, pattern);
  581. if (err < 0)
  582. return err;
  583. if (tp == DP_TRAINING_PATTERN_DISABLE)
  584. return 0;
  585. for (i = 0; i < link->num_lanes; i++)
  586. values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
  587. DP_TRAIN_PRE_EMPH_LEVEL_0 |
  588. DP_TRAIN_MAX_SWING_REACHED |
  589. DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
  590. err = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, values,
  591. link->num_lanes);
  592. if (err < 0)
  593. return err;
  594. usleep_range(500, 1000);
  595. err = drm_dp_dpcd_read_link_status(aux, status);
  596. if (err < 0)
  597. return err;
  598. switch (tp) {
  599. case DP_TRAINING_PATTERN_1:
  600. if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
  601. return -EAGAIN;
  602. break;
  603. case DP_TRAINING_PATTERN_2:
  604. if (!drm_dp_channel_eq_ok(status, link->num_lanes))
  605. return -EAGAIN;
  606. break;
  607. default:
  608. dev_err(aux->dev, "unsupported training pattern %u\n", tp);
  609. return -EINVAL;
  610. }
  611. err = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, 0);
  612. if (err < 0)
  613. return err;
  614. return 0;
  615. }