analogix_dp-rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * Rockchip SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  5. * Author: Andy Yan <andy.yan@rock-chips.com>
  6. * Yakir Yang <ykk@rock-chips.com>
  7. * Jeff Chen <jeff.chen@rock-chips.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/regmap.h>
  19. #include <linux/reset.h>
  20. #include <linux/clk.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_dp_helper.h>
  24. #include <drm/drm_of.h>
  25. #include <drm/drm_panel.h>
  26. #include <video/of_videomode.h>
  27. #include <video/videomode.h>
  28. #include <drm/bridge/analogix_dp.h>
  29. #include "rockchip_drm_drv.h"
  30. #include "rockchip_drm_psr.h"
  31. #include "rockchip_drm_vop.h"
  32. #define RK3288_GRF_SOC_CON6 0x25c
  33. #define RK3288_EDP_LCDC_SEL BIT(5)
  34. #define RK3399_GRF_SOC_CON20 0x6250
  35. #define RK3399_EDP_LCDC_SEL BIT(5)
  36. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  37. #define PSR_WAIT_LINE_FLAG_TIMEOUT_MS 100
  38. #define to_dp(nm) container_of(nm, struct rockchip_dp_device, nm)
  39. /**
  40. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  41. * @lcdsel_grf_reg: grf register offset of lcdc select
  42. * @lcdsel_big: reg value of selecting vop big for eDP
  43. * @lcdsel_lit: reg value of selecting vop little for eDP
  44. * @chip_type: specific chip type
  45. */
  46. struct rockchip_dp_chip_data {
  47. u32 lcdsel_grf_reg;
  48. u32 lcdsel_big;
  49. u32 lcdsel_lit;
  50. u32 chip_type;
  51. };
  52. struct rockchip_dp_device {
  53. struct drm_device *drm_dev;
  54. struct device *dev;
  55. struct drm_encoder encoder;
  56. struct drm_display_mode mode;
  57. struct clk *pclk;
  58. struct clk *grfclk;
  59. struct regmap *grf;
  60. struct reset_control *rst;
  61. struct work_struct psr_work;
  62. spinlock_t psr_lock;
  63. unsigned int psr_state;
  64. const struct rockchip_dp_chip_data *data;
  65. struct analogix_dp_plat_data plat_data;
  66. };
  67. static void analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
  68. {
  69. struct rockchip_dp_device *dp = to_dp(encoder);
  70. unsigned long flags;
  71. if (!analogix_dp_psr_supported(dp->dev))
  72. return;
  73. dev_dbg(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
  74. spin_lock_irqsave(&dp->psr_lock, flags);
  75. if (enabled)
  76. dp->psr_state = EDP_VSC_PSR_STATE_ACTIVE;
  77. else
  78. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  79. schedule_work(&dp->psr_work);
  80. spin_unlock_irqrestore(&dp->psr_lock, flags);
  81. }
  82. static void analogix_dp_psr_work(struct work_struct *work)
  83. {
  84. struct rockchip_dp_device *dp =
  85. container_of(work, typeof(*dp), psr_work);
  86. int ret;
  87. unsigned long flags;
  88. ret = rockchip_drm_wait_vact_end(dp->encoder.crtc,
  89. PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
  90. if (ret) {
  91. dev_err(dp->dev, "line flag interrupt did not arrive\n");
  92. return;
  93. }
  94. spin_lock_irqsave(&dp->psr_lock, flags);
  95. if (dp->psr_state == EDP_VSC_PSR_STATE_ACTIVE)
  96. analogix_dp_enable_psr(dp->dev);
  97. else
  98. analogix_dp_disable_psr(dp->dev);
  99. spin_unlock_irqrestore(&dp->psr_lock, flags);
  100. }
  101. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  102. {
  103. reset_control_assert(dp->rst);
  104. usleep_range(10, 20);
  105. reset_control_deassert(dp->rst);
  106. return 0;
  107. }
  108. static int rockchip_dp_poweron(struct analogix_dp_plat_data *plat_data)
  109. {
  110. struct rockchip_dp_device *dp = to_dp(plat_data);
  111. int ret;
  112. cancel_work_sync(&dp->psr_work);
  113. ret = clk_prepare_enable(dp->pclk);
  114. if (ret < 0) {
  115. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  116. return ret;
  117. }
  118. ret = rockchip_dp_pre_init(dp);
  119. if (ret < 0) {
  120. dev_err(dp->dev, "failed to dp pre init %d\n", ret);
  121. clk_disable_unprepare(dp->pclk);
  122. return ret;
  123. }
  124. return 0;
  125. }
  126. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  127. {
  128. struct rockchip_dp_device *dp = to_dp(plat_data);
  129. clk_disable_unprepare(dp->pclk);
  130. return 0;
  131. }
  132. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  133. struct drm_connector *connector)
  134. {
  135. struct drm_display_info *di = &connector->display_info;
  136. /* VOP couldn't output YUV video format for eDP rightly */
  137. u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;
  138. if ((di->color_formats & mask)) {
  139. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  140. di->color_formats &= ~mask;
  141. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  142. di->bpc = 8;
  143. }
  144. return 0;
  145. }
  146. static bool
  147. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  148. const struct drm_display_mode *mode,
  149. struct drm_display_mode *adjusted_mode)
  150. {
  151. /* do nothing */
  152. return true;
  153. }
  154. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  155. struct drm_display_mode *mode,
  156. struct drm_display_mode *adjusted)
  157. {
  158. /* do nothing */
  159. }
  160. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
  161. {
  162. struct rockchip_dp_device *dp = to_dp(encoder);
  163. int ret;
  164. u32 val;
  165. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  166. if (ret < 0)
  167. return;
  168. if (ret)
  169. val = dp->data->lcdsel_lit;
  170. else
  171. val = dp->data->lcdsel_big;
  172. dev_dbg(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  173. ret = clk_prepare_enable(dp->grfclk);
  174. if (ret < 0) {
  175. dev_err(dp->dev, "failed to enable grfclk %d\n", ret);
  176. return;
  177. }
  178. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  179. if (ret != 0)
  180. dev_err(dp->dev, "Could not write to GRF: %d\n", ret);
  181. clk_disable_unprepare(dp->grfclk);
  182. }
  183. static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
  184. {
  185. /* do nothing */
  186. }
  187. static int
  188. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  189. struct drm_crtc_state *crtc_state,
  190. struct drm_connector_state *conn_state)
  191. {
  192. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  193. /*
  194. * The hardware IC designed that VOP must output the RGB10 video
  195. * format to eDP controller, and if eDP panel only support RGB8,
  196. * then eDP controller should cut down the video data, not via VOP
  197. * controller, that's why we need to hardcode the VOP output mode
  198. * to RGA10 here.
  199. */
  200. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  201. s->output_type = DRM_MODE_CONNECTOR_eDP;
  202. return 0;
  203. }
  204. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  205. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  206. .mode_set = rockchip_dp_drm_encoder_mode_set,
  207. .enable = rockchip_dp_drm_encoder_enable,
  208. .disable = rockchip_dp_drm_encoder_nop,
  209. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  210. };
  211. static void rockchip_dp_drm_encoder_destroy(struct drm_encoder *encoder)
  212. {
  213. drm_encoder_cleanup(encoder);
  214. }
  215. static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
  216. .destroy = rockchip_dp_drm_encoder_destroy,
  217. };
  218. static int rockchip_dp_init(struct rockchip_dp_device *dp)
  219. {
  220. struct device *dev = dp->dev;
  221. struct device_node *np = dev->of_node;
  222. int ret;
  223. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  224. if (IS_ERR(dp->grf)) {
  225. dev_err(dev, "failed to get rockchip,grf property\n");
  226. return PTR_ERR(dp->grf);
  227. }
  228. dp->grfclk = devm_clk_get(dev, "grf");
  229. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  230. dp->grfclk = NULL;
  231. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  232. return -EPROBE_DEFER;
  233. } else if (IS_ERR(dp->grfclk)) {
  234. dev_err(dev, "failed to get grf clock\n");
  235. return PTR_ERR(dp->grfclk);
  236. }
  237. dp->pclk = devm_clk_get(dev, "pclk");
  238. if (IS_ERR(dp->pclk)) {
  239. dev_err(dev, "failed to get pclk property\n");
  240. return PTR_ERR(dp->pclk);
  241. }
  242. dp->rst = devm_reset_control_get(dev, "dp");
  243. if (IS_ERR(dp->rst)) {
  244. dev_err(dev, "failed to get dp reset control\n");
  245. return PTR_ERR(dp->rst);
  246. }
  247. ret = clk_prepare_enable(dp->pclk);
  248. if (ret < 0) {
  249. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  250. return ret;
  251. }
  252. ret = rockchip_dp_pre_init(dp);
  253. if (ret < 0) {
  254. dev_err(dp->dev, "failed to pre init %d\n", ret);
  255. clk_disable_unprepare(dp->pclk);
  256. return ret;
  257. }
  258. return 0;
  259. }
  260. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  261. {
  262. struct drm_encoder *encoder = &dp->encoder;
  263. struct drm_device *drm_dev = dp->drm_dev;
  264. struct device *dev = dp->dev;
  265. int ret;
  266. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  267. dev->of_node);
  268. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  269. ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
  270. DRM_MODE_ENCODER_TMDS, NULL);
  271. if (ret) {
  272. DRM_ERROR("failed to initialize encoder with drm\n");
  273. return ret;
  274. }
  275. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  276. return 0;
  277. }
  278. static int rockchip_dp_bind(struct device *dev, struct device *master,
  279. void *data)
  280. {
  281. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  282. const struct rockchip_dp_chip_data *dp_data;
  283. struct drm_device *drm_dev = data;
  284. int ret;
  285. /*
  286. * Just like the probe function said, we don't need the
  287. * device drvrate anymore, we should leave the charge to
  288. * analogix dp driver, set the device drvdata to NULL.
  289. */
  290. dev_set_drvdata(dev, NULL);
  291. dp_data = of_device_get_match_data(dev);
  292. if (!dp_data)
  293. return -ENODEV;
  294. ret = rockchip_dp_init(dp);
  295. if (ret < 0)
  296. return ret;
  297. dp->data = dp_data;
  298. dp->drm_dev = drm_dev;
  299. ret = rockchip_dp_drm_create_encoder(dp);
  300. if (ret) {
  301. DRM_ERROR("failed to create drm encoder\n");
  302. return ret;
  303. }
  304. dp->plat_data.encoder = &dp->encoder;
  305. dp->plat_data.dev_type = dp->data->chip_type;
  306. dp->plat_data.power_on = rockchip_dp_poweron;
  307. dp->plat_data.power_off = rockchip_dp_powerdown;
  308. dp->plat_data.get_modes = rockchip_dp_get_modes;
  309. spin_lock_init(&dp->psr_lock);
  310. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  311. INIT_WORK(&dp->psr_work, analogix_dp_psr_work);
  312. rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
  313. return analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
  314. }
  315. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  316. void *data)
  317. {
  318. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  319. rockchip_drm_psr_unregister(&dp->encoder);
  320. analogix_dp_unbind(dev, master, data);
  321. clk_disable_unprepare(dp->pclk);
  322. }
  323. static const struct component_ops rockchip_dp_component_ops = {
  324. .bind = rockchip_dp_bind,
  325. .unbind = rockchip_dp_unbind,
  326. };
  327. static int rockchip_dp_probe(struct platform_device *pdev)
  328. {
  329. struct device *dev = &pdev->dev;
  330. struct drm_panel *panel = NULL;
  331. struct rockchip_dp_device *dp;
  332. int ret;
  333. ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
  334. if (ret)
  335. return ret;
  336. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  337. if (!dp)
  338. return -ENOMEM;
  339. dp->dev = dev;
  340. dp->plat_data.panel = panel;
  341. /*
  342. * We just use the drvdata until driver run into component
  343. * add function, and then we would set drvdata to null, so
  344. * that analogix dp driver could take charge of the drvdata.
  345. */
  346. platform_set_drvdata(pdev, dp);
  347. return component_add(dev, &rockchip_dp_component_ops);
  348. }
  349. static int rockchip_dp_remove(struct platform_device *pdev)
  350. {
  351. component_del(&pdev->dev, &rockchip_dp_component_ops);
  352. return 0;
  353. }
  354. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  355. #ifdef CONFIG_PM_SLEEP
  356. .suspend = analogix_dp_suspend,
  357. .resume_early = analogix_dp_resume,
  358. #endif
  359. };
  360. static const struct rockchip_dp_chip_data rk3399_edp = {
  361. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  362. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  363. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  364. .chip_type = RK3399_EDP,
  365. };
  366. static const struct rockchip_dp_chip_data rk3288_dp = {
  367. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  368. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  369. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  370. .chip_type = RK3288_DP,
  371. };
  372. static const struct of_device_id rockchip_dp_dt_ids[] = {
  373. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  374. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  375. {}
  376. };
  377. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  378. struct platform_driver rockchip_dp_driver = {
  379. .probe = rockchip_dp_probe,
  380. .remove = rockchip_dp_remove,
  381. .driver = {
  382. .name = "rockchip-dp",
  383. .pm = &rockchip_dp_pm_ops,
  384. .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
  385. },
  386. };