nouveau_ttm.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Copyright (c) 2007-2008 Tungsten Graphics, Inc., Cedar Park, TX., USA,
  3. * All Rights Reserved.
  4. * Copyright (c) 2009 VMware, Inc., Palo Alto, CA., USA,
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "nouveau_drv.h"
  27. #include "nouveau_ttm.h"
  28. #include "nouveau_gem.h"
  29. #include <drm/drm_legacy.h>
  30. #include <core/tegra.h>
  31. static int
  32. nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  33. {
  34. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  35. struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
  36. man->priv = fb;
  37. return 0;
  38. }
  39. static int
  40. nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
  41. {
  42. man->priv = NULL;
  43. return 0;
  44. }
  45. static inline void
  46. nvkm_mem_node_cleanup(struct nvkm_mem *node)
  47. {
  48. if (node->vma[0].node) {
  49. nvkm_vm_unmap(&node->vma[0]);
  50. nvkm_vm_put(&node->vma[0]);
  51. }
  52. if (node->vma[1].node) {
  53. nvkm_vm_unmap(&node->vma[1]);
  54. nvkm_vm_put(&node->vma[1]);
  55. }
  56. }
  57. static void
  58. nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
  59. struct ttm_mem_reg *reg)
  60. {
  61. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  62. struct nvkm_ram *ram = nvxx_fb(&drm->client.device)->ram;
  63. nvkm_mem_node_cleanup(reg->mm_node);
  64. ram->func->put(ram, (struct nvkm_mem **)&reg->mm_node);
  65. }
  66. static int
  67. nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
  68. struct ttm_buffer_object *bo,
  69. const struct ttm_place *place,
  70. struct ttm_mem_reg *reg)
  71. {
  72. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  73. struct nvkm_ram *ram = nvxx_fb(&drm->client.device)->ram;
  74. struct nouveau_bo *nvbo = nouveau_bo(bo);
  75. struct nvkm_mem *node;
  76. u32 size_nc = 0;
  77. int ret;
  78. if (drm->client.device.info.ram_size == 0)
  79. return -ENOMEM;
  80. if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
  81. size_nc = 1 << nvbo->page_shift;
  82. ret = ram->func->get(ram, reg->num_pages << PAGE_SHIFT,
  83. reg->page_alignment << PAGE_SHIFT, size_nc,
  84. (nvbo->tile_flags >> 8) & 0x3ff, &node);
  85. if (ret) {
  86. reg->mm_node = NULL;
  87. return (ret == -ENOSPC) ? 0 : ret;
  88. }
  89. node->page_shift = nvbo->page_shift;
  90. reg->mm_node = node;
  91. reg->start = node->offset >> PAGE_SHIFT;
  92. return 0;
  93. }
  94. const struct ttm_mem_type_manager_func nouveau_vram_manager = {
  95. .init = nouveau_vram_manager_init,
  96. .takedown = nouveau_vram_manager_fini,
  97. .get_node = nouveau_vram_manager_new,
  98. .put_node = nouveau_vram_manager_del,
  99. };
  100. static int
  101. nouveau_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  102. {
  103. return 0;
  104. }
  105. static int
  106. nouveau_gart_manager_fini(struct ttm_mem_type_manager *man)
  107. {
  108. return 0;
  109. }
  110. static void
  111. nouveau_gart_manager_del(struct ttm_mem_type_manager *man,
  112. struct ttm_mem_reg *reg)
  113. {
  114. nvkm_mem_node_cleanup(reg->mm_node);
  115. kfree(reg->mm_node);
  116. reg->mm_node = NULL;
  117. }
  118. static int
  119. nouveau_gart_manager_new(struct ttm_mem_type_manager *man,
  120. struct ttm_buffer_object *bo,
  121. const struct ttm_place *place,
  122. struct ttm_mem_reg *reg)
  123. {
  124. struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
  125. struct nouveau_bo *nvbo = nouveau_bo(bo);
  126. struct nvkm_mem *node;
  127. node = kzalloc(sizeof(*node), GFP_KERNEL);
  128. if (!node)
  129. return -ENOMEM;
  130. node->page_shift = 12;
  131. switch (drm->client.device.info.family) {
  132. case NV_DEVICE_INFO_V0_TNT:
  133. case NV_DEVICE_INFO_V0_CELSIUS:
  134. case NV_DEVICE_INFO_V0_KELVIN:
  135. case NV_DEVICE_INFO_V0_RANKINE:
  136. case NV_DEVICE_INFO_V0_CURIE:
  137. break;
  138. case NV_DEVICE_INFO_V0_TESLA:
  139. if (drm->client.device.info.chipset != 0x50)
  140. node->memtype = (nvbo->tile_flags & 0x7f00) >> 8;
  141. break;
  142. case NV_DEVICE_INFO_V0_FERMI:
  143. case NV_DEVICE_INFO_V0_KEPLER:
  144. case NV_DEVICE_INFO_V0_MAXWELL:
  145. case NV_DEVICE_INFO_V0_PASCAL:
  146. node->memtype = (nvbo->tile_flags & 0xff00) >> 8;
  147. break;
  148. default:
  149. NV_WARN(drm, "%s: unhandled family type %x\n", __func__,
  150. drm->client.device.info.family);
  151. break;
  152. }
  153. reg->mm_node = node;
  154. reg->start = 0;
  155. return 0;
  156. }
  157. static void
  158. nouveau_gart_manager_debug(struct ttm_mem_type_manager *man,
  159. struct drm_printer *printer)
  160. {
  161. }
  162. const struct ttm_mem_type_manager_func nouveau_gart_manager = {
  163. .init = nouveau_gart_manager_init,
  164. .takedown = nouveau_gart_manager_fini,
  165. .get_node = nouveau_gart_manager_new,
  166. .put_node = nouveau_gart_manager_del,
  167. .debug = nouveau_gart_manager_debug
  168. };
  169. /*XXX*/
  170. #include <subdev/mmu/nv04.h>
  171. static int
  172. nv04_gart_manager_init(struct ttm_mem_type_manager *man, unsigned long psize)
  173. {
  174. struct nouveau_drm *drm = nouveau_bdev(man->bdev);
  175. struct nvkm_mmu *mmu = nvxx_mmu(&drm->client.device);
  176. struct nv04_mmu *priv = (void *)mmu;
  177. struct nvkm_vm *vm = NULL;
  178. nvkm_vm_ref(priv->vm, &vm, NULL);
  179. man->priv = vm;
  180. return 0;
  181. }
  182. static int
  183. nv04_gart_manager_fini(struct ttm_mem_type_manager *man)
  184. {
  185. struct nvkm_vm *vm = man->priv;
  186. nvkm_vm_ref(NULL, &vm, NULL);
  187. man->priv = NULL;
  188. return 0;
  189. }
  190. static void
  191. nv04_gart_manager_del(struct ttm_mem_type_manager *man, struct ttm_mem_reg *reg)
  192. {
  193. struct nvkm_mem *node = reg->mm_node;
  194. if (node->vma[0].node)
  195. nvkm_vm_put(&node->vma[0]);
  196. kfree(reg->mm_node);
  197. reg->mm_node = NULL;
  198. }
  199. static int
  200. nv04_gart_manager_new(struct ttm_mem_type_manager *man,
  201. struct ttm_buffer_object *bo,
  202. const struct ttm_place *place,
  203. struct ttm_mem_reg *reg)
  204. {
  205. struct nvkm_mem *node;
  206. int ret;
  207. node = kzalloc(sizeof(*node), GFP_KERNEL);
  208. if (!node)
  209. return -ENOMEM;
  210. node->page_shift = 12;
  211. ret = nvkm_vm_get(man->priv, reg->num_pages << 12, node->page_shift,
  212. NV_MEM_ACCESS_RW, &node->vma[0]);
  213. if (ret) {
  214. kfree(node);
  215. return ret;
  216. }
  217. reg->mm_node = node;
  218. reg->start = node->vma[0].offset >> PAGE_SHIFT;
  219. return 0;
  220. }
  221. static void
  222. nv04_gart_manager_debug(struct ttm_mem_type_manager *man,
  223. struct drm_printer *printer)
  224. {
  225. }
  226. const struct ttm_mem_type_manager_func nv04_gart_manager = {
  227. .init = nv04_gart_manager_init,
  228. .takedown = nv04_gart_manager_fini,
  229. .get_node = nv04_gart_manager_new,
  230. .put_node = nv04_gart_manager_del,
  231. .debug = nv04_gart_manager_debug
  232. };
  233. int
  234. nouveau_ttm_mmap(struct file *filp, struct vm_area_struct *vma)
  235. {
  236. struct drm_file *file_priv = filp->private_data;
  237. struct nouveau_drm *drm = nouveau_drm(file_priv->minor->dev);
  238. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  239. return drm_legacy_mmap(filp, vma);
  240. return ttm_bo_mmap(filp, vma, &drm->ttm.bdev);
  241. }
  242. static int
  243. nouveau_ttm_mem_global_init(struct drm_global_reference *ref)
  244. {
  245. return ttm_mem_global_init(ref->object);
  246. }
  247. static void
  248. nouveau_ttm_mem_global_release(struct drm_global_reference *ref)
  249. {
  250. ttm_mem_global_release(ref->object);
  251. }
  252. int
  253. nouveau_ttm_global_init(struct nouveau_drm *drm)
  254. {
  255. struct drm_global_reference *global_ref;
  256. int ret;
  257. global_ref = &drm->ttm.mem_global_ref;
  258. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  259. global_ref->size = sizeof(struct ttm_mem_global);
  260. global_ref->init = &nouveau_ttm_mem_global_init;
  261. global_ref->release = &nouveau_ttm_mem_global_release;
  262. ret = drm_global_item_ref(global_ref);
  263. if (unlikely(ret != 0)) {
  264. DRM_ERROR("Failed setting up TTM memory accounting\n");
  265. drm->ttm.mem_global_ref.release = NULL;
  266. return ret;
  267. }
  268. drm->ttm.bo_global_ref.mem_glob = global_ref->object;
  269. global_ref = &drm->ttm.bo_global_ref.ref;
  270. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  271. global_ref->size = sizeof(struct ttm_bo_global);
  272. global_ref->init = &ttm_bo_global_init;
  273. global_ref->release = &ttm_bo_global_release;
  274. ret = drm_global_item_ref(global_ref);
  275. if (unlikely(ret != 0)) {
  276. DRM_ERROR("Failed setting up TTM BO subsystem\n");
  277. drm_global_item_unref(&drm->ttm.mem_global_ref);
  278. drm->ttm.mem_global_ref.release = NULL;
  279. return ret;
  280. }
  281. return 0;
  282. }
  283. void
  284. nouveau_ttm_global_release(struct nouveau_drm *drm)
  285. {
  286. if (drm->ttm.mem_global_ref.release == NULL)
  287. return;
  288. drm_global_item_unref(&drm->ttm.bo_global_ref.ref);
  289. drm_global_item_unref(&drm->ttm.mem_global_ref);
  290. drm->ttm.mem_global_ref.release = NULL;
  291. }
  292. int
  293. nouveau_ttm_init(struct nouveau_drm *drm)
  294. {
  295. struct nvkm_device *device = nvxx_device(&drm->client.device);
  296. struct nvkm_pci *pci = device->pci;
  297. struct drm_device *dev = drm->dev;
  298. u8 bits;
  299. int ret;
  300. if (pci && pci->agp.bridge) {
  301. drm->agp.bridge = pci->agp.bridge;
  302. drm->agp.base = pci->agp.base;
  303. drm->agp.size = pci->agp.size;
  304. drm->agp.cma = pci->agp.cma;
  305. }
  306. bits = nvxx_mmu(&drm->client.device)->dma_bits;
  307. if (nvxx_device(&drm->client.device)->func->pci) {
  308. if (drm->agp.bridge)
  309. bits = 32;
  310. } else if (device->func->tegra) {
  311. struct nvkm_device_tegra *tegra = device->func->tegra(device);
  312. /*
  313. * If the platform can use a IOMMU, then the addressable DMA
  314. * space is constrained by the IOMMU bit
  315. */
  316. if (tegra->func->iommu_bit)
  317. bits = min(bits, tegra->func->iommu_bit);
  318. }
  319. ret = dma_set_mask(dev->dev, DMA_BIT_MASK(bits));
  320. if (ret && bits != 32) {
  321. bits = 32;
  322. ret = dma_set_mask(dev->dev, DMA_BIT_MASK(bits));
  323. }
  324. if (ret)
  325. return ret;
  326. ret = dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(bits));
  327. if (ret)
  328. dma_set_coherent_mask(dev->dev, DMA_BIT_MASK(32));
  329. ret = nouveau_ttm_global_init(drm);
  330. if (ret)
  331. return ret;
  332. ret = ttm_bo_device_init(&drm->ttm.bdev,
  333. drm->ttm.bo_global_ref.ref.object,
  334. &nouveau_bo_driver,
  335. dev->anon_inode->i_mapping,
  336. DRM_FILE_PAGE_OFFSET,
  337. bits <= 32 ? true : false);
  338. if (ret) {
  339. NV_ERROR(drm, "error initialising bo driver, %d\n", ret);
  340. return ret;
  341. }
  342. /* VRAM init */
  343. drm->gem.vram_available = drm->client.device.info.ram_user;
  344. arch_io_reserve_memtype_wc(device->func->resource_addr(device, 1),
  345. device->func->resource_size(device, 1));
  346. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_VRAM,
  347. drm->gem.vram_available >> PAGE_SHIFT);
  348. if (ret) {
  349. NV_ERROR(drm, "VRAM mm init failed, %d\n", ret);
  350. return ret;
  351. }
  352. drm->ttm.mtrr = arch_phys_wc_add(device->func->resource_addr(device, 1),
  353. device->func->resource_size(device, 1));
  354. /* GART init */
  355. if (!drm->agp.bridge) {
  356. drm->gem.gart_available = nvxx_mmu(&drm->client.device)->limit;
  357. } else {
  358. drm->gem.gart_available = drm->agp.size;
  359. }
  360. ret = ttm_bo_init_mm(&drm->ttm.bdev, TTM_PL_TT,
  361. drm->gem.gart_available >> PAGE_SHIFT);
  362. if (ret) {
  363. NV_ERROR(drm, "GART mm init failed, %d\n", ret);
  364. return ret;
  365. }
  366. NV_INFO(drm, "VRAM: %d MiB\n", (u32)(drm->gem.vram_available >> 20));
  367. NV_INFO(drm, "GART: %d MiB\n", (u32)(drm->gem.gart_available >> 20));
  368. return 0;
  369. }
  370. void
  371. nouveau_ttm_fini(struct nouveau_drm *drm)
  372. {
  373. struct nvkm_device *device = nvxx_device(&drm->client.device);
  374. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_VRAM);
  375. ttm_bo_clean_mm(&drm->ttm.bdev, TTM_PL_TT);
  376. ttm_bo_device_release(&drm->ttm.bdev);
  377. nouveau_ttm_global_release(drm);
  378. arch_phys_wc_del(drm->ttm.mtrr);
  379. drm->ttm.mtrr = 0;
  380. arch_io_free_memtype_wc(device->func->resource_addr(device, 1),
  381. device->func->resource_size(device, 1));
  382. }