mtk_disp_ovl.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <linux/clk.h>
  15. #include <linux/component.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/platform_device.h>
  19. #include "mtk_drm_crtc.h"
  20. #include "mtk_drm_ddp_comp.h"
  21. #define DISP_REG_OVL_INTEN 0x0004
  22. #define OVL_FME_CPL_INT BIT(1)
  23. #define DISP_REG_OVL_INTSTA 0x0008
  24. #define DISP_REG_OVL_EN 0x000c
  25. #define DISP_REG_OVL_RST 0x0014
  26. #define DISP_REG_OVL_ROI_SIZE 0x0020
  27. #define DISP_REG_OVL_ROI_BGCLR 0x0028
  28. #define DISP_REG_OVL_SRC_CON 0x002c
  29. #define DISP_REG_OVL_CON(n) (0x0030 + 0x20 * (n))
  30. #define DISP_REG_OVL_SRC_SIZE(n) (0x0038 + 0x20 * (n))
  31. #define DISP_REG_OVL_OFFSET(n) (0x003c + 0x20 * (n))
  32. #define DISP_REG_OVL_PITCH(n) (0x0044 + 0x20 * (n))
  33. #define DISP_REG_OVL_RDMA_CTRL(n) (0x00c0 + 0x20 * (n))
  34. #define DISP_REG_OVL_RDMA_GMC(n) (0x00c8 + 0x20 * (n))
  35. #define DISP_REG_OVL_ADDR_MT2701 0x0040
  36. #define DISP_REG_OVL_ADDR_MT8173 0x0f40
  37. #define DISP_REG_OVL_ADDR(ovl, n) ((ovl)->data->addr + 0x20 * (n))
  38. #define OVL_RDMA_MEM_GMC 0x40402020
  39. #define OVL_CON_BYTE_SWAP BIT(24)
  40. #define OVL_CON_MTX_YUV_TO_RGB (6 << 16)
  41. #define OVL_CON_CLRFMT_RGB (1 << 12)
  42. #define OVL_CON_CLRFMT_RGBA8888 (2 << 12)
  43. #define OVL_CON_CLRFMT_ARGB8888 (3 << 12)
  44. #define OVL_CON_CLRFMT_UYVY (4 << 12)
  45. #define OVL_CON_CLRFMT_YUYV (5 << 12)
  46. #define OVL_CON_CLRFMT_RGB565(ovl) ((ovl)->data->fmt_rgb565_is_0 ? \
  47. 0 : OVL_CON_CLRFMT_RGB)
  48. #define OVL_CON_CLRFMT_RGB888(ovl) ((ovl)->data->fmt_rgb565_is_0 ? \
  49. OVL_CON_CLRFMT_RGB : 0)
  50. #define OVL_CON_AEN BIT(8)
  51. #define OVL_CON_ALPHA 0xff
  52. struct mtk_disp_ovl_data {
  53. unsigned int addr;
  54. bool fmt_rgb565_is_0;
  55. };
  56. /**
  57. * struct mtk_disp_ovl - DISP_OVL driver structure
  58. * @ddp_comp - structure containing type enum and hardware resources
  59. * @crtc - associated crtc to report vblank events to
  60. */
  61. struct mtk_disp_ovl {
  62. struct mtk_ddp_comp ddp_comp;
  63. struct drm_crtc *crtc;
  64. const struct mtk_disp_ovl_data *data;
  65. };
  66. static inline struct mtk_disp_ovl *comp_to_ovl(struct mtk_ddp_comp *comp)
  67. {
  68. return container_of(comp, struct mtk_disp_ovl, ddp_comp);
  69. }
  70. static irqreturn_t mtk_disp_ovl_irq_handler(int irq, void *dev_id)
  71. {
  72. struct mtk_disp_ovl *priv = dev_id;
  73. struct mtk_ddp_comp *ovl = &priv->ddp_comp;
  74. /* Clear frame completion interrupt */
  75. writel(0x0, ovl->regs + DISP_REG_OVL_INTSTA);
  76. if (!priv->crtc)
  77. return IRQ_NONE;
  78. mtk_crtc_ddp_irq(priv->crtc, ovl);
  79. return IRQ_HANDLED;
  80. }
  81. static void mtk_ovl_enable_vblank(struct mtk_ddp_comp *comp,
  82. struct drm_crtc *crtc)
  83. {
  84. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  85. ovl->crtc = crtc;
  86. writel(0x0, comp->regs + DISP_REG_OVL_INTSTA);
  87. writel_relaxed(OVL_FME_CPL_INT, comp->regs + DISP_REG_OVL_INTEN);
  88. }
  89. static void mtk_ovl_disable_vblank(struct mtk_ddp_comp *comp)
  90. {
  91. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  92. ovl->crtc = NULL;
  93. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_INTEN);
  94. }
  95. static void mtk_ovl_start(struct mtk_ddp_comp *comp)
  96. {
  97. writel_relaxed(0x1, comp->regs + DISP_REG_OVL_EN);
  98. }
  99. static void mtk_ovl_stop(struct mtk_ddp_comp *comp)
  100. {
  101. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_EN);
  102. }
  103. static void mtk_ovl_config(struct mtk_ddp_comp *comp, unsigned int w,
  104. unsigned int h, unsigned int vrefresh,
  105. unsigned int bpc)
  106. {
  107. if (w != 0 && h != 0)
  108. writel_relaxed(h << 16 | w, comp->regs + DISP_REG_OVL_ROI_SIZE);
  109. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_ROI_BGCLR);
  110. writel(0x1, comp->regs + DISP_REG_OVL_RST);
  111. writel(0x0, comp->regs + DISP_REG_OVL_RST);
  112. }
  113. static void mtk_ovl_layer_on(struct mtk_ddp_comp *comp, unsigned int idx)
  114. {
  115. unsigned int reg;
  116. writel(0x1, comp->regs + DISP_REG_OVL_RDMA_CTRL(idx));
  117. writel(OVL_RDMA_MEM_GMC, comp->regs + DISP_REG_OVL_RDMA_GMC(idx));
  118. reg = readl(comp->regs + DISP_REG_OVL_SRC_CON);
  119. reg = reg | BIT(idx);
  120. writel(reg, comp->regs + DISP_REG_OVL_SRC_CON);
  121. }
  122. static void mtk_ovl_layer_off(struct mtk_ddp_comp *comp, unsigned int idx)
  123. {
  124. unsigned int reg;
  125. reg = readl(comp->regs + DISP_REG_OVL_SRC_CON);
  126. reg = reg & ~BIT(idx);
  127. writel(reg, comp->regs + DISP_REG_OVL_SRC_CON);
  128. writel(0x0, comp->regs + DISP_REG_OVL_RDMA_CTRL(idx));
  129. }
  130. static unsigned int ovl_fmt_convert(struct mtk_disp_ovl *ovl, unsigned int fmt)
  131. {
  132. switch (fmt) {
  133. default:
  134. case DRM_FORMAT_RGB565:
  135. return OVL_CON_CLRFMT_RGB565(ovl);
  136. case DRM_FORMAT_BGR565:
  137. return OVL_CON_CLRFMT_RGB565(ovl) | OVL_CON_BYTE_SWAP;
  138. case DRM_FORMAT_RGB888:
  139. return OVL_CON_CLRFMT_RGB888(ovl);
  140. case DRM_FORMAT_BGR888:
  141. return OVL_CON_CLRFMT_RGB888(ovl) | OVL_CON_BYTE_SWAP;
  142. case DRM_FORMAT_RGBX8888:
  143. case DRM_FORMAT_RGBA8888:
  144. return OVL_CON_CLRFMT_ARGB8888;
  145. case DRM_FORMAT_BGRX8888:
  146. case DRM_FORMAT_BGRA8888:
  147. return OVL_CON_CLRFMT_ARGB8888 | OVL_CON_BYTE_SWAP;
  148. case DRM_FORMAT_XRGB8888:
  149. case DRM_FORMAT_ARGB8888:
  150. return OVL_CON_CLRFMT_RGBA8888;
  151. case DRM_FORMAT_XBGR8888:
  152. case DRM_FORMAT_ABGR8888:
  153. return OVL_CON_CLRFMT_RGBA8888 | OVL_CON_BYTE_SWAP;
  154. case DRM_FORMAT_UYVY:
  155. return OVL_CON_CLRFMT_UYVY | OVL_CON_MTX_YUV_TO_RGB;
  156. case DRM_FORMAT_YUYV:
  157. return OVL_CON_CLRFMT_YUYV | OVL_CON_MTX_YUV_TO_RGB;
  158. }
  159. }
  160. static void mtk_ovl_layer_config(struct mtk_ddp_comp *comp, unsigned int idx,
  161. struct mtk_plane_state *state)
  162. {
  163. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  164. struct mtk_plane_pending_state *pending = &state->pending;
  165. unsigned int addr = pending->addr;
  166. unsigned int pitch = pending->pitch & 0xffff;
  167. unsigned int fmt = pending->format;
  168. unsigned int offset = (pending->y << 16) | pending->x;
  169. unsigned int src_size = (pending->height << 16) | pending->width;
  170. unsigned int con;
  171. if (!pending->enable)
  172. mtk_ovl_layer_off(comp, idx);
  173. con = ovl_fmt_convert(ovl, fmt);
  174. if (idx != 0)
  175. con |= OVL_CON_AEN | OVL_CON_ALPHA;
  176. writel_relaxed(con, comp->regs + DISP_REG_OVL_CON(idx));
  177. writel_relaxed(pitch, comp->regs + DISP_REG_OVL_PITCH(idx));
  178. writel_relaxed(src_size, comp->regs + DISP_REG_OVL_SRC_SIZE(idx));
  179. writel_relaxed(offset, comp->regs + DISP_REG_OVL_OFFSET(idx));
  180. writel_relaxed(addr, comp->regs + DISP_REG_OVL_ADDR(ovl, idx));
  181. if (pending->enable)
  182. mtk_ovl_layer_on(comp, idx);
  183. }
  184. static const struct mtk_ddp_comp_funcs mtk_disp_ovl_funcs = {
  185. .config = mtk_ovl_config,
  186. .start = mtk_ovl_start,
  187. .stop = mtk_ovl_stop,
  188. .enable_vblank = mtk_ovl_enable_vblank,
  189. .disable_vblank = mtk_ovl_disable_vblank,
  190. .layer_on = mtk_ovl_layer_on,
  191. .layer_off = mtk_ovl_layer_off,
  192. .layer_config = mtk_ovl_layer_config,
  193. };
  194. static int mtk_disp_ovl_bind(struct device *dev, struct device *master,
  195. void *data)
  196. {
  197. struct mtk_disp_ovl *priv = dev_get_drvdata(dev);
  198. struct drm_device *drm_dev = data;
  199. int ret;
  200. ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
  201. if (ret < 0) {
  202. dev_err(dev, "Failed to register component %pOF: %d\n",
  203. dev->of_node, ret);
  204. return ret;
  205. }
  206. return 0;
  207. }
  208. static void mtk_disp_ovl_unbind(struct device *dev, struct device *master,
  209. void *data)
  210. {
  211. struct mtk_disp_ovl *priv = dev_get_drvdata(dev);
  212. struct drm_device *drm_dev = data;
  213. mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
  214. }
  215. static const struct component_ops mtk_disp_ovl_component_ops = {
  216. .bind = mtk_disp_ovl_bind,
  217. .unbind = mtk_disp_ovl_unbind,
  218. };
  219. static int mtk_disp_ovl_probe(struct platform_device *pdev)
  220. {
  221. struct device *dev = &pdev->dev;
  222. struct mtk_disp_ovl *priv;
  223. int comp_id;
  224. int irq;
  225. int ret;
  226. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  227. if (!priv)
  228. return -ENOMEM;
  229. irq = platform_get_irq(pdev, 0);
  230. if (irq < 0)
  231. return irq;
  232. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_OVL);
  233. if (comp_id < 0) {
  234. dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
  235. return comp_id;
  236. }
  237. ret = mtk_ddp_comp_init(dev, dev->of_node, &priv->ddp_comp, comp_id,
  238. &mtk_disp_ovl_funcs);
  239. if (ret) {
  240. dev_err(dev, "Failed to initialize component: %d\n", ret);
  241. return ret;
  242. }
  243. priv->data = of_device_get_match_data(dev);
  244. platform_set_drvdata(pdev, priv);
  245. ret = devm_request_irq(dev, irq, mtk_disp_ovl_irq_handler,
  246. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  247. if (ret < 0) {
  248. dev_err(dev, "Failed to request irq %d: %d\n", irq, ret);
  249. return ret;
  250. }
  251. ret = component_add(dev, &mtk_disp_ovl_component_ops);
  252. if (ret)
  253. dev_err(dev, "Failed to add component: %d\n", ret);
  254. return ret;
  255. }
  256. static int mtk_disp_ovl_remove(struct platform_device *pdev)
  257. {
  258. component_del(&pdev->dev, &mtk_disp_ovl_component_ops);
  259. return 0;
  260. }
  261. static const struct mtk_disp_ovl_data mt2701_ovl_driver_data = {
  262. .addr = DISP_REG_OVL_ADDR_MT2701,
  263. .fmt_rgb565_is_0 = false,
  264. };
  265. static const struct mtk_disp_ovl_data mt8173_ovl_driver_data = {
  266. .addr = DISP_REG_OVL_ADDR_MT8173,
  267. .fmt_rgb565_is_0 = true,
  268. };
  269. static const struct of_device_id mtk_disp_ovl_driver_dt_match[] = {
  270. { .compatible = "mediatek,mt2701-disp-ovl",
  271. .data = &mt2701_ovl_driver_data},
  272. { .compatible = "mediatek,mt8173-disp-ovl",
  273. .data = &mt8173_ovl_driver_data},
  274. {},
  275. };
  276. MODULE_DEVICE_TABLE(of, mtk_disp_ovl_driver_dt_match);
  277. struct platform_driver mtk_disp_ovl_driver = {
  278. .probe = mtk_disp_ovl_probe,
  279. .remove = mtk_disp_ovl_remove,
  280. .driver = {
  281. .name = "mediatek-disp-ovl",
  282. .owner = THIS_MODULE,
  283. .of_match_table = mtk_disp_ovl_driver_dt_match,
  284. },
  285. };