intel_uncore.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright © 2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #ifndef __INTEL_UNCORE_H__
  25. #define __INTEL_UNCORE_H__
  26. struct drm_i915_private;
  27. enum forcewake_domain_id {
  28. FW_DOMAIN_ID_RENDER = 0,
  29. FW_DOMAIN_ID_BLITTER,
  30. FW_DOMAIN_ID_MEDIA,
  31. FW_DOMAIN_ID_COUNT
  32. };
  33. enum forcewake_domains {
  34. FORCEWAKE_RENDER = BIT(FW_DOMAIN_ID_RENDER),
  35. FORCEWAKE_BLITTER = BIT(FW_DOMAIN_ID_BLITTER),
  36. FORCEWAKE_MEDIA = BIT(FW_DOMAIN_ID_MEDIA),
  37. FORCEWAKE_ALL = (FORCEWAKE_RENDER |
  38. FORCEWAKE_BLITTER |
  39. FORCEWAKE_MEDIA)
  40. };
  41. struct intel_uncore_funcs {
  42. void (*force_wake_get)(struct drm_i915_private *dev_priv,
  43. enum forcewake_domains domains);
  44. void (*force_wake_put)(struct drm_i915_private *dev_priv,
  45. enum forcewake_domains domains);
  46. uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv,
  47. i915_reg_t r, bool trace);
  48. uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv,
  49. i915_reg_t r, bool trace);
  50. uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv,
  51. i915_reg_t r, bool trace);
  52. uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv,
  53. i915_reg_t r, bool trace);
  54. void (*mmio_writeb)(struct drm_i915_private *dev_priv,
  55. i915_reg_t r, uint8_t val, bool trace);
  56. void (*mmio_writew)(struct drm_i915_private *dev_priv,
  57. i915_reg_t r, uint16_t val, bool trace);
  58. void (*mmio_writel)(struct drm_i915_private *dev_priv,
  59. i915_reg_t r, uint32_t val, bool trace);
  60. };
  61. struct intel_forcewake_range {
  62. u32 start;
  63. u32 end;
  64. enum forcewake_domains domains;
  65. };
  66. struct intel_uncore {
  67. spinlock_t lock; /** lock is also taken in irq contexts. */
  68. const struct intel_forcewake_range *fw_domains_table;
  69. unsigned int fw_domains_table_entries;
  70. struct notifier_block pmic_bus_access_nb;
  71. struct intel_uncore_funcs funcs;
  72. unsigned int fifo_count;
  73. enum forcewake_domains fw_domains;
  74. enum forcewake_domains fw_domains_active;
  75. u32 fw_set;
  76. u32 fw_clear;
  77. u32 fw_reset;
  78. struct intel_uncore_forcewake_domain {
  79. enum forcewake_domain_id id;
  80. enum forcewake_domains mask;
  81. unsigned int wake_count;
  82. bool active;
  83. struct hrtimer timer;
  84. i915_reg_t reg_set;
  85. i915_reg_t reg_ack;
  86. } fw_domain[FW_DOMAIN_ID_COUNT];
  87. int unclaimed_mmio_check;
  88. };
  89. /* Iterate over initialised fw domains */
  90. #define for_each_fw_domain_masked(domain__, mask__, dev_priv__, tmp__) \
  91. for (tmp__ = (mask__); \
  92. tmp__ ? (domain__ = &(dev_priv__)->uncore.fw_domain[__mask_next_bit(tmp__)]), 1 : 0;)
  93. #define for_each_fw_domain(domain__, dev_priv__, tmp__) \
  94. for_each_fw_domain_masked(domain__, (dev_priv__)->uncore.fw_domains, dev_priv__, tmp__)
  95. void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
  96. void intel_uncore_init(struct drm_i915_private *dev_priv);
  97. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
  98. bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
  99. void intel_uncore_fini(struct drm_i915_private *dev_priv);
  100. void intel_uncore_suspend(struct drm_i915_private *dev_priv);
  101. void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
  102. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
  103. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
  104. const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
  105. enum forcewake_domains
  106. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  107. i915_reg_t reg, unsigned int op);
  108. #define FW_REG_READ (1)
  109. #define FW_REG_WRITE (2)
  110. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  111. enum forcewake_domains domains);
  112. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  113. enum forcewake_domains domains);
  114. /* Like above but the caller must manage the uncore.lock itself.
  115. * Must be used with I915_READ_FW and friends.
  116. */
  117. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  118. enum forcewake_domains domains);
  119. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  120. enum forcewake_domains domains);
  121. int intel_wait_for_register(struct drm_i915_private *dev_priv,
  122. i915_reg_t reg,
  123. u32 mask,
  124. u32 value,
  125. unsigned int timeout_ms);
  126. int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  127. i915_reg_t reg,
  128. u32 mask,
  129. u32 value,
  130. unsigned int fast_timeout_us,
  131. unsigned int slow_timeout_ms,
  132. u32 *out_value);
  133. static inline
  134. int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  135. i915_reg_t reg,
  136. u32 mask,
  137. u32 value,
  138. unsigned int timeout_ms)
  139. {
  140. return __intel_wait_for_register_fw(dev_priv, reg, mask, value,
  141. 2, timeout_ms, NULL);
  142. }
  143. #endif /* !__INTEL_UNCORE_H__ */