intel_uncore.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <asm/iosf_mbi.h>
  27. #include <linux/pm_runtime.h>
  28. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  29. #define GT_FIFO_TIMEOUT_MS 10
  30. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  31. static const char * const forcewake_domain_names[] = {
  32. "render",
  33. "blitter",
  34. "media",
  35. };
  36. const char *
  37. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  38. {
  39. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  40. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  41. return forcewake_domain_names[id];
  42. WARN_ON(id);
  43. return "unknown";
  44. }
  45. static inline void
  46. fw_domain_reset(struct drm_i915_private *i915,
  47. const struct intel_uncore_forcewake_domain *d)
  48. {
  49. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
  50. }
  51. static inline void
  52. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  53. {
  54. d->wake_count++;
  55. hrtimer_start_range_ns(&d->timer,
  56. NSEC_PER_MSEC,
  57. NSEC_PER_MSEC,
  58. HRTIMER_MODE_REL);
  59. }
  60. static inline void
  61. fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
  62. const struct intel_uncore_forcewake_domain *d)
  63. {
  64. if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
  65. FORCEWAKE_KERNEL) == 0,
  66. FORCEWAKE_ACK_TIMEOUT_MS))
  67. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  68. intel_uncore_forcewake_domain_to_str(d->id));
  69. }
  70. static inline void
  71. fw_domain_get(struct drm_i915_private *i915,
  72. const struct intel_uncore_forcewake_domain *d)
  73. {
  74. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
  75. }
  76. static inline void
  77. fw_domain_wait_ack(const struct drm_i915_private *i915,
  78. const struct intel_uncore_forcewake_domain *d)
  79. {
  80. if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
  81. FORCEWAKE_KERNEL),
  82. FORCEWAKE_ACK_TIMEOUT_MS))
  83. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  84. intel_uncore_forcewake_domain_to_str(d->id));
  85. }
  86. static inline void
  87. fw_domain_put(const struct drm_i915_private *i915,
  88. const struct intel_uncore_forcewake_domain *d)
  89. {
  90. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
  91. }
  92. static void
  93. fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  94. {
  95. struct intel_uncore_forcewake_domain *d;
  96. unsigned int tmp;
  97. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  98. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  99. fw_domain_wait_ack_clear(i915, d);
  100. fw_domain_get(i915, d);
  101. }
  102. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  103. fw_domain_wait_ack(i915, d);
  104. i915->uncore.fw_domains_active |= fw_domains;
  105. }
  106. static void
  107. fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  108. {
  109. struct intel_uncore_forcewake_domain *d;
  110. unsigned int tmp;
  111. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  112. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  113. fw_domain_put(i915, d);
  114. i915->uncore.fw_domains_active &= ~fw_domains;
  115. }
  116. static void
  117. fw_domains_reset(struct drm_i915_private *i915,
  118. enum forcewake_domains fw_domains)
  119. {
  120. struct intel_uncore_forcewake_domain *d;
  121. unsigned int tmp;
  122. if (!fw_domains)
  123. return;
  124. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  125. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  126. fw_domain_reset(i915, d);
  127. }
  128. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  129. {
  130. /* w/a for a sporadic read returning 0 by waiting for the GT
  131. * thread to wake up.
  132. */
  133. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  134. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  135. DRM_ERROR("GT thread status wait timed out\n");
  136. }
  137. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  138. enum forcewake_domains fw_domains)
  139. {
  140. fw_domains_get(dev_priv, fw_domains);
  141. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  142. __gen6_gt_wait_for_thread_c0(dev_priv);
  143. }
  144. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  145. {
  146. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  147. return count & GT_FIFO_FREE_ENTRIES_MASK;
  148. }
  149. static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  150. {
  151. u32 n;
  152. /* On VLV, FIFO will be shared by both SW and HW.
  153. * So, we need to read the FREE_ENTRIES everytime */
  154. if (IS_VALLEYVIEW(dev_priv))
  155. n = fifo_free_entries(dev_priv);
  156. else
  157. n = dev_priv->uncore.fifo_count;
  158. if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
  159. if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
  160. GT_FIFO_NUM_RESERVED_ENTRIES,
  161. GT_FIFO_TIMEOUT_MS)) {
  162. DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
  163. return;
  164. }
  165. }
  166. dev_priv->uncore.fifo_count = n - 1;
  167. }
  168. static enum hrtimer_restart
  169. intel_uncore_fw_release_timer(struct hrtimer *timer)
  170. {
  171. struct intel_uncore_forcewake_domain *domain =
  172. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  173. struct drm_i915_private *dev_priv =
  174. container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
  175. unsigned long irqflags;
  176. assert_rpm_device_not_suspended(dev_priv);
  177. if (xchg(&domain->active, false))
  178. return HRTIMER_RESTART;
  179. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  180. if (WARN_ON(domain->wake_count == 0))
  181. domain->wake_count++;
  182. if (--domain->wake_count == 0)
  183. dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
  184. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  185. return HRTIMER_NORESTART;
  186. }
  187. static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
  188. bool restore)
  189. {
  190. unsigned long irqflags;
  191. struct intel_uncore_forcewake_domain *domain;
  192. int retry_count = 100;
  193. enum forcewake_domains fw, active_domains;
  194. /* Hold uncore.lock across reset to prevent any register access
  195. * with forcewake not set correctly. Wait until all pending
  196. * timers are run before holding.
  197. */
  198. while (1) {
  199. unsigned int tmp;
  200. active_domains = 0;
  201. for_each_fw_domain(domain, dev_priv, tmp) {
  202. smp_store_mb(domain->active, false);
  203. if (hrtimer_cancel(&domain->timer) == 0)
  204. continue;
  205. intel_uncore_fw_release_timer(&domain->timer);
  206. }
  207. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  208. for_each_fw_domain(domain, dev_priv, tmp) {
  209. if (hrtimer_active(&domain->timer))
  210. active_domains |= domain->mask;
  211. }
  212. if (active_domains == 0)
  213. break;
  214. if (--retry_count == 0) {
  215. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  216. break;
  217. }
  218. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  219. cond_resched();
  220. }
  221. WARN_ON(active_domains);
  222. fw = dev_priv->uncore.fw_domains_active;
  223. if (fw)
  224. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  225. fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
  226. if (restore) { /* If reset with a user forcewake, try to restore */
  227. if (fw)
  228. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  229. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  230. dev_priv->uncore.fifo_count =
  231. fifo_free_entries(dev_priv);
  232. }
  233. if (!restore)
  234. assert_forcewakes_inactive(dev_priv);
  235. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  236. }
  237. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  238. {
  239. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  240. const unsigned int sets[4] = { 1, 1, 2, 2 };
  241. const u32 cap = dev_priv->edram_cap;
  242. return EDRAM_NUM_BANKS(cap) *
  243. ways[EDRAM_WAYS_IDX(cap)] *
  244. sets[EDRAM_SETS_IDX(cap)] *
  245. 1024 * 1024;
  246. }
  247. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  248. {
  249. if (!HAS_EDRAM(dev_priv))
  250. return 0;
  251. /* The needed capability bits for size calculation
  252. * are not there with pre gen9 so return 128MB always.
  253. */
  254. if (INTEL_GEN(dev_priv) < 9)
  255. return 128 * 1024 * 1024;
  256. return gen9_edram_size(dev_priv);
  257. }
  258. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  259. {
  260. if (IS_HASWELL(dev_priv) ||
  261. IS_BROADWELL(dev_priv) ||
  262. INTEL_GEN(dev_priv) >= 9) {
  263. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  264. HSW_EDRAM_CAP);
  265. /* NB: We can't write IDICR yet because we do not have gt funcs
  266. * set up */
  267. } else {
  268. dev_priv->edram_cap = 0;
  269. }
  270. if (HAS_EDRAM(dev_priv))
  271. DRM_INFO("Found %lluMB of eDRAM\n",
  272. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  273. }
  274. static bool
  275. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  276. {
  277. u32 dbg;
  278. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  279. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  280. return false;
  281. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  282. return true;
  283. }
  284. static bool
  285. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  286. {
  287. u32 cer;
  288. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  289. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  290. return false;
  291. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  292. return true;
  293. }
  294. static bool
  295. gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
  296. {
  297. u32 fifodbg;
  298. fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  299. if (unlikely(fifodbg)) {
  300. DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
  301. __raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
  302. }
  303. return fifodbg;
  304. }
  305. static bool
  306. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  307. {
  308. bool ret = false;
  309. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  310. ret |= fpga_check_for_unclaimed_mmio(dev_priv);
  311. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  312. ret |= vlv_check_for_unclaimed_mmio(dev_priv);
  313. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  314. ret |= gen6_check_for_fifo_debug(dev_priv);
  315. return ret;
  316. }
  317. static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  318. bool restore_forcewake)
  319. {
  320. /* clear out unclaimed reg detection bit */
  321. if (check_for_unclaimed_mmio(dev_priv))
  322. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  323. /* WaDisableShadowRegForCpd:chv */
  324. if (IS_CHERRYVIEW(dev_priv)) {
  325. __raw_i915_write32(dev_priv, GTFIFOCTL,
  326. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  327. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  328. GT_FIFO_CTL_RC6_POLICY_STALL);
  329. }
  330. intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
  331. }
  332. void intel_uncore_suspend(struct drm_i915_private *dev_priv)
  333. {
  334. iosf_mbi_unregister_pmic_bus_access_notifier(
  335. &dev_priv->uncore.pmic_bus_access_nb);
  336. intel_uncore_forcewake_reset(dev_priv, false);
  337. }
  338. void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
  339. {
  340. __intel_uncore_early_sanitize(dev_priv, true);
  341. iosf_mbi_register_pmic_bus_access_notifier(
  342. &dev_priv->uncore.pmic_bus_access_nb);
  343. i915_check_and_clear_faults(dev_priv);
  344. }
  345. void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
  346. {
  347. i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
  348. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  349. intel_sanitize_gt_powersave(dev_priv);
  350. }
  351. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  352. enum forcewake_domains fw_domains)
  353. {
  354. struct intel_uncore_forcewake_domain *domain;
  355. unsigned int tmp;
  356. fw_domains &= dev_priv->uncore.fw_domains;
  357. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  358. if (domain->wake_count++) {
  359. fw_domains &= ~domain->mask;
  360. domain->active = true;
  361. }
  362. }
  363. if (fw_domains)
  364. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  365. }
  366. /**
  367. * intel_uncore_forcewake_get - grab forcewake domain references
  368. * @dev_priv: i915 device instance
  369. * @fw_domains: forcewake domains to get reference on
  370. *
  371. * This function can be used get GT's forcewake domain references.
  372. * Normal register access will handle the forcewake domains automatically.
  373. * However if some sequence requires the GT to not power down a particular
  374. * forcewake domains this function should be called at the beginning of the
  375. * sequence. And subsequently the reference should be dropped by symmetric
  376. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  377. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  378. */
  379. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  380. enum forcewake_domains fw_domains)
  381. {
  382. unsigned long irqflags;
  383. if (!dev_priv->uncore.funcs.force_wake_get)
  384. return;
  385. assert_rpm_wakelock_held(dev_priv);
  386. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  387. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  388. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  389. }
  390. /**
  391. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  392. * @dev_priv: i915 device instance
  393. * @fw_domains: forcewake domains to get reference on
  394. *
  395. * See intel_uncore_forcewake_get(). This variant places the onus
  396. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  397. */
  398. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  399. enum forcewake_domains fw_domains)
  400. {
  401. lockdep_assert_held(&dev_priv->uncore.lock);
  402. if (!dev_priv->uncore.funcs.force_wake_get)
  403. return;
  404. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  405. }
  406. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  407. enum forcewake_domains fw_domains)
  408. {
  409. struct intel_uncore_forcewake_domain *domain;
  410. unsigned int tmp;
  411. fw_domains &= dev_priv->uncore.fw_domains;
  412. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  413. if (WARN_ON(domain->wake_count == 0))
  414. continue;
  415. if (--domain->wake_count) {
  416. domain->active = true;
  417. continue;
  418. }
  419. fw_domain_arm_timer(domain);
  420. }
  421. }
  422. /**
  423. * intel_uncore_forcewake_put - release a forcewake domain reference
  424. * @dev_priv: i915 device instance
  425. * @fw_domains: forcewake domains to put references
  426. *
  427. * This function drops the device-level forcewakes for specified
  428. * domains obtained by intel_uncore_forcewake_get().
  429. */
  430. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  431. enum forcewake_domains fw_domains)
  432. {
  433. unsigned long irqflags;
  434. if (!dev_priv->uncore.funcs.force_wake_put)
  435. return;
  436. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  437. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  438. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  439. }
  440. /**
  441. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  442. * @dev_priv: i915 device instance
  443. * @fw_domains: forcewake domains to get reference on
  444. *
  445. * See intel_uncore_forcewake_put(). This variant places the onus
  446. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  447. */
  448. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  449. enum forcewake_domains fw_domains)
  450. {
  451. lockdep_assert_held(&dev_priv->uncore.lock);
  452. if (!dev_priv->uncore.funcs.force_wake_put)
  453. return;
  454. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  455. }
  456. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  457. {
  458. if (!dev_priv->uncore.funcs.force_wake_get)
  459. return;
  460. WARN_ON(dev_priv->uncore.fw_domains_active);
  461. }
  462. /* We give fast paths for the really cool registers */
  463. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  464. #define __gen6_reg_read_fw_domains(offset) \
  465. ({ \
  466. enum forcewake_domains __fwd; \
  467. if (NEEDS_FORCE_WAKE(offset)) \
  468. __fwd = FORCEWAKE_RENDER; \
  469. else \
  470. __fwd = 0; \
  471. __fwd; \
  472. })
  473. static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
  474. {
  475. if (offset < entry->start)
  476. return -1;
  477. else if (offset > entry->end)
  478. return 1;
  479. else
  480. return 0;
  481. }
  482. /* Copied and "macroized" from lib/bsearch.c */
  483. #define BSEARCH(key, base, num, cmp) ({ \
  484. unsigned int start__ = 0, end__ = (num); \
  485. typeof(base) result__ = NULL; \
  486. while (start__ < end__) { \
  487. unsigned int mid__ = start__ + (end__ - start__) / 2; \
  488. int ret__ = (cmp)((key), (base) + mid__); \
  489. if (ret__ < 0) { \
  490. end__ = mid__; \
  491. } else if (ret__ > 0) { \
  492. start__ = mid__ + 1; \
  493. } else { \
  494. result__ = (base) + mid__; \
  495. break; \
  496. } \
  497. } \
  498. result__; \
  499. })
  500. static enum forcewake_domains
  501. find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
  502. {
  503. const struct intel_forcewake_range *entry;
  504. entry = BSEARCH(offset,
  505. dev_priv->uncore.fw_domains_table,
  506. dev_priv->uncore.fw_domains_table_entries,
  507. fw_range_cmp);
  508. if (!entry)
  509. return 0;
  510. WARN(entry->domains & ~dev_priv->uncore.fw_domains,
  511. "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
  512. entry->domains & ~dev_priv->uncore.fw_domains, offset);
  513. return entry->domains;
  514. }
  515. #define GEN_FW_RANGE(s, e, d) \
  516. { .start = (s), .end = (e), .domains = (d) }
  517. #define HAS_FWTABLE(dev_priv) \
  518. (INTEL_GEN(dev_priv) >= 9 || \
  519. IS_CHERRYVIEW(dev_priv) || \
  520. IS_VALLEYVIEW(dev_priv))
  521. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  522. static const struct intel_forcewake_range __vlv_fw_ranges[] = {
  523. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  524. GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
  525. GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
  526. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  527. GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
  528. GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
  529. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  530. };
  531. #define __fwtable_reg_read_fw_domains(offset) \
  532. ({ \
  533. enum forcewake_domains __fwd = 0; \
  534. if (NEEDS_FORCE_WAKE((offset))) \
  535. __fwd = find_fw_domain(dev_priv, offset); \
  536. __fwd; \
  537. })
  538. /* *Must* be sorted by offset! See intel_shadow_table_check(). */
  539. static const i915_reg_t gen8_shadowed_regs[] = {
  540. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  541. GEN6_RPNSWREQ, /* 0xA008 */
  542. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  543. RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
  544. RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
  545. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  546. /* TODO: Other registers are not yet used */
  547. };
  548. static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
  549. {
  550. u32 offset = i915_mmio_reg_offset(*reg);
  551. if (key < offset)
  552. return -1;
  553. else if (key > offset)
  554. return 1;
  555. else
  556. return 0;
  557. }
  558. static bool is_gen8_shadowed(u32 offset)
  559. {
  560. const i915_reg_t *regs = gen8_shadowed_regs;
  561. return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
  562. mmio_reg_cmp);
  563. }
  564. #define __gen8_reg_write_fw_domains(offset) \
  565. ({ \
  566. enum forcewake_domains __fwd; \
  567. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  568. __fwd = FORCEWAKE_RENDER; \
  569. else \
  570. __fwd = 0; \
  571. __fwd; \
  572. })
  573. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  574. static const struct intel_forcewake_range __chv_fw_ranges[] = {
  575. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  576. GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  577. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  578. GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  579. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  580. GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  581. GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
  582. GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  583. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  584. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  585. GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
  586. GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  587. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  588. GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
  589. GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
  590. GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
  591. };
  592. #define __fwtable_reg_write_fw_domains(offset) \
  593. ({ \
  594. enum forcewake_domains __fwd = 0; \
  595. if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
  596. __fwd = find_fw_domain(dev_priv, offset); \
  597. __fwd; \
  598. })
  599. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  600. static const struct intel_forcewake_range __gen9_fw_ranges[] = {
  601. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  602. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  603. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  604. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  605. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  606. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  607. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  608. GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
  609. GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
  610. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  611. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  612. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  613. GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
  614. GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
  615. GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
  616. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  617. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  618. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  619. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  620. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  621. GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
  622. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  623. GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
  624. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  625. GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
  626. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  627. GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
  628. GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
  629. GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
  630. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  631. GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
  632. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  633. };
  634. static void
  635. ilk_dummy_write(struct drm_i915_private *dev_priv)
  636. {
  637. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  638. * the chip from rc6 before touching it for real. MI_MODE is masked,
  639. * hence harmless to write 0 into. */
  640. __raw_i915_write32(dev_priv, MI_MODE, 0);
  641. }
  642. static void
  643. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  644. const i915_reg_t reg,
  645. const bool read,
  646. const bool before)
  647. {
  648. if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
  649. "Unclaimed %s register 0x%x\n",
  650. read ? "read from" : "write to",
  651. i915_mmio_reg_offset(reg)))
  652. i915.mmio_debug--; /* Only report the first N failures */
  653. }
  654. static inline void
  655. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  656. const i915_reg_t reg,
  657. const bool read,
  658. const bool before)
  659. {
  660. if (likely(!i915.mmio_debug))
  661. return;
  662. __unclaimed_reg_debug(dev_priv, reg, read, before);
  663. }
  664. #define GEN2_READ_HEADER(x) \
  665. u##x val = 0; \
  666. assert_rpm_wakelock_held(dev_priv);
  667. #define GEN2_READ_FOOTER \
  668. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  669. return val
  670. #define __gen2_read(x) \
  671. static u##x \
  672. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  673. GEN2_READ_HEADER(x); \
  674. val = __raw_i915_read##x(dev_priv, reg); \
  675. GEN2_READ_FOOTER; \
  676. }
  677. #define __gen5_read(x) \
  678. static u##x \
  679. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  680. GEN2_READ_HEADER(x); \
  681. ilk_dummy_write(dev_priv); \
  682. val = __raw_i915_read##x(dev_priv, reg); \
  683. GEN2_READ_FOOTER; \
  684. }
  685. __gen5_read(8)
  686. __gen5_read(16)
  687. __gen5_read(32)
  688. __gen5_read(64)
  689. __gen2_read(8)
  690. __gen2_read(16)
  691. __gen2_read(32)
  692. __gen2_read(64)
  693. #undef __gen5_read
  694. #undef __gen2_read
  695. #undef GEN2_READ_FOOTER
  696. #undef GEN2_READ_HEADER
  697. #define GEN6_READ_HEADER(x) \
  698. u32 offset = i915_mmio_reg_offset(reg); \
  699. unsigned long irqflags; \
  700. u##x val = 0; \
  701. assert_rpm_wakelock_held(dev_priv); \
  702. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  703. unclaimed_reg_debug(dev_priv, reg, true, true)
  704. #define GEN6_READ_FOOTER \
  705. unclaimed_reg_debug(dev_priv, reg, true, false); \
  706. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  707. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  708. return val
  709. static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
  710. enum forcewake_domains fw_domains)
  711. {
  712. struct intel_uncore_forcewake_domain *domain;
  713. unsigned int tmp;
  714. GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  715. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
  716. fw_domain_arm_timer(domain);
  717. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  718. }
  719. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  720. enum forcewake_domains fw_domains)
  721. {
  722. if (WARN_ON(!fw_domains))
  723. return;
  724. /* Turn on all requested but inactive supported forcewake domains. */
  725. fw_domains &= dev_priv->uncore.fw_domains;
  726. fw_domains &= ~dev_priv->uncore.fw_domains_active;
  727. if (fw_domains)
  728. ___force_wake_auto(dev_priv, fw_domains);
  729. }
  730. #define __gen_read(func, x) \
  731. static u##x \
  732. func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  733. enum forcewake_domains fw_engine; \
  734. GEN6_READ_HEADER(x); \
  735. fw_engine = __##func##_reg_read_fw_domains(offset); \
  736. if (fw_engine) \
  737. __force_wake_auto(dev_priv, fw_engine); \
  738. val = __raw_i915_read##x(dev_priv, reg); \
  739. GEN6_READ_FOOTER; \
  740. }
  741. #define __gen6_read(x) __gen_read(gen6, x)
  742. #define __fwtable_read(x) __gen_read(fwtable, x)
  743. __fwtable_read(8)
  744. __fwtable_read(16)
  745. __fwtable_read(32)
  746. __fwtable_read(64)
  747. __gen6_read(8)
  748. __gen6_read(16)
  749. __gen6_read(32)
  750. __gen6_read(64)
  751. #undef __fwtable_read
  752. #undef __gen6_read
  753. #undef GEN6_READ_FOOTER
  754. #undef GEN6_READ_HEADER
  755. #define GEN2_WRITE_HEADER \
  756. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  757. assert_rpm_wakelock_held(dev_priv); \
  758. #define GEN2_WRITE_FOOTER
  759. #define __gen2_write(x) \
  760. static void \
  761. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  762. GEN2_WRITE_HEADER; \
  763. __raw_i915_write##x(dev_priv, reg, val); \
  764. GEN2_WRITE_FOOTER; \
  765. }
  766. #define __gen5_write(x) \
  767. static void \
  768. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  769. GEN2_WRITE_HEADER; \
  770. ilk_dummy_write(dev_priv); \
  771. __raw_i915_write##x(dev_priv, reg, val); \
  772. GEN2_WRITE_FOOTER; \
  773. }
  774. __gen5_write(8)
  775. __gen5_write(16)
  776. __gen5_write(32)
  777. __gen2_write(8)
  778. __gen2_write(16)
  779. __gen2_write(32)
  780. #undef __gen5_write
  781. #undef __gen2_write
  782. #undef GEN2_WRITE_FOOTER
  783. #undef GEN2_WRITE_HEADER
  784. #define GEN6_WRITE_HEADER \
  785. u32 offset = i915_mmio_reg_offset(reg); \
  786. unsigned long irqflags; \
  787. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  788. assert_rpm_wakelock_held(dev_priv); \
  789. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  790. unclaimed_reg_debug(dev_priv, reg, false, true)
  791. #define GEN6_WRITE_FOOTER \
  792. unclaimed_reg_debug(dev_priv, reg, false, false); \
  793. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  794. #define __gen6_write(x) \
  795. static void \
  796. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  797. GEN6_WRITE_HEADER; \
  798. if (NEEDS_FORCE_WAKE(offset)) \
  799. __gen6_gt_wait_for_fifo(dev_priv); \
  800. __raw_i915_write##x(dev_priv, reg, val); \
  801. GEN6_WRITE_FOOTER; \
  802. }
  803. #define __gen_write(func, x) \
  804. static void \
  805. func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  806. enum forcewake_domains fw_engine; \
  807. GEN6_WRITE_HEADER; \
  808. fw_engine = __##func##_reg_write_fw_domains(offset); \
  809. if (fw_engine) \
  810. __force_wake_auto(dev_priv, fw_engine); \
  811. __raw_i915_write##x(dev_priv, reg, val); \
  812. GEN6_WRITE_FOOTER; \
  813. }
  814. #define __gen8_write(x) __gen_write(gen8, x)
  815. #define __fwtable_write(x) __gen_write(fwtable, x)
  816. __fwtable_write(8)
  817. __fwtable_write(16)
  818. __fwtable_write(32)
  819. __gen8_write(8)
  820. __gen8_write(16)
  821. __gen8_write(32)
  822. __gen6_write(8)
  823. __gen6_write(16)
  824. __gen6_write(32)
  825. #undef __fwtable_write
  826. #undef __gen8_write
  827. #undef __gen6_write
  828. #undef GEN6_WRITE_FOOTER
  829. #undef GEN6_WRITE_HEADER
  830. #define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
  831. do { \
  832. (i915)->uncore.funcs.mmio_writeb = x##_write8; \
  833. (i915)->uncore.funcs.mmio_writew = x##_write16; \
  834. (i915)->uncore.funcs.mmio_writel = x##_write32; \
  835. } while (0)
  836. #define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
  837. do { \
  838. (i915)->uncore.funcs.mmio_readb = x##_read8; \
  839. (i915)->uncore.funcs.mmio_readw = x##_read16; \
  840. (i915)->uncore.funcs.mmio_readl = x##_read32; \
  841. (i915)->uncore.funcs.mmio_readq = x##_read64; \
  842. } while (0)
  843. static void fw_domain_init(struct drm_i915_private *dev_priv,
  844. enum forcewake_domain_id domain_id,
  845. i915_reg_t reg_set,
  846. i915_reg_t reg_ack)
  847. {
  848. struct intel_uncore_forcewake_domain *d;
  849. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  850. return;
  851. d = &dev_priv->uncore.fw_domain[domain_id];
  852. WARN_ON(d->wake_count);
  853. WARN_ON(!i915_mmio_reg_valid(reg_set));
  854. WARN_ON(!i915_mmio_reg_valid(reg_ack));
  855. d->wake_count = 0;
  856. d->reg_set = reg_set;
  857. d->reg_ack = reg_ack;
  858. d->id = domain_id;
  859. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  860. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  861. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  862. d->mask = BIT(domain_id);
  863. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  864. d->timer.function = intel_uncore_fw_release_timer;
  865. dev_priv->uncore.fw_domains |= BIT(domain_id);
  866. fw_domain_reset(dev_priv, d);
  867. }
  868. static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
  869. {
  870. if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
  871. return;
  872. if (IS_GEN6(dev_priv)) {
  873. dev_priv->uncore.fw_reset = 0;
  874. dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
  875. dev_priv->uncore.fw_clear = 0;
  876. } else {
  877. /* WaRsClearFWBitsAtReset:bdw,skl */
  878. dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
  879. dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  880. dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  881. }
  882. if (INTEL_GEN(dev_priv) >= 9) {
  883. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  884. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  885. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  886. FORCEWAKE_RENDER_GEN9,
  887. FORCEWAKE_ACK_RENDER_GEN9);
  888. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  889. FORCEWAKE_BLITTER_GEN9,
  890. FORCEWAKE_ACK_BLITTER_GEN9);
  891. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  892. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  893. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  894. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  895. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  896. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  897. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  898. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  899. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  900. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  901. dev_priv->uncore.funcs.force_wake_get =
  902. fw_domains_get_with_thread_status;
  903. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  904. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  905. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  906. } else if (IS_IVYBRIDGE(dev_priv)) {
  907. u32 ecobus;
  908. /* IVB configs may use multi-threaded forcewake */
  909. /* A small trick here - if the bios hasn't configured
  910. * MT forcewake, and if the device is in RC6, then
  911. * force_wake_mt_get will not wake the device and the
  912. * ECOBUS read will return zero. Which will be
  913. * (correctly) interpreted by the test below as MT
  914. * forcewake being disabled.
  915. */
  916. dev_priv->uncore.funcs.force_wake_get =
  917. fw_domains_get_with_thread_status;
  918. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  919. /* We need to init first for ECOBUS access and then
  920. * determine later if we want to reinit, in case of MT access is
  921. * not working. In this stage we don't know which flavour this
  922. * ivb is, so it is better to reset also the gen6 fw registers
  923. * before the ecobus check.
  924. */
  925. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  926. __raw_posting_read(dev_priv, ECOBUS);
  927. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  928. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  929. spin_lock_irq(&dev_priv->uncore.lock);
  930. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
  931. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  932. fw_domains_put(dev_priv, FORCEWAKE_RENDER);
  933. spin_unlock_irq(&dev_priv->uncore.lock);
  934. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  935. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  936. DRM_INFO("when using vblank-synced partial screen updates.\n");
  937. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  938. FORCEWAKE, FORCEWAKE_ACK);
  939. }
  940. } else if (IS_GEN6(dev_priv)) {
  941. dev_priv->uncore.funcs.force_wake_get =
  942. fw_domains_get_with_thread_status;
  943. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  944. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  945. FORCEWAKE, FORCEWAKE_ACK);
  946. }
  947. /* All future platforms are expected to require complex power gating */
  948. WARN_ON(dev_priv->uncore.fw_domains == 0);
  949. }
  950. #define ASSIGN_FW_DOMAINS_TABLE(d) \
  951. { \
  952. dev_priv->uncore.fw_domains_table = \
  953. (struct intel_forcewake_range *)(d); \
  954. dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
  955. }
  956. static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
  957. unsigned long action, void *data)
  958. {
  959. struct drm_i915_private *dev_priv = container_of(nb,
  960. struct drm_i915_private, uncore.pmic_bus_access_nb);
  961. switch (action) {
  962. case MBI_PMIC_BUS_ACCESS_BEGIN:
  963. /*
  964. * forcewake all now to make sure that we don't need to do a
  965. * forcewake later which on systems where this notifier gets
  966. * called requires the punit to access to the shared pmic i2c
  967. * bus, which will be busy after this notification, leading to:
  968. * "render: timed out waiting for forcewake ack request."
  969. * errors.
  970. */
  971. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  972. break;
  973. case MBI_PMIC_BUS_ACCESS_END:
  974. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  975. break;
  976. }
  977. return NOTIFY_OK;
  978. }
  979. void intel_uncore_init(struct drm_i915_private *dev_priv)
  980. {
  981. i915_check_vgpu(dev_priv);
  982. intel_uncore_edram_detect(dev_priv);
  983. intel_uncore_fw_domains_init(dev_priv);
  984. __intel_uncore_early_sanitize(dev_priv, false);
  985. dev_priv->uncore.unclaimed_mmio_check = 1;
  986. dev_priv->uncore.pmic_bus_access_nb.notifier_call =
  987. i915_pmic_bus_access_notifier;
  988. if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
  989. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
  990. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
  991. } else if (IS_GEN5(dev_priv)) {
  992. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
  993. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
  994. } else if (IS_GEN(dev_priv, 6, 7)) {
  995. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
  996. if (IS_VALLEYVIEW(dev_priv)) {
  997. ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
  998. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  999. } else {
  1000. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1001. }
  1002. } else if (IS_GEN8(dev_priv)) {
  1003. if (IS_CHERRYVIEW(dev_priv)) {
  1004. ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
  1005. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1006. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1007. } else {
  1008. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
  1009. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1010. }
  1011. } else {
  1012. ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
  1013. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1014. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1015. }
  1016. iosf_mbi_register_pmic_bus_access_notifier(
  1017. &dev_priv->uncore.pmic_bus_access_nb);
  1018. i915_check_and_clear_faults(dev_priv);
  1019. }
  1020. void intel_uncore_fini(struct drm_i915_private *dev_priv)
  1021. {
  1022. iosf_mbi_unregister_pmic_bus_access_notifier(
  1023. &dev_priv->uncore.pmic_bus_access_nb);
  1024. /* Paranoia: make sure we have disabled everything before we exit. */
  1025. intel_uncore_sanitize(dev_priv);
  1026. intel_uncore_forcewake_reset(dev_priv, false);
  1027. }
  1028. #define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
  1029. static const struct register_whitelist {
  1030. i915_reg_t offset_ldw, offset_udw;
  1031. uint32_t size;
  1032. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1033. uint32_t gen_bitmask;
  1034. } whitelist[] = {
  1035. { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1036. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1037. .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
  1038. };
  1039. int i915_reg_read_ioctl(struct drm_device *dev,
  1040. void *data, struct drm_file *file)
  1041. {
  1042. struct drm_i915_private *dev_priv = to_i915(dev);
  1043. struct drm_i915_reg_read *reg = data;
  1044. struct register_whitelist const *entry = whitelist;
  1045. unsigned size;
  1046. i915_reg_t offset_ldw, offset_udw;
  1047. int i, ret = 0;
  1048. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1049. if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
  1050. (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
  1051. break;
  1052. }
  1053. if (i == ARRAY_SIZE(whitelist))
  1054. return -EINVAL;
  1055. /* We use the low bits to encode extra flags as the register should
  1056. * be naturally aligned (and those that are not so aligned merely
  1057. * limit the available flags for that register).
  1058. */
  1059. offset_ldw = entry->offset_ldw;
  1060. offset_udw = entry->offset_udw;
  1061. size = entry->size;
  1062. size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
  1063. intel_runtime_pm_get(dev_priv);
  1064. switch (size) {
  1065. case 8 | 1:
  1066. reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
  1067. break;
  1068. case 8:
  1069. reg->val = I915_READ64(offset_ldw);
  1070. break;
  1071. case 4:
  1072. reg->val = I915_READ(offset_ldw);
  1073. break;
  1074. case 2:
  1075. reg->val = I915_READ16(offset_ldw);
  1076. break;
  1077. case 1:
  1078. reg->val = I915_READ8(offset_ldw);
  1079. break;
  1080. default:
  1081. ret = -EINVAL;
  1082. goto out;
  1083. }
  1084. out:
  1085. intel_runtime_pm_put(dev_priv);
  1086. return ret;
  1087. }
  1088. static void gen3_stop_rings(struct drm_i915_private *dev_priv)
  1089. {
  1090. struct intel_engine_cs *engine;
  1091. enum intel_engine_id id;
  1092. for_each_engine(engine, dev_priv, id) {
  1093. const u32 base = engine->mmio_base;
  1094. const i915_reg_t mode = RING_MI_MODE(base);
  1095. I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING));
  1096. if (intel_wait_for_register_fw(dev_priv,
  1097. mode,
  1098. MODE_IDLE,
  1099. MODE_IDLE,
  1100. 500))
  1101. DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n",
  1102. engine->name);
  1103. I915_WRITE_FW(RING_CTL(base), 0);
  1104. I915_WRITE_FW(RING_HEAD(base), 0);
  1105. I915_WRITE_FW(RING_TAIL(base), 0);
  1106. /* Check acts as a post */
  1107. if (I915_READ_FW(RING_HEAD(base)) != 0)
  1108. DRM_DEBUG_DRIVER("%s: ring head not parked\n",
  1109. engine->name);
  1110. }
  1111. }
  1112. static bool i915_reset_complete(struct pci_dev *pdev)
  1113. {
  1114. u8 gdrst;
  1115. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1116. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1117. }
  1118. static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1119. {
  1120. struct pci_dev *pdev = dev_priv->drm.pdev;
  1121. /* assert reset for at least 20 usec */
  1122. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1123. usleep_range(50, 200);
  1124. pci_write_config_byte(pdev, I915_GDRST, 0);
  1125. return wait_for(i915_reset_complete(pdev), 500);
  1126. }
  1127. static bool g4x_reset_complete(struct pci_dev *pdev)
  1128. {
  1129. u8 gdrst;
  1130. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1131. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1132. }
  1133. static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1134. {
  1135. struct pci_dev *pdev = dev_priv->drm.pdev;
  1136. /* Stop engines before we reset; see g4x_do_reset() below for why. */
  1137. gen3_stop_rings(dev_priv);
  1138. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1139. return wait_for(g4x_reset_complete(pdev), 500);
  1140. }
  1141. static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1142. {
  1143. struct pci_dev *pdev = dev_priv->drm.pdev;
  1144. int ret;
  1145. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1146. I915_WRITE(VDECCLK_GATE_D,
  1147. I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1148. POSTING_READ(VDECCLK_GATE_D);
  1149. /* We stop engines, otherwise we might get failed reset and a
  1150. * dead gpu (on elk).
  1151. * WaMediaResetMainRingCleanup:ctg,elk (presumably)
  1152. */
  1153. gen3_stop_rings(dev_priv);
  1154. pci_write_config_byte(pdev, I915_GDRST,
  1155. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1156. ret = wait_for(g4x_reset_complete(pdev), 500);
  1157. if (ret) {
  1158. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1159. goto out;
  1160. }
  1161. pci_write_config_byte(pdev, I915_GDRST,
  1162. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1163. ret = wait_for(g4x_reset_complete(pdev), 500);
  1164. if (ret) {
  1165. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1166. goto out;
  1167. }
  1168. out:
  1169. pci_write_config_byte(pdev, I915_GDRST, 0);
  1170. I915_WRITE(VDECCLK_GATE_D,
  1171. I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1172. POSTING_READ(VDECCLK_GATE_D);
  1173. return ret;
  1174. }
  1175. static int ironlake_do_reset(struct drm_i915_private *dev_priv,
  1176. unsigned engine_mask)
  1177. {
  1178. int ret;
  1179. I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1180. ret = intel_wait_for_register(dev_priv,
  1181. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1182. 500);
  1183. if (ret) {
  1184. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1185. goto out;
  1186. }
  1187. I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1188. ret = intel_wait_for_register(dev_priv,
  1189. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1190. 500);
  1191. if (ret) {
  1192. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1193. goto out;
  1194. }
  1195. out:
  1196. I915_WRITE(ILK_GDSR, 0);
  1197. POSTING_READ(ILK_GDSR);
  1198. return ret;
  1199. }
  1200. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1201. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1202. u32 hw_domain_mask)
  1203. {
  1204. int err;
  1205. /* GEN6_GDRST is not in the gt power well, no need to check
  1206. * for fifo space for the write or forcewake the chip for
  1207. * the read
  1208. */
  1209. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1210. /* Wait for the device to ack the reset requests */
  1211. err = intel_wait_for_register_fw(dev_priv,
  1212. GEN6_GDRST, hw_domain_mask, 0,
  1213. 500);
  1214. if (err)
  1215. DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
  1216. hw_domain_mask);
  1217. return err;
  1218. }
  1219. /**
  1220. * gen6_reset_engines - reset individual engines
  1221. * @dev_priv: i915 device
  1222. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1223. *
  1224. * This function will reset the individual engines that are set in engine_mask.
  1225. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1226. *
  1227. * Note: It is responsibility of the caller to handle the difference between
  1228. * asking full domain reset versus reset for all available individual engines.
  1229. *
  1230. * Returns 0 on success, nonzero on error.
  1231. */
  1232. static int gen6_reset_engines(struct drm_i915_private *dev_priv,
  1233. unsigned engine_mask)
  1234. {
  1235. struct intel_engine_cs *engine;
  1236. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1237. [RCS] = GEN6_GRDOM_RENDER,
  1238. [BCS] = GEN6_GRDOM_BLT,
  1239. [VCS] = GEN6_GRDOM_MEDIA,
  1240. [VCS2] = GEN8_GRDOM_MEDIA2,
  1241. [VECS] = GEN6_GRDOM_VECS,
  1242. };
  1243. u32 hw_mask;
  1244. if (engine_mask == ALL_ENGINES) {
  1245. hw_mask = GEN6_GRDOM_FULL;
  1246. } else {
  1247. unsigned int tmp;
  1248. hw_mask = 0;
  1249. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1250. hw_mask |= hw_engine_mask[engine->id];
  1251. }
  1252. return gen6_hw_domain_reset(dev_priv, hw_mask);
  1253. }
  1254. /**
  1255. * __intel_wait_for_register_fw - wait until register matches expected state
  1256. * @dev_priv: the i915 device
  1257. * @reg: the register to read
  1258. * @mask: mask to apply to register value
  1259. * @value: expected value
  1260. * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
  1261. * @slow_timeout_ms: slow timeout in millisecond
  1262. * @out_value: optional placeholder to hold registry value
  1263. *
  1264. * This routine waits until the target register @reg contains the expected
  1265. * @value after applying the @mask, i.e. it waits until ::
  1266. *
  1267. * (I915_READ_FW(reg) & mask) == value
  1268. *
  1269. * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
  1270. * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
  1271. * must be not larger than 20,0000 microseconds.
  1272. *
  1273. * Note that this routine assumes the caller holds forcewake asserted, it is
  1274. * not suitable for very long waits. See intel_wait_for_register() if you
  1275. * wish to wait without holding forcewake for the duration (i.e. you expect
  1276. * the wait to be slow).
  1277. *
  1278. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1279. */
  1280. int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  1281. i915_reg_t reg,
  1282. u32 mask,
  1283. u32 value,
  1284. unsigned int fast_timeout_us,
  1285. unsigned int slow_timeout_ms,
  1286. u32 *out_value)
  1287. {
  1288. u32 uninitialized_var(reg_value);
  1289. #define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
  1290. int ret;
  1291. /* Catch any overuse of this function */
  1292. might_sleep_if(slow_timeout_ms);
  1293. GEM_BUG_ON(fast_timeout_us > 20000);
  1294. ret = -ETIMEDOUT;
  1295. if (fast_timeout_us && fast_timeout_us <= 20000)
  1296. ret = _wait_for_atomic(done, fast_timeout_us, 0);
  1297. if (ret && slow_timeout_ms)
  1298. ret = wait_for(done, slow_timeout_ms);
  1299. if (out_value)
  1300. *out_value = reg_value;
  1301. return ret;
  1302. #undef done
  1303. }
  1304. /**
  1305. * intel_wait_for_register - wait until register matches expected state
  1306. * @dev_priv: the i915 device
  1307. * @reg: the register to read
  1308. * @mask: mask to apply to register value
  1309. * @value: expected value
  1310. * @timeout_ms: timeout in millisecond
  1311. *
  1312. * This routine waits until the target register @reg contains the expected
  1313. * @value after applying the @mask, i.e. it waits until ::
  1314. *
  1315. * (I915_READ(reg) & mask) == value
  1316. *
  1317. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1318. *
  1319. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1320. */
  1321. int intel_wait_for_register(struct drm_i915_private *dev_priv,
  1322. i915_reg_t reg,
  1323. u32 mask,
  1324. u32 value,
  1325. unsigned int timeout_ms)
  1326. {
  1327. unsigned fw =
  1328. intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
  1329. int ret;
  1330. might_sleep();
  1331. spin_lock_irq(&dev_priv->uncore.lock);
  1332. intel_uncore_forcewake_get__locked(dev_priv, fw);
  1333. ret = __intel_wait_for_register_fw(dev_priv,
  1334. reg, mask, value,
  1335. 2, 0, NULL);
  1336. intel_uncore_forcewake_put__locked(dev_priv, fw);
  1337. spin_unlock_irq(&dev_priv->uncore.lock);
  1338. if (ret)
  1339. ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
  1340. timeout_ms);
  1341. return ret;
  1342. }
  1343. static int gen8_reset_engine_start(struct intel_engine_cs *engine)
  1344. {
  1345. struct drm_i915_private *dev_priv = engine->i915;
  1346. int ret;
  1347. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1348. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1349. ret = intel_wait_for_register_fw(dev_priv,
  1350. RING_RESET_CTL(engine->mmio_base),
  1351. RESET_CTL_READY_TO_RESET,
  1352. RESET_CTL_READY_TO_RESET,
  1353. 700);
  1354. if (ret)
  1355. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1356. return ret;
  1357. }
  1358. static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
  1359. {
  1360. struct drm_i915_private *dev_priv = engine->i915;
  1361. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1362. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1363. }
  1364. static int gen8_reset_engines(struct drm_i915_private *dev_priv,
  1365. unsigned engine_mask)
  1366. {
  1367. struct intel_engine_cs *engine;
  1368. unsigned int tmp;
  1369. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1370. if (gen8_reset_engine_start(engine))
  1371. goto not_ready;
  1372. return gen6_reset_engines(dev_priv, engine_mask);
  1373. not_ready:
  1374. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1375. gen8_reset_engine_cancel(engine);
  1376. return -EIO;
  1377. }
  1378. typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);
  1379. static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
  1380. {
  1381. if (!i915.reset)
  1382. return NULL;
  1383. if (INTEL_INFO(dev_priv)->gen >= 8)
  1384. return gen8_reset_engines;
  1385. else if (INTEL_INFO(dev_priv)->gen >= 6)
  1386. return gen6_reset_engines;
  1387. else if (IS_GEN5(dev_priv))
  1388. return ironlake_do_reset;
  1389. else if (IS_G4X(dev_priv))
  1390. return g4x_do_reset;
  1391. else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
  1392. return g33_do_reset;
  1393. else if (INTEL_INFO(dev_priv)->gen >= 3)
  1394. return i915_do_reset;
  1395. else
  1396. return NULL;
  1397. }
  1398. int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1399. {
  1400. reset_func reset;
  1401. int retry;
  1402. int ret;
  1403. might_sleep();
  1404. reset = intel_get_gpu_reset(dev_priv);
  1405. if (reset == NULL)
  1406. return -ENODEV;
  1407. /* If the power well sleeps during the reset, the reset
  1408. * request may be dropped and never completes (causing -EIO).
  1409. */
  1410. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1411. for (retry = 0; retry < 3; retry++) {
  1412. ret = reset(dev_priv, engine_mask);
  1413. if (ret != -ETIMEDOUT)
  1414. break;
  1415. cond_resched();
  1416. }
  1417. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1418. return ret;
  1419. }
  1420. bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
  1421. {
  1422. return intel_get_gpu_reset(dev_priv) != NULL;
  1423. }
  1424. /*
  1425. * When GuC submission is enabled, GuC manages ELSP and can initiate the
  1426. * engine reset too. For now, fall back to full GPU reset if it is enabled.
  1427. */
  1428. bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
  1429. {
  1430. return (dev_priv->info.has_reset_engine &&
  1431. !dev_priv->guc.execbuf_client &&
  1432. i915.reset >= 2);
  1433. }
  1434. int intel_guc_reset(struct drm_i915_private *dev_priv)
  1435. {
  1436. int ret;
  1437. if (!HAS_GUC(dev_priv))
  1438. return -EINVAL;
  1439. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1440. ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
  1441. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1442. return ret;
  1443. }
  1444. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1445. {
  1446. return check_for_unclaimed_mmio(dev_priv);
  1447. }
  1448. bool
  1449. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1450. {
  1451. if (unlikely(i915.mmio_debug ||
  1452. dev_priv->uncore.unclaimed_mmio_check <= 0))
  1453. return false;
  1454. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1455. DRM_DEBUG("Unclaimed register detected, "
  1456. "enabling oneshot unclaimed register reporting. "
  1457. "Please use i915.mmio_debug=N for more information.\n");
  1458. i915.mmio_debug++;
  1459. dev_priv->uncore.unclaimed_mmio_check--;
  1460. return true;
  1461. }
  1462. return false;
  1463. }
  1464. static enum forcewake_domains
  1465. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1466. i915_reg_t reg)
  1467. {
  1468. u32 offset = i915_mmio_reg_offset(reg);
  1469. enum forcewake_domains fw_domains;
  1470. if (HAS_FWTABLE(dev_priv)) {
  1471. fw_domains = __fwtable_reg_read_fw_domains(offset);
  1472. } else if (INTEL_GEN(dev_priv) >= 6) {
  1473. fw_domains = __gen6_reg_read_fw_domains(offset);
  1474. } else {
  1475. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1476. fw_domains = 0;
  1477. }
  1478. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1479. return fw_domains;
  1480. }
  1481. static enum forcewake_domains
  1482. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1483. i915_reg_t reg)
  1484. {
  1485. u32 offset = i915_mmio_reg_offset(reg);
  1486. enum forcewake_domains fw_domains;
  1487. if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
  1488. fw_domains = __fwtable_reg_write_fw_domains(offset);
  1489. } else if (IS_GEN8(dev_priv)) {
  1490. fw_domains = __gen8_reg_write_fw_domains(offset);
  1491. } else if (IS_GEN(dev_priv, 6, 7)) {
  1492. fw_domains = FORCEWAKE_RENDER;
  1493. } else {
  1494. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1495. fw_domains = 0;
  1496. }
  1497. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1498. return fw_domains;
  1499. }
  1500. /**
  1501. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1502. * a register
  1503. * @dev_priv: pointer to struct drm_i915_private
  1504. * @reg: register in question
  1505. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1506. *
  1507. * Returns a set of forcewake domains required to be taken with for example
  1508. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1509. * specified mode (read, write or read/write) with raw mmio accessors.
  1510. *
  1511. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1512. * callers to do FIFO management on their own or risk losing writes.
  1513. */
  1514. enum forcewake_domains
  1515. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1516. i915_reg_t reg, unsigned int op)
  1517. {
  1518. enum forcewake_domains fw_domains = 0;
  1519. WARN_ON(!op);
  1520. if (intel_vgpu_active(dev_priv))
  1521. return 0;
  1522. if (op & FW_REG_READ)
  1523. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  1524. if (op & FW_REG_WRITE)
  1525. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  1526. return fw_domains;
  1527. }
  1528. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1529. #include "selftests/mock_uncore.c"
  1530. #include "selftests/intel_uncore.c"
  1531. #endif