intel_sdvo.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_sdvo_regs.h"
  40. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  41. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  42. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  43. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
  44. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  45. SDVO_TV_MASK)
  46. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  47. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  48. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  49. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  50. #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
  51. static const char * const tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
  61. struct intel_sdvo {
  62. struct intel_encoder base;
  63. struct i2c_adapter *i2c;
  64. u8 slave_addr;
  65. struct i2c_adapter ddc;
  66. /* Register for the SDVO device: SDVOB or SDVOC */
  67. i915_reg_t sdvo_reg;
  68. /* Active outputs controlled by this SDVO output */
  69. uint16_t controlled_output;
  70. /*
  71. * Capabilities of the SDVO device returned by
  72. * intel_sdvo_get_capabilities()
  73. */
  74. struct intel_sdvo_caps caps;
  75. /* Pixel clock limitations reported by the SDVO device, in kHz */
  76. int pixel_clock_min, pixel_clock_max;
  77. /*
  78. * For multiple function SDVO device,
  79. * this is for current attached outputs.
  80. */
  81. uint16_t attached_output;
  82. /*
  83. * Hotplug activation bits for this device
  84. */
  85. uint16_t hotplug_active;
  86. /**
  87. * This is set if we're going to treat the device as TV-out.
  88. *
  89. * While we have these nice friendly flags for output types that ought
  90. * to decide this for us, the S-Video output on our HDMI+S-Video card
  91. * shows up as RGB1 (VGA).
  92. */
  93. bool is_tv;
  94. enum port port;
  95. /**
  96. * This is set if we treat the device as HDMI, instead of DVI.
  97. */
  98. bool is_hdmi;
  99. bool has_hdmi_monitor;
  100. bool has_hdmi_audio;
  101. bool rgb_quant_range_selectable;
  102. /**
  103. * This is set if we detect output of sdvo device as LVDS and
  104. * have a valid fixed mode to use with the panel.
  105. */
  106. bool is_lvds;
  107. /**
  108. * This is sdvo fixed pannel mode pointer
  109. */
  110. struct drm_display_mode *sdvo_lvds_fixed_mode;
  111. /* DDC bus used by this SDVO encoder */
  112. uint8_t ddc_bus;
  113. /*
  114. * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
  115. */
  116. uint8_t dtd_sdvo_flags;
  117. };
  118. struct intel_sdvo_connector {
  119. struct intel_connector base;
  120. /* Mark the type of connector */
  121. uint16_t output_flag;
  122. /* This contains all current supported TV format */
  123. u8 tv_format_supported[TV_FORMAT_NUM];
  124. int format_supported_num;
  125. struct drm_property *tv_format;
  126. /* add the property for the SDVO-TV */
  127. struct drm_property *left;
  128. struct drm_property *right;
  129. struct drm_property *top;
  130. struct drm_property *bottom;
  131. struct drm_property *hpos;
  132. struct drm_property *vpos;
  133. struct drm_property *contrast;
  134. struct drm_property *saturation;
  135. struct drm_property *hue;
  136. struct drm_property *sharpness;
  137. struct drm_property *flicker_filter;
  138. struct drm_property *flicker_filter_adaptive;
  139. struct drm_property *flicker_filter_2d;
  140. struct drm_property *tv_chroma_filter;
  141. struct drm_property *tv_luma_filter;
  142. struct drm_property *dot_crawl;
  143. /* add the property for the SDVO-TV/LVDS */
  144. struct drm_property *brightness;
  145. /* this is to get the range of margin.*/
  146. u32 max_hscan, max_vscan;
  147. };
  148. struct intel_sdvo_connector_state {
  149. /* base.base: tv.saturation/contrast/hue/brightness */
  150. struct intel_digital_connector_state base;
  151. struct {
  152. unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
  153. unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
  154. unsigned chroma_filter, luma_filter, dot_crawl;
  155. } tv;
  156. };
  157. static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
  158. {
  159. return container_of(encoder, struct intel_sdvo, base);
  160. }
  161. static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  162. {
  163. return to_sdvo(intel_attached_encoder(connector));
  164. }
  165. static struct intel_sdvo_connector *
  166. to_intel_sdvo_connector(struct drm_connector *connector)
  167. {
  168. return container_of(connector, struct intel_sdvo_connector, base.base);
  169. }
  170. static struct intel_sdvo_connector_state *
  171. to_intel_sdvo_connector_state(struct drm_connector_state *conn_state)
  172. {
  173. return container_of(conn_state, struct intel_sdvo_connector_state, base.base);
  174. }
  175. static bool
  176. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
  177. static bool
  178. intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  179. struct intel_sdvo_connector *intel_sdvo_connector,
  180. int type);
  181. static bool
  182. intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  183. struct intel_sdvo_connector *intel_sdvo_connector);
  184. /**
  185. * Writes the SDVOB or SDVOC with the given value, but always writes both
  186. * SDVOB and SDVOC to work around apparent hardware issues (according to
  187. * comments in the BIOS).
  188. */
  189. static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
  190. {
  191. struct drm_device *dev = intel_sdvo->base.base.dev;
  192. struct drm_i915_private *dev_priv = to_i915(dev);
  193. u32 bval = val, cval = val;
  194. int i;
  195. if (HAS_PCH_SPLIT(dev_priv)) {
  196. I915_WRITE(intel_sdvo->sdvo_reg, val);
  197. POSTING_READ(intel_sdvo->sdvo_reg);
  198. /*
  199. * HW workaround, need to write this twice for issue
  200. * that may result in first write getting masked.
  201. */
  202. if (HAS_PCH_IBX(dev_priv)) {
  203. I915_WRITE(intel_sdvo->sdvo_reg, val);
  204. POSTING_READ(intel_sdvo->sdvo_reg);
  205. }
  206. return;
  207. }
  208. if (intel_sdvo->port == PORT_B)
  209. cval = I915_READ(GEN3_SDVOC);
  210. else
  211. bval = I915_READ(GEN3_SDVOB);
  212. /*
  213. * Write the registers twice for luck. Sometimes,
  214. * writing them only once doesn't appear to 'stick'.
  215. * The BIOS does this too. Yay, magic
  216. */
  217. for (i = 0; i < 2; i++)
  218. {
  219. I915_WRITE(GEN3_SDVOB, bval);
  220. POSTING_READ(GEN3_SDVOB);
  221. I915_WRITE(GEN3_SDVOC, cval);
  222. POSTING_READ(GEN3_SDVOC);
  223. }
  224. }
  225. static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
  226. {
  227. struct i2c_msg msgs[] = {
  228. {
  229. .addr = intel_sdvo->slave_addr,
  230. .flags = 0,
  231. .len = 1,
  232. .buf = &addr,
  233. },
  234. {
  235. .addr = intel_sdvo->slave_addr,
  236. .flags = I2C_M_RD,
  237. .len = 1,
  238. .buf = ch,
  239. }
  240. };
  241. int ret;
  242. if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
  243. return true;
  244. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  245. return false;
  246. }
  247. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  248. /** Mapping of command numbers to names, for debug output */
  249. static const struct _sdvo_cmd_name {
  250. u8 cmd;
  251. const char *name;
  252. } __attribute__ ((packed)) sdvo_cmd_names[] = {
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  296. /* Add the op code for SDVO enhancements */
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  337. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  338. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  341. /* HDMI op code */
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  345. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  346. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  347. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  348. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  349. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  350. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  351. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  352. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  353. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  354. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  355. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  356. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  357. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  358. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  359. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  360. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  361. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  362. };
  363. #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
  364. static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
  365. const void *args, int args_len)
  366. {
  367. int i, pos = 0;
  368. #define BUF_LEN 256
  369. char buffer[BUF_LEN];
  370. #define BUF_PRINT(args...) \
  371. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  372. for (i = 0; i < args_len; i++) {
  373. BUF_PRINT("%02X ", ((u8 *)args)[i]);
  374. }
  375. for (; i < 8; i++) {
  376. BUF_PRINT(" ");
  377. }
  378. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  379. if (cmd == sdvo_cmd_names[i].cmd) {
  380. BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
  381. break;
  382. }
  383. }
  384. if (i == ARRAY_SIZE(sdvo_cmd_names)) {
  385. BUF_PRINT("(%02X)", cmd);
  386. }
  387. BUG_ON(pos >= BUF_LEN - 1);
  388. #undef BUF_PRINT
  389. #undef BUF_LEN
  390. DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
  391. }
  392. static const char * const cmd_status_names[] = {
  393. "Power on",
  394. "Success",
  395. "Not supported",
  396. "Invalid arg",
  397. "Pending",
  398. "Target not specified",
  399. "Scaling not supported"
  400. };
  401. static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  402. const void *args, int args_len,
  403. bool unlocked)
  404. {
  405. u8 *buf, status;
  406. struct i2c_msg *msgs;
  407. int i, ret = true;
  408. /* Would be simpler to allocate both in one go ? */
  409. buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
  410. if (!buf)
  411. return false;
  412. msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
  413. if (!msgs) {
  414. kfree(buf);
  415. return false;
  416. }
  417. intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
  418. for (i = 0; i < args_len; i++) {
  419. msgs[i].addr = intel_sdvo->slave_addr;
  420. msgs[i].flags = 0;
  421. msgs[i].len = 2;
  422. msgs[i].buf = buf + 2 *i;
  423. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  424. buf[2*i + 1] = ((u8*)args)[i];
  425. }
  426. msgs[i].addr = intel_sdvo->slave_addr;
  427. msgs[i].flags = 0;
  428. msgs[i].len = 2;
  429. msgs[i].buf = buf + 2*i;
  430. buf[2*i + 0] = SDVO_I2C_OPCODE;
  431. buf[2*i + 1] = cmd;
  432. /* the following two are to read the response */
  433. status = SDVO_I2C_CMD_STATUS;
  434. msgs[i+1].addr = intel_sdvo->slave_addr;
  435. msgs[i+1].flags = 0;
  436. msgs[i+1].len = 1;
  437. msgs[i+1].buf = &status;
  438. msgs[i+2].addr = intel_sdvo->slave_addr;
  439. msgs[i+2].flags = I2C_M_RD;
  440. msgs[i+2].len = 1;
  441. msgs[i+2].buf = &status;
  442. if (unlocked)
  443. ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  444. else
  445. ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  446. if (ret < 0) {
  447. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  448. ret = false;
  449. goto out;
  450. }
  451. if (ret != i+3) {
  452. /* failure in I2C transfer */
  453. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  454. ret = false;
  455. }
  456. out:
  457. kfree(msgs);
  458. kfree(buf);
  459. return ret;
  460. }
  461. static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  462. const void *args, int args_len)
  463. {
  464. return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
  465. }
  466. static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
  467. void *response, int response_len)
  468. {
  469. u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
  470. u8 status;
  471. int i, pos = 0;
  472. #define BUF_LEN 256
  473. char buffer[BUF_LEN];
  474. /*
  475. * The documentation states that all commands will be
  476. * processed within 15µs, and that we need only poll
  477. * the status byte a maximum of 3 times in order for the
  478. * command to be complete.
  479. *
  480. * Check 5 times in case the hardware failed to read the docs.
  481. *
  482. * Also beware that the first response by many devices is to
  483. * reply PENDING and stall for time. TVs are notorious for
  484. * requiring longer than specified to complete their replies.
  485. * Originally (in the DDX long ago), the delay was only ever 15ms
  486. * with an additional delay of 30ms applied for TVs added later after
  487. * many experiments. To accommodate both sets of delays, we do a
  488. * sequence of slow checks if the device is falling behind and fails
  489. * to reply within 5*15µs.
  490. */
  491. if (!intel_sdvo_read_byte(intel_sdvo,
  492. SDVO_I2C_CMD_STATUS,
  493. &status))
  494. goto log_fail;
  495. while ((status == SDVO_CMD_STATUS_PENDING ||
  496. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
  497. if (retry < 10)
  498. msleep(15);
  499. else
  500. udelay(15);
  501. if (!intel_sdvo_read_byte(intel_sdvo,
  502. SDVO_I2C_CMD_STATUS,
  503. &status))
  504. goto log_fail;
  505. }
  506. #define BUF_PRINT(args...) \
  507. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  508. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  509. BUF_PRINT("(%s)", cmd_status_names[status]);
  510. else
  511. BUF_PRINT("(??? %d)", status);
  512. if (status != SDVO_CMD_STATUS_SUCCESS)
  513. goto log_fail;
  514. /* Read the command response */
  515. for (i = 0; i < response_len; i++) {
  516. if (!intel_sdvo_read_byte(intel_sdvo,
  517. SDVO_I2C_RETURN_0 + i,
  518. &((u8 *)response)[i]))
  519. goto log_fail;
  520. BUF_PRINT(" %02X", ((u8 *)response)[i]);
  521. }
  522. BUG_ON(pos >= BUF_LEN - 1);
  523. #undef BUF_PRINT
  524. #undef BUF_LEN
  525. DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
  526. return true;
  527. log_fail:
  528. DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
  529. return false;
  530. }
  531. static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
  532. {
  533. if (adjusted_mode->crtc_clock >= 100000)
  534. return 1;
  535. else if (adjusted_mode->crtc_clock >= 50000)
  536. return 2;
  537. else
  538. return 4;
  539. }
  540. static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
  541. u8 ddc_bus)
  542. {
  543. /* This must be the immediately preceding write before the i2c xfer */
  544. return __intel_sdvo_write_cmd(intel_sdvo,
  545. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  546. &ddc_bus, 1, false);
  547. }
  548. static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
  549. {
  550. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
  551. return false;
  552. return intel_sdvo_read_response(intel_sdvo, NULL, 0);
  553. }
  554. static bool
  555. intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
  556. {
  557. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
  558. return false;
  559. return intel_sdvo_read_response(intel_sdvo, value, len);
  560. }
  561. static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
  562. {
  563. struct intel_sdvo_set_target_input_args targets = {0};
  564. return intel_sdvo_set_value(intel_sdvo,
  565. SDVO_CMD_SET_TARGET_INPUT,
  566. &targets, sizeof(targets));
  567. }
  568. /**
  569. * Return whether each input is trained.
  570. *
  571. * This function is making an assumption about the layout of the response,
  572. * which should be checked against the docs.
  573. */
  574. static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
  575. {
  576. struct intel_sdvo_get_trained_inputs_response response;
  577. BUILD_BUG_ON(sizeof(response) != 1);
  578. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  579. &response, sizeof(response)))
  580. return false;
  581. *input_1 = response.input0_trained;
  582. *input_2 = response.input1_trained;
  583. return true;
  584. }
  585. static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
  586. u16 outputs)
  587. {
  588. return intel_sdvo_set_value(intel_sdvo,
  589. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  590. &outputs, sizeof(outputs));
  591. }
  592. static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
  593. u16 *outputs)
  594. {
  595. return intel_sdvo_get_value(intel_sdvo,
  596. SDVO_CMD_GET_ACTIVE_OUTPUTS,
  597. outputs, sizeof(*outputs));
  598. }
  599. static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
  600. int mode)
  601. {
  602. u8 state = SDVO_ENCODER_STATE_ON;
  603. switch (mode) {
  604. case DRM_MODE_DPMS_ON:
  605. state = SDVO_ENCODER_STATE_ON;
  606. break;
  607. case DRM_MODE_DPMS_STANDBY:
  608. state = SDVO_ENCODER_STATE_STANDBY;
  609. break;
  610. case DRM_MODE_DPMS_SUSPEND:
  611. state = SDVO_ENCODER_STATE_SUSPEND;
  612. break;
  613. case DRM_MODE_DPMS_OFF:
  614. state = SDVO_ENCODER_STATE_OFF;
  615. break;
  616. }
  617. return intel_sdvo_set_value(intel_sdvo,
  618. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  619. }
  620. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
  621. int *clock_min,
  622. int *clock_max)
  623. {
  624. struct intel_sdvo_pixel_clock_range clocks;
  625. BUILD_BUG_ON(sizeof(clocks) != 4);
  626. if (!intel_sdvo_get_value(intel_sdvo,
  627. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  628. &clocks, sizeof(clocks)))
  629. return false;
  630. /* Convert the values from units of 10 kHz to kHz. */
  631. *clock_min = clocks.min * 10;
  632. *clock_max = clocks.max * 10;
  633. return true;
  634. }
  635. static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
  636. u16 outputs)
  637. {
  638. return intel_sdvo_set_value(intel_sdvo,
  639. SDVO_CMD_SET_TARGET_OUTPUT,
  640. &outputs, sizeof(outputs));
  641. }
  642. static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  643. struct intel_sdvo_dtd *dtd)
  644. {
  645. return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  646. intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  647. }
  648. static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  649. struct intel_sdvo_dtd *dtd)
  650. {
  651. return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  652. intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  653. }
  654. static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
  655. struct intel_sdvo_dtd *dtd)
  656. {
  657. return intel_sdvo_set_timing(intel_sdvo,
  658. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  659. }
  660. static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
  661. struct intel_sdvo_dtd *dtd)
  662. {
  663. return intel_sdvo_set_timing(intel_sdvo,
  664. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  665. }
  666. static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
  667. struct intel_sdvo_dtd *dtd)
  668. {
  669. return intel_sdvo_get_timing(intel_sdvo,
  670. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  671. }
  672. static bool
  673. intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  674. uint16_t clock,
  675. uint16_t width,
  676. uint16_t height)
  677. {
  678. struct intel_sdvo_preferred_input_timing_args args;
  679. memset(&args, 0, sizeof(args));
  680. args.clock = clock;
  681. args.width = width;
  682. args.height = height;
  683. args.interlace = 0;
  684. if (intel_sdvo->is_lvds &&
  685. (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  686. intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  687. args.scaled = 1;
  688. return intel_sdvo_set_value(intel_sdvo,
  689. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  690. &args, sizeof(args));
  691. }
  692. static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  693. struct intel_sdvo_dtd *dtd)
  694. {
  695. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  696. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  697. return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  698. &dtd->part1, sizeof(dtd->part1)) &&
  699. intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  700. &dtd->part2, sizeof(dtd->part2));
  701. }
  702. static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
  703. {
  704. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  705. }
  706. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  707. const struct drm_display_mode *mode)
  708. {
  709. uint16_t width, height;
  710. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  711. uint16_t h_sync_offset, v_sync_offset;
  712. int mode_clock;
  713. memset(dtd, 0, sizeof(*dtd));
  714. width = mode->hdisplay;
  715. height = mode->vdisplay;
  716. /* do some mode translations */
  717. h_blank_len = mode->htotal - mode->hdisplay;
  718. h_sync_len = mode->hsync_end - mode->hsync_start;
  719. v_blank_len = mode->vtotal - mode->vdisplay;
  720. v_sync_len = mode->vsync_end - mode->vsync_start;
  721. h_sync_offset = mode->hsync_start - mode->hdisplay;
  722. v_sync_offset = mode->vsync_start - mode->vdisplay;
  723. mode_clock = mode->clock;
  724. mode_clock /= 10;
  725. dtd->part1.clock = mode_clock;
  726. dtd->part1.h_active = width & 0xff;
  727. dtd->part1.h_blank = h_blank_len & 0xff;
  728. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  729. ((h_blank_len >> 8) & 0xf);
  730. dtd->part1.v_active = height & 0xff;
  731. dtd->part1.v_blank = v_blank_len & 0xff;
  732. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  733. ((v_blank_len >> 8) & 0xf);
  734. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  735. dtd->part2.h_sync_width = h_sync_len & 0xff;
  736. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  737. (v_sync_len & 0xf);
  738. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  739. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  740. ((v_sync_len & 0x30) >> 4);
  741. dtd->part2.dtd_flags = 0x18;
  742. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  743. dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
  744. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  745. dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
  746. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  747. dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
  748. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  749. }
  750. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
  751. const struct intel_sdvo_dtd *dtd)
  752. {
  753. struct drm_display_mode mode = {};
  754. mode.hdisplay = dtd->part1.h_active;
  755. mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  756. mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
  757. mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  758. mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
  759. mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  760. mode.htotal = mode.hdisplay + dtd->part1.h_blank;
  761. mode.htotal += (dtd->part1.h_high & 0xf) << 8;
  762. mode.vdisplay = dtd->part1.v_active;
  763. mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  764. mode.vsync_start = mode.vdisplay;
  765. mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  766. mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  767. mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  768. mode.vsync_end = mode.vsync_start +
  769. (dtd->part2.v_sync_off_width & 0xf);
  770. mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  771. mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
  772. mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
  773. mode.clock = dtd->part1.clock * 10;
  774. if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
  775. mode.flags |= DRM_MODE_FLAG_INTERLACE;
  776. if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  777. mode.flags |= DRM_MODE_FLAG_PHSYNC;
  778. else
  779. mode.flags |= DRM_MODE_FLAG_NHSYNC;
  780. if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  781. mode.flags |= DRM_MODE_FLAG_PVSYNC;
  782. else
  783. mode.flags |= DRM_MODE_FLAG_NVSYNC;
  784. drm_mode_set_crtcinfo(&mode, 0);
  785. drm_mode_copy(pmode, &mode);
  786. }
  787. static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
  788. {
  789. struct intel_sdvo_encode encode;
  790. BUILD_BUG_ON(sizeof(encode) != 2);
  791. return intel_sdvo_get_value(intel_sdvo,
  792. SDVO_CMD_GET_SUPP_ENCODE,
  793. &encode, sizeof(encode));
  794. }
  795. static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
  796. uint8_t mode)
  797. {
  798. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  799. }
  800. static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
  801. uint8_t mode)
  802. {
  803. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  804. }
  805. #if 0
  806. static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
  807. {
  808. int i, j;
  809. uint8_t set_buf_index[2];
  810. uint8_t av_split;
  811. uint8_t buf_size;
  812. uint8_t buf[48];
  813. uint8_t *pos;
  814. intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  815. for (i = 0; i <= av_split; i++) {
  816. set_buf_index[0] = i; set_buf_index[1] = 0;
  817. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  818. set_buf_index, 2);
  819. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  820. intel_sdvo_read_response(encoder, &buf_size, 1);
  821. pos = buf;
  822. for (j = 0; j <= buf_size; j += 8) {
  823. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  824. NULL, 0);
  825. intel_sdvo_read_response(encoder, pos, 8);
  826. pos += 8;
  827. }
  828. }
  829. }
  830. #endif
  831. static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
  832. unsigned if_index, uint8_t tx_rate,
  833. const uint8_t *data, unsigned length)
  834. {
  835. uint8_t set_buf_index[2] = { if_index, 0 };
  836. uint8_t hbuf_size, tmp[8];
  837. int i;
  838. if (!intel_sdvo_set_value(intel_sdvo,
  839. SDVO_CMD_SET_HBUF_INDEX,
  840. set_buf_index, 2))
  841. return false;
  842. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
  843. &hbuf_size, 1))
  844. return false;
  845. /* Buffer size is 0 based, hooray! */
  846. hbuf_size++;
  847. DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
  848. if_index, length, hbuf_size);
  849. for (i = 0; i < hbuf_size; i += 8) {
  850. memset(tmp, 0, 8);
  851. if (i < length)
  852. memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
  853. if (!intel_sdvo_set_value(intel_sdvo,
  854. SDVO_CMD_SET_HBUF_DATA,
  855. tmp, 8))
  856. return false;
  857. }
  858. return intel_sdvo_set_value(intel_sdvo,
  859. SDVO_CMD_SET_HBUF_TXRATE,
  860. &tx_rate, 1);
  861. }
  862. static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
  863. struct intel_crtc_state *pipe_config)
  864. {
  865. uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
  866. union hdmi_infoframe frame;
  867. int ret;
  868. ssize_t len;
  869. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  870. &pipe_config->base.adjusted_mode,
  871. false);
  872. if (ret < 0) {
  873. DRM_ERROR("couldn't fill AVI infoframe\n");
  874. return false;
  875. }
  876. if (intel_sdvo->rgb_quant_range_selectable) {
  877. if (pipe_config->limited_color_range)
  878. frame.avi.quantization_range =
  879. HDMI_QUANTIZATION_RANGE_LIMITED;
  880. else
  881. frame.avi.quantization_range =
  882. HDMI_QUANTIZATION_RANGE_FULL;
  883. }
  884. len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
  885. if (len < 0)
  886. return false;
  887. return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
  888. SDVO_HBUF_TX_VSYNC,
  889. sdvo_data, sizeof(sdvo_data));
  890. }
  891. static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
  892. struct drm_connector_state *conn_state)
  893. {
  894. struct intel_sdvo_tv_format format;
  895. uint32_t format_map;
  896. format_map = 1 << conn_state->tv.mode;
  897. memset(&format, 0, sizeof(format));
  898. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  899. BUILD_BUG_ON(sizeof(format) != 6);
  900. return intel_sdvo_set_value(intel_sdvo,
  901. SDVO_CMD_SET_TV_FORMAT,
  902. &format, sizeof(format));
  903. }
  904. static bool
  905. intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
  906. const struct drm_display_mode *mode)
  907. {
  908. struct intel_sdvo_dtd output_dtd;
  909. if (!intel_sdvo_set_target_output(intel_sdvo,
  910. intel_sdvo->attached_output))
  911. return false;
  912. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  913. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  914. return false;
  915. return true;
  916. }
  917. /* Asks the sdvo controller for the preferred input mode given the output mode.
  918. * Unfortunately we have to set up the full output mode to do that. */
  919. static bool
  920. intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
  921. const struct drm_display_mode *mode,
  922. struct drm_display_mode *adjusted_mode)
  923. {
  924. struct intel_sdvo_dtd input_dtd;
  925. /* Reset the input timing to the screen. Assume always input 0. */
  926. if (!intel_sdvo_set_target_input(intel_sdvo))
  927. return false;
  928. if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
  929. mode->clock / 10,
  930. mode->hdisplay,
  931. mode->vdisplay))
  932. return false;
  933. if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
  934. &input_dtd))
  935. return false;
  936. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  937. intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
  938. return true;
  939. }
  940. static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
  941. {
  942. unsigned dotclock = pipe_config->port_clock;
  943. struct dpll *clock = &pipe_config->dpll;
  944. /* SDVO TV has fixed PLL values depend on its clock range,
  945. this mirrors vbios setting. */
  946. if (dotclock >= 100000 && dotclock < 140500) {
  947. clock->p1 = 2;
  948. clock->p2 = 10;
  949. clock->n = 3;
  950. clock->m1 = 16;
  951. clock->m2 = 8;
  952. } else if (dotclock >= 140500 && dotclock <= 200000) {
  953. clock->p1 = 1;
  954. clock->p2 = 10;
  955. clock->n = 6;
  956. clock->m1 = 12;
  957. clock->m2 = 8;
  958. } else {
  959. WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
  960. }
  961. pipe_config->clock_set = true;
  962. }
  963. static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
  964. struct intel_crtc_state *pipe_config,
  965. struct drm_connector_state *conn_state)
  966. {
  967. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  968. struct intel_sdvo_connector_state *intel_sdvo_state =
  969. to_intel_sdvo_connector_state(conn_state);
  970. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  971. struct drm_display_mode *mode = &pipe_config->base.mode;
  972. DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
  973. pipe_config->pipe_bpp = 8*3;
  974. if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
  975. pipe_config->has_pch_encoder = true;
  976. /* We need to construct preferred input timings based on our
  977. * output timings. To do that, we have to set the output
  978. * timings, even though this isn't really the right place in
  979. * the sequence to do it. Oh well.
  980. */
  981. if (intel_sdvo->is_tv) {
  982. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
  983. return false;
  984. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  985. mode,
  986. adjusted_mode);
  987. pipe_config->sdvo_tv_clock = true;
  988. } else if (intel_sdvo->is_lvds) {
  989. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
  990. intel_sdvo->sdvo_lvds_fixed_mode))
  991. return false;
  992. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  993. mode,
  994. adjusted_mode);
  995. }
  996. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  997. * SDVO device will factor out the multiplier during mode_set.
  998. */
  999. pipe_config->pixel_multiplier =
  1000. intel_sdvo_get_pixel_multiplier(adjusted_mode);
  1001. if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
  1002. pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
  1003. if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
  1004. (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
  1005. pipe_config->has_audio = true;
  1006. if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1007. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1008. /* FIXME: This bit is only valid when using TMDS encoding and 8
  1009. * bit per color mode. */
  1010. if (pipe_config->has_hdmi_sink &&
  1011. drm_match_cea_mode(adjusted_mode) > 1)
  1012. pipe_config->limited_color_range = true;
  1013. } else {
  1014. if (pipe_config->has_hdmi_sink &&
  1015. intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
  1016. pipe_config->limited_color_range = true;
  1017. }
  1018. /* Clock computation needs to happen after pixel multiplier. */
  1019. if (intel_sdvo->is_tv)
  1020. i9xx_adjust_sdvo_tv_clock(pipe_config);
  1021. /* Set user selected PAR to incoming mode's member */
  1022. if (intel_sdvo->is_hdmi)
  1023. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1024. return true;
  1025. }
  1026. #define UPDATE_PROPERTY(input, NAME) \
  1027. do { \
  1028. val = input; \
  1029. intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
  1030. } while (0)
  1031. static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
  1032. struct intel_sdvo_connector_state *sdvo_state)
  1033. {
  1034. struct drm_connector_state *conn_state = &sdvo_state->base.base;
  1035. struct intel_sdvo_connector *intel_sdvo_conn =
  1036. to_intel_sdvo_connector(conn_state->connector);
  1037. uint16_t val;
  1038. if (intel_sdvo_conn->left)
  1039. UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
  1040. if (intel_sdvo_conn->top)
  1041. UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
  1042. if (intel_sdvo_conn->hpos)
  1043. UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
  1044. if (intel_sdvo_conn->vpos)
  1045. UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
  1046. if (intel_sdvo_conn->saturation)
  1047. UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
  1048. if (intel_sdvo_conn->contrast)
  1049. UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
  1050. if (intel_sdvo_conn->hue)
  1051. UPDATE_PROPERTY(conn_state->tv.hue, HUE);
  1052. if (intel_sdvo_conn->brightness)
  1053. UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
  1054. if (intel_sdvo_conn->sharpness)
  1055. UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
  1056. if (intel_sdvo_conn->flicker_filter)
  1057. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
  1058. if (intel_sdvo_conn->flicker_filter_2d)
  1059. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
  1060. if (intel_sdvo_conn->flicker_filter_adaptive)
  1061. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  1062. if (intel_sdvo_conn->tv_chroma_filter)
  1063. UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
  1064. if (intel_sdvo_conn->tv_luma_filter)
  1065. UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
  1066. if (intel_sdvo_conn->dot_crawl)
  1067. UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
  1068. #undef UPDATE_PROPERTY
  1069. }
  1070. static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
  1071. struct intel_crtc_state *crtc_state,
  1072. struct drm_connector_state *conn_state)
  1073. {
  1074. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  1075. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1076. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  1077. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(conn_state);
  1078. struct drm_display_mode *mode = &crtc_state->base.mode;
  1079. struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
  1080. u32 sdvox;
  1081. struct intel_sdvo_in_out_map in_out;
  1082. struct intel_sdvo_dtd input_dtd, output_dtd;
  1083. int rate;
  1084. intel_sdvo_update_props(intel_sdvo, sdvo_state);
  1085. /* First, set the input mapping for the first input to our controlled
  1086. * output. This is only correct if we're a single-input device, in
  1087. * which case the first input is the output from the appropriate SDVO
  1088. * channel on the motherboard. In a two-input device, the first input
  1089. * will be SDVOB and the second SDVOC.
  1090. */
  1091. in_out.in0 = intel_sdvo->attached_output;
  1092. in_out.in1 = 0;
  1093. intel_sdvo_set_value(intel_sdvo,
  1094. SDVO_CMD_SET_IN_OUT_MAP,
  1095. &in_out, sizeof(in_out));
  1096. /* Set the output timings to the screen */
  1097. if (!intel_sdvo_set_target_output(intel_sdvo,
  1098. intel_sdvo->attached_output))
  1099. return;
  1100. /* lvds has a special fixed output timing. */
  1101. if (intel_sdvo->is_lvds)
  1102. intel_sdvo_get_dtd_from_mode(&output_dtd,
  1103. intel_sdvo->sdvo_lvds_fixed_mode);
  1104. else
  1105. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  1106. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  1107. DRM_INFO("Setting output timings on %s failed\n",
  1108. SDVO_NAME(intel_sdvo));
  1109. /* Set the input timing to the screen. Assume always input 0. */
  1110. if (!intel_sdvo_set_target_input(intel_sdvo))
  1111. return;
  1112. if (crtc_state->has_hdmi_sink) {
  1113. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
  1114. intel_sdvo_set_colorimetry(intel_sdvo,
  1115. SDVO_COLORIMETRY_RGB256);
  1116. intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
  1117. } else
  1118. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
  1119. if (intel_sdvo->is_tv &&
  1120. !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
  1121. return;
  1122. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1123. if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
  1124. input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
  1125. if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
  1126. DRM_INFO("Setting input timings on %s failed\n",
  1127. SDVO_NAME(intel_sdvo));
  1128. switch (crtc_state->pixel_multiplier) {
  1129. default:
  1130. WARN(1, "unknown pixel multiplier specified\n");
  1131. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  1132. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  1133. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  1134. }
  1135. if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
  1136. return;
  1137. /* Set the SDVO control regs. */
  1138. if (INTEL_GEN(dev_priv) >= 4) {
  1139. /* The real mode polarity is set by the SDVO commands, using
  1140. * struct intel_sdvo_dtd. */
  1141. sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
  1142. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  1143. sdvox |= HDMI_COLOR_RANGE_16_235;
  1144. if (INTEL_GEN(dev_priv) < 5)
  1145. sdvox |= SDVO_BORDER_ENABLE;
  1146. } else {
  1147. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1148. if (intel_sdvo->port == PORT_B)
  1149. sdvox &= SDVOB_PRESERVE_MASK;
  1150. else
  1151. sdvox &= SDVOC_PRESERVE_MASK;
  1152. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1153. }
  1154. if (HAS_PCH_CPT(dev_priv))
  1155. sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  1156. else
  1157. sdvox |= SDVO_PIPE_SEL(crtc->pipe);
  1158. if (crtc_state->has_audio) {
  1159. WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
  1160. sdvox |= SDVO_AUDIO_ENABLE;
  1161. }
  1162. if (INTEL_GEN(dev_priv) >= 4) {
  1163. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1164. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  1165. IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
  1166. /* done in crtc_mode_set as it lives inside the dpll register */
  1167. } else {
  1168. sdvox |= (crtc_state->pixel_multiplier - 1)
  1169. << SDVO_PORT_MULTIPLY_SHIFT;
  1170. }
  1171. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
  1172. INTEL_GEN(dev_priv) < 5)
  1173. sdvox |= SDVO_STALL_SELECT;
  1174. intel_sdvo_write_sdvox(intel_sdvo, sdvox);
  1175. }
  1176. static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
  1177. {
  1178. struct intel_sdvo_connector *intel_sdvo_connector =
  1179. to_intel_sdvo_connector(&connector->base);
  1180. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
  1181. u16 active_outputs = 0;
  1182. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1183. if (active_outputs & intel_sdvo_connector->output_flag)
  1184. return true;
  1185. else
  1186. return false;
  1187. }
  1188. static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
  1189. enum pipe *pipe)
  1190. {
  1191. struct drm_device *dev = encoder->base.dev;
  1192. struct drm_i915_private *dev_priv = to_i915(dev);
  1193. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1194. u16 active_outputs = 0;
  1195. u32 tmp;
  1196. tmp = I915_READ(intel_sdvo->sdvo_reg);
  1197. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1198. if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
  1199. return false;
  1200. if (HAS_PCH_CPT(dev_priv))
  1201. *pipe = PORT_TO_PIPE_CPT(tmp);
  1202. else
  1203. *pipe = PORT_TO_PIPE(tmp);
  1204. return true;
  1205. }
  1206. static void intel_sdvo_get_config(struct intel_encoder *encoder,
  1207. struct intel_crtc_state *pipe_config)
  1208. {
  1209. struct drm_device *dev = encoder->base.dev;
  1210. struct drm_i915_private *dev_priv = to_i915(dev);
  1211. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1212. struct intel_sdvo_dtd dtd;
  1213. int encoder_pixel_multiplier = 0;
  1214. int dotclock;
  1215. u32 flags = 0, sdvox;
  1216. u8 val;
  1217. bool ret;
  1218. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1219. ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
  1220. if (!ret) {
  1221. /* Some sdvo encoders are not spec compliant and don't
  1222. * implement the mandatory get_timings function. */
  1223. DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
  1224. pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
  1225. } else {
  1226. if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  1227. flags |= DRM_MODE_FLAG_PHSYNC;
  1228. else
  1229. flags |= DRM_MODE_FLAG_NHSYNC;
  1230. if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  1231. flags |= DRM_MODE_FLAG_PVSYNC;
  1232. else
  1233. flags |= DRM_MODE_FLAG_NVSYNC;
  1234. }
  1235. pipe_config->base.adjusted_mode.flags |= flags;
  1236. /*
  1237. * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
  1238. * the sdvo port register, on all other platforms it is part of the dpll
  1239. * state. Since the general pipe state readout happens before the
  1240. * encoder->get_config we so already have a valid pixel multplier on all
  1241. * other platfroms.
  1242. */
  1243. if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
  1244. pipe_config->pixel_multiplier =
  1245. ((sdvox & SDVO_PORT_MULTIPLY_MASK)
  1246. >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
  1247. }
  1248. dotclock = pipe_config->port_clock;
  1249. if (pipe_config->pixel_multiplier)
  1250. dotclock /= pipe_config->pixel_multiplier;
  1251. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1252. /* Cross check the port pixel multiplier with the sdvo encoder state. */
  1253. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
  1254. &val, 1)) {
  1255. switch (val) {
  1256. case SDVO_CLOCK_RATE_MULT_1X:
  1257. encoder_pixel_multiplier = 1;
  1258. break;
  1259. case SDVO_CLOCK_RATE_MULT_2X:
  1260. encoder_pixel_multiplier = 2;
  1261. break;
  1262. case SDVO_CLOCK_RATE_MULT_4X:
  1263. encoder_pixel_multiplier = 4;
  1264. break;
  1265. }
  1266. }
  1267. if (sdvox & HDMI_COLOR_RANGE_16_235)
  1268. pipe_config->limited_color_range = true;
  1269. if (sdvox & SDVO_AUDIO_ENABLE)
  1270. pipe_config->has_audio = true;
  1271. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
  1272. &val, 1)) {
  1273. if (val == SDVO_ENCODE_HDMI)
  1274. pipe_config->has_hdmi_sink = true;
  1275. }
  1276. WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
  1277. "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
  1278. pipe_config->pixel_multiplier, encoder_pixel_multiplier);
  1279. }
  1280. static void intel_disable_sdvo(struct intel_encoder *encoder,
  1281. struct intel_crtc_state *old_crtc_state,
  1282. struct drm_connector_state *conn_state)
  1283. {
  1284. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1285. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1286. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  1287. u32 temp;
  1288. intel_sdvo_set_active_outputs(intel_sdvo, 0);
  1289. if (0)
  1290. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1291. DRM_MODE_DPMS_OFF);
  1292. temp = I915_READ(intel_sdvo->sdvo_reg);
  1293. temp &= ~SDVO_ENABLE;
  1294. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1295. /*
  1296. * HW workaround for IBX, we need to move the port
  1297. * to transcoder A after disabling it to allow the
  1298. * matching DP port to be enabled on transcoder A.
  1299. */
  1300. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1301. /*
  1302. * We get CPU/PCH FIFO underruns on the other pipe when
  1303. * doing the workaround. Sweep them under the rug.
  1304. */
  1305. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1306. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1307. temp &= ~SDVO_PIPE_B_SELECT;
  1308. temp |= SDVO_ENABLE;
  1309. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1310. temp &= ~SDVO_ENABLE;
  1311. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1312. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1313. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1314. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1315. }
  1316. }
  1317. static void pch_disable_sdvo(struct intel_encoder *encoder,
  1318. struct intel_crtc_state *old_crtc_state,
  1319. struct drm_connector_state *old_conn_state)
  1320. {
  1321. }
  1322. static void pch_post_disable_sdvo(struct intel_encoder *encoder,
  1323. struct intel_crtc_state *old_crtc_state,
  1324. struct drm_connector_state *old_conn_state)
  1325. {
  1326. intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
  1327. }
  1328. static void intel_enable_sdvo(struct intel_encoder *encoder,
  1329. struct intel_crtc_state *pipe_config,
  1330. struct drm_connector_state *conn_state)
  1331. {
  1332. struct drm_device *dev = encoder->base.dev;
  1333. struct drm_i915_private *dev_priv = to_i915(dev);
  1334. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1335. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1336. u32 temp;
  1337. bool input1, input2;
  1338. int i;
  1339. bool success;
  1340. temp = I915_READ(intel_sdvo->sdvo_reg);
  1341. temp |= SDVO_ENABLE;
  1342. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1343. for (i = 0; i < 2; i++)
  1344. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  1345. success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
  1346. /* Warn if the device reported failure to sync.
  1347. * A lot of SDVO devices fail to notify of sync, but it's
  1348. * a given it the status is a success, we succeeded.
  1349. */
  1350. if (success && !input1) {
  1351. DRM_DEBUG_KMS("First %s output reported failure to "
  1352. "sync\n", SDVO_NAME(intel_sdvo));
  1353. }
  1354. if (0)
  1355. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1356. DRM_MODE_DPMS_ON);
  1357. intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
  1358. }
  1359. static enum drm_mode_status
  1360. intel_sdvo_mode_valid(struct drm_connector *connector,
  1361. struct drm_display_mode *mode)
  1362. {
  1363. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1364. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1365. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1366. return MODE_NO_DBLESCAN;
  1367. if (intel_sdvo->pixel_clock_min > mode->clock)
  1368. return MODE_CLOCK_LOW;
  1369. if (intel_sdvo->pixel_clock_max < mode->clock)
  1370. return MODE_CLOCK_HIGH;
  1371. if (mode->clock > max_dotclk)
  1372. return MODE_CLOCK_HIGH;
  1373. if (intel_sdvo->is_lvds) {
  1374. if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1375. return MODE_PANEL;
  1376. if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1377. return MODE_PANEL;
  1378. }
  1379. return MODE_OK;
  1380. }
  1381. static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
  1382. {
  1383. BUILD_BUG_ON(sizeof(*caps) != 8);
  1384. if (!intel_sdvo_get_value(intel_sdvo,
  1385. SDVO_CMD_GET_DEVICE_CAPS,
  1386. caps, sizeof(*caps)))
  1387. return false;
  1388. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1389. " vendor_id: %d\n"
  1390. " device_id: %d\n"
  1391. " device_rev_id: %d\n"
  1392. " sdvo_version_major: %d\n"
  1393. " sdvo_version_minor: %d\n"
  1394. " sdvo_inputs_mask: %d\n"
  1395. " smooth_scaling: %d\n"
  1396. " sharp_scaling: %d\n"
  1397. " up_scaling: %d\n"
  1398. " down_scaling: %d\n"
  1399. " stall_support: %d\n"
  1400. " output_flags: %d\n",
  1401. caps->vendor_id,
  1402. caps->device_id,
  1403. caps->device_rev_id,
  1404. caps->sdvo_version_major,
  1405. caps->sdvo_version_minor,
  1406. caps->sdvo_inputs_mask,
  1407. caps->smooth_scaling,
  1408. caps->sharp_scaling,
  1409. caps->up_scaling,
  1410. caps->down_scaling,
  1411. caps->stall_support,
  1412. caps->output_flags);
  1413. return true;
  1414. }
  1415. static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
  1416. {
  1417. struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
  1418. uint16_t hotplug;
  1419. if (!I915_HAS_HOTPLUG(dev_priv))
  1420. return 0;
  1421. /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
  1422. * on the line. */
  1423. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1424. return 0;
  1425. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1426. &hotplug, sizeof(hotplug)))
  1427. return 0;
  1428. return hotplug;
  1429. }
  1430. static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
  1431. {
  1432. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1433. intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  1434. &intel_sdvo->hotplug_active, 2);
  1435. }
  1436. static bool
  1437. intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
  1438. {
  1439. /* Is there more than one type of output? */
  1440. return hweight16(intel_sdvo->caps.output_flags) > 1;
  1441. }
  1442. static struct edid *
  1443. intel_sdvo_get_edid(struct drm_connector *connector)
  1444. {
  1445. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1446. return drm_get_edid(connector, &sdvo->ddc);
  1447. }
  1448. /* Mac mini hack -- use the same DDC as the analog connector */
  1449. static struct edid *
  1450. intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1451. {
  1452. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1453. return drm_get_edid(connector,
  1454. intel_gmbus_get_adapter(dev_priv,
  1455. dev_priv->vbt.crt_ddc_pin));
  1456. }
  1457. static enum drm_connector_status
  1458. intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
  1459. {
  1460. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1461. enum drm_connector_status status;
  1462. struct edid *edid;
  1463. edid = intel_sdvo_get_edid(connector);
  1464. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
  1465. u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
  1466. /*
  1467. * Don't use the 1 as the argument of DDC bus switch to get
  1468. * the EDID. It is used for SDVO SPD ROM.
  1469. */
  1470. for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1471. intel_sdvo->ddc_bus = ddc;
  1472. edid = intel_sdvo_get_edid(connector);
  1473. if (edid)
  1474. break;
  1475. }
  1476. /*
  1477. * If we found the EDID on the other bus,
  1478. * assume that is the correct DDC bus.
  1479. */
  1480. if (edid == NULL)
  1481. intel_sdvo->ddc_bus = saved_ddc;
  1482. }
  1483. /*
  1484. * When there is no edid and no monitor is connected with VGA
  1485. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1486. */
  1487. if (edid == NULL)
  1488. edid = intel_sdvo_get_analog_edid(connector);
  1489. status = connector_status_unknown;
  1490. if (edid != NULL) {
  1491. /* DDC bus is shared, match EDID to connector type */
  1492. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1493. status = connector_status_connected;
  1494. if (intel_sdvo->is_hdmi) {
  1495. intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1496. intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1497. intel_sdvo->rgb_quant_range_selectable =
  1498. drm_rgb_quant_range_selectable(edid);
  1499. }
  1500. } else
  1501. status = connector_status_disconnected;
  1502. kfree(edid);
  1503. }
  1504. return status;
  1505. }
  1506. static bool
  1507. intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
  1508. struct edid *edid)
  1509. {
  1510. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1511. bool connector_is_digital = !!IS_DIGITAL(sdvo);
  1512. DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
  1513. connector_is_digital, monitor_is_digital);
  1514. return connector_is_digital == monitor_is_digital;
  1515. }
  1516. static enum drm_connector_status
  1517. intel_sdvo_detect(struct drm_connector *connector, bool force)
  1518. {
  1519. uint16_t response;
  1520. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1521. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1522. enum drm_connector_status ret;
  1523. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1524. connector->base.id, connector->name);
  1525. if (!intel_sdvo_get_value(intel_sdvo,
  1526. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  1527. &response, 2))
  1528. return connector_status_unknown;
  1529. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1530. response & 0xff, response >> 8,
  1531. intel_sdvo_connector->output_flag);
  1532. if (response == 0)
  1533. return connector_status_disconnected;
  1534. intel_sdvo->attached_output = response;
  1535. intel_sdvo->has_hdmi_monitor = false;
  1536. intel_sdvo->has_hdmi_audio = false;
  1537. intel_sdvo->rgb_quant_range_selectable = false;
  1538. if ((intel_sdvo_connector->output_flag & response) == 0)
  1539. ret = connector_status_disconnected;
  1540. else if (IS_TMDS(intel_sdvo_connector))
  1541. ret = intel_sdvo_tmds_sink_detect(connector);
  1542. else {
  1543. struct edid *edid;
  1544. /* if we have an edid check it matches the connection */
  1545. edid = intel_sdvo_get_edid(connector);
  1546. if (edid == NULL)
  1547. edid = intel_sdvo_get_analog_edid(connector);
  1548. if (edid != NULL) {
  1549. if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
  1550. edid))
  1551. ret = connector_status_connected;
  1552. else
  1553. ret = connector_status_disconnected;
  1554. kfree(edid);
  1555. } else
  1556. ret = connector_status_connected;
  1557. }
  1558. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1559. if (ret == connector_status_connected) {
  1560. intel_sdvo->is_tv = false;
  1561. intel_sdvo->is_lvds = false;
  1562. if (response & SDVO_TV_MASK)
  1563. intel_sdvo->is_tv = true;
  1564. if (response & SDVO_LVDS_MASK)
  1565. intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
  1566. }
  1567. return ret;
  1568. }
  1569. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1570. {
  1571. struct edid *edid;
  1572. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1573. connector->base.id, connector->name);
  1574. /* set the bus switch and get the modes */
  1575. edid = intel_sdvo_get_edid(connector);
  1576. /*
  1577. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1578. * link between analog and digital outputs. So, if the regular SDVO
  1579. * DDC fails, check to see if the analog output is disconnected, in
  1580. * which case we'll look there for the digital DDC data.
  1581. */
  1582. if (edid == NULL)
  1583. edid = intel_sdvo_get_analog_edid(connector);
  1584. if (edid != NULL) {
  1585. if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
  1586. edid)) {
  1587. drm_mode_connector_update_edid_property(connector, edid);
  1588. drm_add_edid_modes(connector, edid);
  1589. }
  1590. kfree(edid);
  1591. }
  1592. }
  1593. /*
  1594. * Set of SDVO TV modes.
  1595. * Note! This is in reply order (see loop in get_tv_modes).
  1596. * XXX: all 60Hz refresh?
  1597. */
  1598. static const struct drm_display_mode sdvo_tv_modes[] = {
  1599. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1600. 416, 0, 200, 201, 232, 233, 0,
  1601. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1602. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1603. 416, 0, 240, 241, 272, 273, 0,
  1604. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1605. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1606. 496, 0, 300, 301, 332, 333, 0,
  1607. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1608. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1609. 736, 0, 350, 351, 382, 383, 0,
  1610. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1611. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1612. 736, 0, 400, 401, 432, 433, 0,
  1613. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1614. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1615. 736, 0, 480, 481, 512, 513, 0,
  1616. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1617. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1618. 800, 0, 480, 481, 512, 513, 0,
  1619. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1620. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1621. 800, 0, 576, 577, 608, 609, 0,
  1622. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1623. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1624. 816, 0, 350, 351, 382, 383, 0,
  1625. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1626. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1627. 816, 0, 400, 401, 432, 433, 0,
  1628. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1629. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1630. 816, 0, 480, 481, 512, 513, 0,
  1631. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1632. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1633. 816, 0, 540, 541, 572, 573, 0,
  1634. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1635. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1636. 816, 0, 576, 577, 608, 609, 0,
  1637. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1638. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1639. 864, 0, 576, 577, 608, 609, 0,
  1640. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1641. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1642. 896, 0, 600, 601, 632, 633, 0,
  1643. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1644. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1645. 928, 0, 624, 625, 656, 657, 0,
  1646. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1647. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1648. 1016, 0, 766, 767, 798, 799, 0,
  1649. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1650. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1651. 1120, 0, 768, 769, 800, 801, 0,
  1652. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1653. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1654. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1655. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1656. };
  1657. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1658. {
  1659. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1660. const struct drm_connector_state *conn_state = connector->state;
  1661. struct intel_sdvo_sdtv_resolution_request tv_res;
  1662. uint32_t reply = 0, format_map = 0;
  1663. int i;
  1664. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1665. connector->base.id, connector->name);
  1666. /* Read the list of supported input resolutions for the selected TV
  1667. * format.
  1668. */
  1669. format_map = 1 << conn_state->tv.mode;
  1670. memcpy(&tv_res, &format_map,
  1671. min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
  1672. if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
  1673. return;
  1674. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1675. if (!intel_sdvo_write_cmd(intel_sdvo,
  1676. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1677. &tv_res, sizeof(tv_res)))
  1678. return;
  1679. if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
  1680. return;
  1681. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1682. if (reply & (1 << i)) {
  1683. struct drm_display_mode *nmode;
  1684. nmode = drm_mode_duplicate(connector->dev,
  1685. &sdvo_tv_modes[i]);
  1686. if (nmode)
  1687. drm_mode_probed_add(connector, nmode);
  1688. }
  1689. }
  1690. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1691. {
  1692. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1693. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1694. struct drm_display_mode *newmode;
  1695. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1696. connector->base.id, connector->name);
  1697. /*
  1698. * Fetch modes from VBT. For SDVO prefer the VBT mode since some
  1699. * SDVO->LVDS transcoders can't cope with the EDID mode.
  1700. */
  1701. if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
  1702. newmode = drm_mode_duplicate(connector->dev,
  1703. dev_priv->vbt.sdvo_lvds_vbt_mode);
  1704. if (newmode != NULL) {
  1705. /* Guarantee the mode is preferred */
  1706. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1707. DRM_MODE_TYPE_DRIVER);
  1708. drm_mode_probed_add(connector, newmode);
  1709. }
  1710. }
  1711. /*
  1712. * Attempt to get the mode list from DDC.
  1713. * Assume that the preferred modes are
  1714. * arranged in priority order.
  1715. */
  1716. intel_ddc_get_modes(connector, &intel_sdvo->ddc);
  1717. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1718. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1719. intel_sdvo->sdvo_lvds_fixed_mode =
  1720. drm_mode_duplicate(connector->dev, newmode);
  1721. intel_sdvo->is_lvds = true;
  1722. break;
  1723. }
  1724. }
  1725. }
  1726. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1727. {
  1728. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1729. if (IS_TV(intel_sdvo_connector))
  1730. intel_sdvo_get_tv_modes(connector);
  1731. else if (IS_LVDS(intel_sdvo_connector))
  1732. intel_sdvo_get_lvds_modes(connector);
  1733. else
  1734. intel_sdvo_get_ddc_modes(connector);
  1735. return !list_empty(&connector->probed_modes);
  1736. }
  1737. static void intel_sdvo_destroy(struct drm_connector *connector)
  1738. {
  1739. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1740. drm_connector_cleanup(connector);
  1741. kfree(intel_sdvo_connector);
  1742. }
  1743. static int
  1744. intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
  1745. const struct drm_connector_state *state,
  1746. struct drm_property *property,
  1747. uint64_t *val)
  1748. {
  1749. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1750. const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
  1751. if (property == intel_sdvo_connector->tv_format) {
  1752. int i;
  1753. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  1754. if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
  1755. *val = i;
  1756. return 0;
  1757. }
  1758. WARN_ON(1);
  1759. *val = 0;
  1760. } else if (property == intel_sdvo_connector->top ||
  1761. property == intel_sdvo_connector->bottom)
  1762. *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
  1763. else if (property == intel_sdvo_connector->left ||
  1764. property == intel_sdvo_connector->right)
  1765. *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
  1766. else if (property == intel_sdvo_connector->hpos)
  1767. *val = sdvo_state->tv.hpos;
  1768. else if (property == intel_sdvo_connector->vpos)
  1769. *val = sdvo_state->tv.vpos;
  1770. else if (property == intel_sdvo_connector->saturation)
  1771. *val = state->tv.saturation;
  1772. else if (property == intel_sdvo_connector->contrast)
  1773. *val = state->tv.contrast;
  1774. else if (property == intel_sdvo_connector->hue)
  1775. *val = state->tv.hue;
  1776. else if (property == intel_sdvo_connector->brightness)
  1777. *val = state->tv.brightness;
  1778. else if (property == intel_sdvo_connector->sharpness)
  1779. *val = sdvo_state->tv.sharpness;
  1780. else if (property == intel_sdvo_connector->flicker_filter)
  1781. *val = sdvo_state->tv.flicker_filter;
  1782. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1783. *val = sdvo_state->tv.flicker_filter_2d;
  1784. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1785. *val = sdvo_state->tv.flicker_filter_adaptive;
  1786. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1787. *val = sdvo_state->tv.chroma_filter;
  1788. else if (property == intel_sdvo_connector->tv_luma_filter)
  1789. *val = sdvo_state->tv.luma_filter;
  1790. else if (property == intel_sdvo_connector->dot_crawl)
  1791. *val = sdvo_state->tv.dot_crawl;
  1792. else
  1793. return intel_digital_connector_atomic_get_property(connector, state, property, val);
  1794. return 0;
  1795. }
  1796. static int
  1797. intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
  1798. struct drm_connector_state *state,
  1799. struct drm_property *property,
  1800. uint64_t val)
  1801. {
  1802. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1803. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
  1804. if (property == intel_sdvo_connector->tv_format) {
  1805. state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
  1806. if (state->crtc) {
  1807. struct drm_crtc_state *crtc_state =
  1808. drm_atomic_get_new_crtc_state(state->state, state->crtc);
  1809. crtc_state->connectors_changed = true;
  1810. }
  1811. } else if (property == intel_sdvo_connector->top ||
  1812. property == intel_sdvo_connector->bottom)
  1813. /* Cannot set these independent from each other */
  1814. sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
  1815. else if (property == intel_sdvo_connector->left ||
  1816. property == intel_sdvo_connector->right)
  1817. /* Cannot set these independent from each other */
  1818. sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
  1819. else if (property == intel_sdvo_connector->hpos)
  1820. sdvo_state->tv.hpos = val;
  1821. else if (property == intel_sdvo_connector->vpos)
  1822. sdvo_state->tv.vpos = val;
  1823. else if (property == intel_sdvo_connector->saturation)
  1824. state->tv.saturation = val;
  1825. else if (property == intel_sdvo_connector->contrast)
  1826. state->tv.contrast = val;
  1827. else if (property == intel_sdvo_connector->hue)
  1828. state->tv.hue = val;
  1829. else if (property == intel_sdvo_connector->brightness)
  1830. state->tv.brightness = val;
  1831. else if (property == intel_sdvo_connector->sharpness)
  1832. sdvo_state->tv.sharpness = val;
  1833. else if (property == intel_sdvo_connector->flicker_filter)
  1834. sdvo_state->tv.flicker_filter = val;
  1835. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1836. sdvo_state->tv.flicker_filter_2d = val;
  1837. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1838. sdvo_state->tv.flicker_filter_adaptive = val;
  1839. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1840. sdvo_state->tv.chroma_filter = val;
  1841. else if (property == intel_sdvo_connector->tv_luma_filter)
  1842. sdvo_state->tv.luma_filter = val;
  1843. else if (property == intel_sdvo_connector->dot_crawl)
  1844. sdvo_state->tv.dot_crawl = val;
  1845. else
  1846. return intel_digital_connector_atomic_set_property(connector, state, property, val);
  1847. return 0;
  1848. }
  1849. static int
  1850. intel_sdvo_connector_register(struct drm_connector *connector)
  1851. {
  1852. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1853. int ret;
  1854. ret = intel_connector_register(connector);
  1855. if (ret)
  1856. return ret;
  1857. return sysfs_create_link(&connector->kdev->kobj,
  1858. &sdvo->ddc.dev.kobj,
  1859. sdvo->ddc.dev.kobj.name);
  1860. }
  1861. static void
  1862. intel_sdvo_connector_unregister(struct drm_connector *connector)
  1863. {
  1864. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1865. sysfs_remove_link(&connector->kdev->kobj,
  1866. sdvo->ddc.dev.kobj.name);
  1867. intel_connector_unregister(connector);
  1868. }
  1869. static struct drm_connector_state *
  1870. intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
  1871. {
  1872. struct intel_sdvo_connector_state *state;
  1873. state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
  1874. if (!state)
  1875. return NULL;
  1876. __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
  1877. return &state->base.base;
  1878. }
  1879. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1880. .detect = intel_sdvo_detect,
  1881. .fill_modes = drm_helper_probe_single_connector_modes,
  1882. .atomic_get_property = intel_sdvo_connector_atomic_get_property,
  1883. .atomic_set_property = intel_sdvo_connector_atomic_set_property,
  1884. .late_register = intel_sdvo_connector_register,
  1885. .early_unregister = intel_sdvo_connector_unregister,
  1886. .destroy = intel_sdvo_destroy,
  1887. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1888. .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
  1889. };
  1890. static int intel_sdvo_atomic_check(struct drm_connector *conn,
  1891. struct drm_connector_state *new_conn_state)
  1892. {
  1893. struct drm_atomic_state *state = new_conn_state->state;
  1894. struct drm_connector_state *old_conn_state =
  1895. drm_atomic_get_old_connector_state(state, conn);
  1896. struct intel_sdvo_connector_state *old_state =
  1897. to_intel_sdvo_connector_state(old_conn_state);
  1898. struct intel_sdvo_connector_state *new_state =
  1899. to_intel_sdvo_connector_state(new_conn_state);
  1900. if (new_conn_state->crtc &&
  1901. (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
  1902. memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
  1903. struct drm_crtc_state *crtc_state =
  1904. drm_atomic_get_new_crtc_state(new_conn_state->state,
  1905. new_conn_state->crtc);
  1906. crtc_state->connectors_changed = true;
  1907. }
  1908. return intel_digital_connector_atomic_check(conn, new_conn_state);
  1909. }
  1910. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1911. .get_modes = intel_sdvo_get_modes,
  1912. .mode_valid = intel_sdvo_mode_valid,
  1913. .atomic_check = intel_sdvo_atomic_check,
  1914. };
  1915. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1916. {
  1917. struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
  1918. if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1919. drm_mode_destroy(encoder->dev,
  1920. intel_sdvo->sdvo_lvds_fixed_mode);
  1921. i2c_del_adapter(&intel_sdvo->ddc);
  1922. intel_encoder_destroy(encoder);
  1923. }
  1924. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1925. .destroy = intel_sdvo_enc_destroy,
  1926. };
  1927. static void
  1928. intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
  1929. {
  1930. uint16_t mask = 0;
  1931. unsigned int num_bits;
  1932. /* Make a mask of outputs less than or equal to our own priority in the
  1933. * list.
  1934. */
  1935. switch (sdvo->controlled_output) {
  1936. case SDVO_OUTPUT_LVDS1:
  1937. mask |= SDVO_OUTPUT_LVDS1;
  1938. case SDVO_OUTPUT_LVDS0:
  1939. mask |= SDVO_OUTPUT_LVDS0;
  1940. case SDVO_OUTPUT_TMDS1:
  1941. mask |= SDVO_OUTPUT_TMDS1;
  1942. case SDVO_OUTPUT_TMDS0:
  1943. mask |= SDVO_OUTPUT_TMDS0;
  1944. case SDVO_OUTPUT_RGB1:
  1945. mask |= SDVO_OUTPUT_RGB1;
  1946. case SDVO_OUTPUT_RGB0:
  1947. mask |= SDVO_OUTPUT_RGB0;
  1948. break;
  1949. }
  1950. /* Count bits to find what number we are in the priority list. */
  1951. mask &= sdvo->caps.output_flags;
  1952. num_bits = hweight16(mask);
  1953. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1954. if (num_bits > 3)
  1955. num_bits = 3;
  1956. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1957. sdvo->ddc_bus = 1 << num_bits;
  1958. }
  1959. /**
  1960. * Choose the appropriate DDC bus for control bus switch command for this
  1961. * SDVO output based on the controlled output.
  1962. *
  1963. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1964. * outputs, then LVDS outputs.
  1965. */
  1966. static void
  1967. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1968. struct intel_sdvo *sdvo)
  1969. {
  1970. struct sdvo_device_mapping *mapping;
  1971. if (sdvo->port == PORT_B)
  1972. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1973. else
  1974. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1975. if (mapping->initialized)
  1976. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1977. else
  1978. intel_sdvo_guess_ddc_bus(sdvo);
  1979. }
  1980. static void
  1981. intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
  1982. struct intel_sdvo *sdvo)
  1983. {
  1984. struct sdvo_device_mapping *mapping;
  1985. u8 pin;
  1986. if (sdvo->port == PORT_B)
  1987. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1988. else
  1989. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1990. if (mapping->initialized &&
  1991. intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
  1992. pin = mapping->i2c_pin;
  1993. else
  1994. pin = GMBUS_PIN_DPB;
  1995. sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
  1996. /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
  1997. * our code totally fails once we start using gmbus. Hence fall back to
  1998. * bit banging for now. */
  1999. intel_gmbus_force_bit(sdvo->i2c, true);
  2000. }
  2001. /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
  2002. static void
  2003. intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
  2004. {
  2005. intel_gmbus_force_bit(sdvo->i2c, false);
  2006. }
  2007. static bool
  2008. intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
  2009. {
  2010. return intel_sdvo_check_supp_encode(intel_sdvo);
  2011. }
  2012. static u8
  2013. intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
  2014. struct intel_sdvo *sdvo)
  2015. {
  2016. struct sdvo_device_mapping *my_mapping, *other_mapping;
  2017. if (sdvo->port == PORT_B) {
  2018. my_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2019. other_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2020. } else {
  2021. my_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2022. other_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2023. }
  2024. /* If the BIOS described our SDVO device, take advantage of it. */
  2025. if (my_mapping->slave_addr)
  2026. return my_mapping->slave_addr;
  2027. /* If the BIOS only described a different SDVO device, use the
  2028. * address that it isn't using.
  2029. */
  2030. if (other_mapping->slave_addr) {
  2031. if (other_mapping->slave_addr == 0x70)
  2032. return 0x72;
  2033. else
  2034. return 0x70;
  2035. }
  2036. /* No SDVO device info is found for another DVO port,
  2037. * so use mapping assumption we had before BIOS parsing.
  2038. */
  2039. if (sdvo->port == PORT_B)
  2040. return 0x70;
  2041. else
  2042. return 0x72;
  2043. }
  2044. static int
  2045. intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
  2046. struct intel_sdvo *encoder)
  2047. {
  2048. struct drm_connector *drm_connector;
  2049. int ret;
  2050. drm_connector = &connector->base.base;
  2051. ret = drm_connector_init(encoder->base.base.dev,
  2052. drm_connector,
  2053. &intel_sdvo_connector_funcs,
  2054. connector->base.base.connector_type);
  2055. if (ret < 0)
  2056. return ret;
  2057. drm_connector_helper_add(drm_connector,
  2058. &intel_sdvo_connector_helper_funcs);
  2059. connector->base.base.interlace_allowed = 1;
  2060. connector->base.base.doublescan_allowed = 0;
  2061. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  2062. connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
  2063. intel_connector_attach_encoder(&connector->base, &encoder->base);
  2064. return 0;
  2065. }
  2066. static void
  2067. intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
  2068. struct intel_sdvo_connector *connector)
  2069. {
  2070. struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
  2071. intel_attach_force_audio_property(&connector->base.base);
  2072. if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
  2073. intel_attach_broadcast_rgb_property(&connector->base.base);
  2074. }
  2075. intel_attach_aspect_ratio_property(&connector->base.base);
  2076. connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  2077. }
  2078. static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
  2079. {
  2080. struct intel_sdvo_connector *sdvo_connector;
  2081. struct intel_sdvo_connector_state *conn_state;
  2082. sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
  2083. if (!sdvo_connector)
  2084. return NULL;
  2085. conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
  2086. if (!conn_state) {
  2087. kfree(sdvo_connector);
  2088. return NULL;
  2089. }
  2090. __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
  2091. &conn_state->base.base);
  2092. return sdvo_connector;
  2093. }
  2094. static bool
  2095. intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
  2096. {
  2097. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2098. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  2099. struct drm_connector *connector;
  2100. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2101. struct intel_connector *intel_connector;
  2102. struct intel_sdvo_connector *intel_sdvo_connector;
  2103. DRM_DEBUG_KMS("initialising DVI device %d\n", device);
  2104. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2105. if (!intel_sdvo_connector)
  2106. return false;
  2107. if (device == 0) {
  2108. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  2109. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  2110. } else if (device == 1) {
  2111. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  2112. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  2113. }
  2114. intel_connector = &intel_sdvo_connector->base;
  2115. connector = &intel_connector->base;
  2116. if (intel_sdvo_get_hotplug_support(intel_sdvo) &
  2117. intel_sdvo_connector->output_flag) {
  2118. intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
  2119. /* Some SDVO devices have one-shot hotplug interrupts.
  2120. * Ensure that they get re-enabled when an interrupt happens.
  2121. */
  2122. intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
  2123. intel_sdvo_enable_hotplug(intel_encoder);
  2124. } else {
  2125. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  2126. }
  2127. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  2128. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  2129. /* gen3 doesn't do the hdmi bits in the SDVO register */
  2130. if (INTEL_GEN(dev_priv) >= 4 &&
  2131. intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
  2132. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  2133. intel_sdvo->is_hdmi = true;
  2134. }
  2135. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2136. kfree(intel_sdvo_connector);
  2137. return false;
  2138. }
  2139. if (intel_sdvo->is_hdmi)
  2140. intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
  2141. return true;
  2142. }
  2143. static bool
  2144. intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
  2145. {
  2146. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2147. struct drm_connector *connector;
  2148. struct intel_connector *intel_connector;
  2149. struct intel_sdvo_connector *intel_sdvo_connector;
  2150. DRM_DEBUG_KMS("initialising TV type %d\n", type);
  2151. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2152. if (!intel_sdvo_connector)
  2153. return false;
  2154. intel_connector = &intel_sdvo_connector->base;
  2155. connector = &intel_connector->base;
  2156. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2157. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2158. intel_sdvo->controlled_output |= type;
  2159. intel_sdvo_connector->output_flag = type;
  2160. intel_sdvo->is_tv = true;
  2161. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2162. kfree(intel_sdvo_connector);
  2163. return false;
  2164. }
  2165. if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
  2166. goto err;
  2167. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2168. goto err;
  2169. return true;
  2170. err:
  2171. intel_sdvo_destroy(connector);
  2172. return false;
  2173. }
  2174. static bool
  2175. intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
  2176. {
  2177. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2178. struct drm_connector *connector;
  2179. struct intel_connector *intel_connector;
  2180. struct intel_sdvo_connector *intel_sdvo_connector;
  2181. DRM_DEBUG_KMS("initialising analog device %d\n", device);
  2182. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2183. if (!intel_sdvo_connector)
  2184. return false;
  2185. intel_connector = &intel_sdvo_connector->base;
  2186. connector = &intel_connector->base;
  2187. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  2188. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2189. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2190. if (device == 0) {
  2191. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  2192. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  2193. } else if (device == 1) {
  2194. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  2195. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  2196. }
  2197. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2198. kfree(intel_sdvo_connector);
  2199. return false;
  2200. }
  2201. return true;
  2202. }
  2203. static bool
  2204. intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
  2205. {
  2206. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2207. struct drm_connector *connector;
  2208. struct intel_connector *intel_connector;
  2209. struct intel_sdvo_connector *intel_sdvo_connector;
  2210. DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
  2211. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2212. if (!intel_sdvo_connector)
  2213. return false;
  2214. intel_connector = &intel_sdvo_connector->base;
  2215. connector = &intel_connector->base;
  2216. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2217. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2218. if (device == 0) {
  2219. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  2220. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  2221. } else if (device == 1) {
  2222. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  2223. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  2224. }
  2225. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2226. kfree(intel_sdvo_connector);
  2227. return false;
  2228. }
  2229. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2230. goto err;
  2231. return true;
  2232. err:
  2233. intel_sdvo_destroy(connector);
  2234. return false;
  2235. }
  2236. static bool
  2237. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
  2238. {
  2239. intel_sdvo->is_tv = false;
  2240. intel_sdvo->is_lvds = false;
  2241. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  2242. if (flags & SDVO_OUTPUT_TMDS0)
  2243. if (!intel_sdvo_dvi_init(intel_sdvo, 0))
  2244. return false;
  2245. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  2246. if (!intel_sdvo_dvi_init(intel_sdvo, 1))
  2247. return false;
  2248. /* TV has no XXX1 function block */
  2249. if (flags & SDVO_OUTPUT_SVID0)
  2250. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
  2251. return false;
  2252. if (flags & SDVO_OUTPUT_CVBS0)
  2253. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
  2254. return false;
  2255. if (flags & SDVO_OUTPUT_YPRPB0)
  2256. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
  2257. return false;
  2258. if (flags & SDVO_OUTPUT_RGB0)
  2259. if (!intel_sdvo_analog_init(intel_sdvo, 0))
  2260. return false;
  2261. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2262. if (!intel_sdvo_analog_init(intel_sdvo, 1))
  2263. return false;
  2264. if (flags & SDVO_OUTPUT_LVDS0)
  2265. if (!intel_sdvo_lvds_init(intel_sdvo, 0))
  2266. return false;
  2267. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2268. if (!intel_sdvo_lvds_init(intel_sdvo, 1))
  2269. return false;
  2270. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2271. unsigned char bytes[2];
  2272. intel_sdvo->controlled_output = 0;
  2273. memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
  2274. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2275. SDVO_NAME(intel_sdvo),
  2276. bytes[0], bytes[1]);
  2277. return false;
  2278. }
  2279. intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2280. return true;
  2281. }
  2282. static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
  2283. {
  2284. struct drm_device *dev = intel_sdvo->base.base.dev;
  2285. struct drm_connector *connector, *tmp;
  2286. list_for_each_entry_safe(connector, tmp,
  2287. &dev->mode_config.connector_list, head) {
  2288. if (intel_attached_encoder(connector) == &intel_sdvo->base) {
  2289. drm_connector_unregister(connector);
  2290. intel_sdvo_destroy(connector);
  2291. }
  2292. }
  2293. }
  2294. static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  2295. struct intel_sdvo_connector *intel_sdvo_connector,
  2296. int type)
  2297. {
  2298. struct drm_device *dev = intel_sdvo->base.base.dev;
  2299. struct intel_sdvo_tv_format format;
  2300. uint32_t format_map, i;
  2301. if (!intel_sdvo_set_target_output(intel_sdvo, type))
  2302. return false;
  2303. BUILD_BUG_ON(sizeof(format) != 6);
  2304. if (!intel_sdvo_get_value(intel_sdvo,
  2305. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  2306. &format, sizeof(format)))
  2307. return false;
  2308. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  2309. if (format_map == 0)
  2310. return false;
  2311. intel_sdvo_connector->format_supported_num = 0;
  2312. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2313. if (format_map & (1 << i))
  2314. intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
  2315. intel_sdvo_connector->tv_format =
  2316. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  2317. "mode", intel_sdvo_connector->format_supported_num);
  2318. if (!intel_sdvo_connector->tv_format)
  2319. return false;
  2320. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  2321. drm_property_add_enum(
  2322. intel_sdvo_connector->tv_format, i,
  2323. i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
  2324. intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
  2325. drm_object_attach_property(&intel_sdvo_connector->base.base.base,
  2326. intel_sdvo_connector->tv_format, 0);
  2327. return true;
  2328. }
  2329. #define _ENHANCEMENT(state_assignment, name, NAME) do { \
  2330. if (enhancements.name) { \
  2331. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  2332. !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  2333. return false; \
  2334. intel_sdvo_connector->name = \
  2335. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  2336. if (!intel_sdvo_connector->name) return false; \
  2337. state_assignment = response; \
  2338. drm_object_attach_property(&connector->base, \
  2339. intel_sdvo_connector->name, 0); \
  2340. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  2341. data_value[0], data_value[1], response); \
  2342. } \
  2343. } while (0)
  2344. #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
  2345. static bool
  2346. intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
  2347. struct intel_sdvo_connector *intel_sdvo_connector,
  2348. struct intel_sdvo_enhancements_reply enhancements)
  2349. {
  2350. struct drm_device *dev = intel_sdvo->base.base.dev;
  2351. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2352. struct drm_connector_state *conn_state = connector->state;
  2353. struct intel_sdvo_connector_state *sdvo_state =
  2354. to_intel_sdvo_connector_state(conn_state);
  2355. uint16_t response, data_value[2];
  2356. /* when horizontal overscan is supported, Add the left/right property */
  2357. if (enhancements.overscan_h) {
  2358. if (!intel_sdvo_get_value(intel_sdvo,
  2359. SDVO_CMD_GET_MAX_OVERSCAN_H,
  2360. &data_value, 4))
  2361. return false;
  2362. if (!intel_sdvo_get_value(intel_sdvo,
  2363. SDVO_CMD_GET_OVERSCAN_H,
  2364. &response, 2))
  2365. return false;
  2366. sdvo_state->tv.overscan_h = response;
  2367. intel_sdvo_connector->max_hscan = data_value[0];
  2368. intel_sdvo_connector->left =
  2369. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  2370. if (!intel_sdvo_connector->left)
  2371. return false;
  2372. drm_object_attach_property(&connector->base,
  2373. intel_sdvo_connector->left, 0);
  2374. intel_sdvo_connector->right =
  2375. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  2376. if (!intel_sdvo_connector->right)
  2377. return false;
  2378. drm_object_attach_property(&connector->base,
  2379. intel_sdvo_connector->right, 0);
  2380. DRM_DEBUG_KMS("h_overscan: max %d, "
  2381. "default %d, current %d\n",
  2382. data_value[0], data_value[1], response);
  2383. }
  2384. if (enhancements.overscan_v) {
  2385. if (!intel_sdvo_get_value(intel_sdvo,
  2386. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2387. &data_value, 4))
  2388. return false;
  2389. if (!intel_sdvo_get_value(intel_sdvo,
  2390. SDVO_CMD_GET_OVERSCAN_V,
  2391. &response, 2))
  2392. return false;
  2393. sdvo_state->tv.overscan_v = response;
  2394. intel_sdvo_connector->max_vscan = data_value[0];
  2395. intel_sdvo_connector->top =
  2396. drm_property_create_range(dev, 0,
  2397. "top_margin", 0, data_value[0]);
  2398. if (!intel_sdvo_connector->top)
  2399. return false;
  2400. drm_object_attach_property(&connector->base,
  2401. intel_sdvo_connector->top, 0);
  2402. intel_sdvo_connector->bottom =
  2403. drm_property_create_range(dev, 0,
  2404. "bottom_margin", 0, data_value[0]);
  2405. if (!intel_sdvo_connector->bottom)
  2406. return false;
  2407. drm_object_attach_property(&connector->base,
  2408. intel_sdvo_connector->bottom, 0);
  2409. DRM_DEBUG_KMS("v_overscan: max %d, "
  2410. "default %d, current %d\n",
  2411. data_value[0], data_value[1], response);
  2412. }
  2413. ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
  2414. ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
  2415. ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
  2416. ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
  2417. ENHANCEMENT(&conn_state->tv, hue, HUE);
  2418. ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
  2419. ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
  2420. ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
  2421. ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2422. ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
  2423. _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
  2424. _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
  2425. if (enhancements.dot_crawl) {
  2426. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2427. return false;
  2428. sdvo_state->tv.dot_crawl = response & 0x1;
  2429. intel_sdvo_connector->dot_crawl =
  2430. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2431. if (!intel_sdvo_connector->dot_crawl)
  2432. return false;
  2433. drm_object_attach_property(&connector->base,
  2434. intel_sdvo_connector->dot_crawl, 0);
  2435. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2436. }
  2437. return true;
  2438. }
  2439. static bool
  2440. intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
  2441. struct intel_sdvo_connector *intel_sdvo_connector,
  2442. struct intel_sdvo_enhancements_reply enhancements)
  2443. {
  2444. struct drm_device *dev = intel_sdvo->base.base.dev;
  2445. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2446. uint16_t response, data_value[2];
  2447. ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
  2448. return true;
  2449. }
  2450. #undef ENHANCEMENT
  2451. #undef _ENHANCEMENT
  2452. static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  2453. struct intel_sdvo_connector *intel_sdvo_connector)
  2454. {
  2455. union {
  2456. struct intel_sdvo_enhancements_reply reply;
  2457. uint16_t response;
  2458. } enhancements;
  2459. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2460. if (!intel_sdvo_get_value(intel_sdvo,
  2461. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2462. &enhancements, sizeof(enhancements)) ||
  2463. enhancements.response == 0) {
  2464. DRM_DEBUG_KMS("No enhancement is supported\n");
  2465. return true;
  2466. }
  2467. if (IS_TV(intel_sdvo_connector))
  2468. return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2469. else if (IS_LVDS(intel_sdvo_connector))
  2470. return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2471. else
  2472. return true;
  2473. }
  2474. static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2475. struct i2c_msg *msgs,
  2476. int num)
  2477. {
  2478. struct intel_sdvo *sdvo = adapter->algo_data;
  2479. if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2480. return -EIO;
  2481. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2482. }
  2483. static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2484. {
  2485. struct intel_sdvo *sdvo = adapter->algo_data;
  2486. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2487. }
  2488. static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
  2489. .master_xfer = intel_sdvo_ddc_proxy_xfer,
  2490. .functionality = intel_sdvo_ddc_proxy_func
  2491. };
  2492. static void proxy_lock_bus(struct i2c_adapter *adapter,
  2493. unsigned int flags)
  2494. {
  2495. struct intel_sdvo *sdvo = adapter->algo_data;
  2496. sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
  2497. }
  2498. static int proxy_trylock_bus(struct i2c_adapter *adapter,
  2499. unsigned int flags)
  2500. {
  2501. struct intel_sdvo *sdvo = adapter->algo_data;
  2502. return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
  2503. }
  2504. static void proxy_unlock_bus(struct i2c_adapter *adapter,
  2505. unsigned int flags)
  2506. {
  2507. struct intel_sdvo *sdvo = adapter->algo_data;
  2508. sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
  2509. }
  2510. static const struct i2c_lock_operations proxy_lock_ops = {
  2511. .lock_bus = proxy_lock_bus,
  2512. .trylock_bus = proxy_trylock_bus,
  2513. .unlock_bus = proxy_unlock_bus,
  2514. };
  2515. static bool
  2516. intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
  2517. struct drm_i915_private *dev_priv)
  2518. {
  2519. struct pci_dev *pdev = dev_priv->drm.pdev;
  2520. sdvo->ddc.owner = THIS_MODULE;
  2521. sdvo->ddc.class = I2C_CLASS_DDC;
  2522. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2523. sdvo->ddc.dev.parent = &pdev->dev;
  2524. sdvo->ddc.algo_data = sdvo;
  2525. sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
  2526. sdvo->ddc.lock_ops = &proxy_lock_ops;
  2527. return i2c_add_adapter(&sdvo->ddc) == 0;
  2528. }
  2529. static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
  2530. enum port port)
  2531. {
  2532. if (HAS_PCH_SPLIT(dev_priv))
  2533. WARN_ON(port != PORT_B);
  2534. else
  2535. WARN_ON(port != PORT_B && port != PORT_C);
  2536. }
  2537. bool intel_sdvo_init(struct drm_i915_private *dev_priv,
  2538. i915_reg_t sdvo_reg, enum port port)
  2539. {
  2540. struct intel_encoder *intel_encoder;
  2541. struct intel_sdvo *intel_sdvo;
  2542. int i;
  2543. assert_sdvo_port_valid(dev_priv, port);
  2544. intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
  2545. if (!intel_sdvo)
  2546. return false;
  2547. intel_sdvo->sdvo_reg = sdvo_reg;
  2548. intel_sdvo->port = port;
  2549. intel_sdvo->slave_addr =
  2550. intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
  2551. intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
  2552. if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
  2553. goto err_i2c_bus;
  2554. /* encoder type will be decided later */
  2555. intel_encoder = &intel_sdvo->base;
  2556. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2557. intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
  2558. intel_encoder->port = port;
  2559. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2560. &intel_sdvo_enc_funcs, 0,
  2561. "SDVO %c", port_name(port));
  2562. /* Read the regs to test if we can talk to the device */
  2563. for (i = 0; i < 0x40; i++) {
  2564. u8 byte;
  2565. if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
  2566. DRM_DEBUG_KMS("No SDVO device found on %s\n",
  2567. SDVO_NAME(intel_sdvo));
  2568. goto err;
  2569. }
  2570. }
  2571. intel_encoder->compute_config = intel_sdvo_compute_config;
  2572. if (HAS_PCH_SPLIT(dev_priv)) {
  2573. intel_encoder->disable = pch_disable_sdvo;
  2574. intel_encoder->post_disable = pch_post_disable_sdvo;
  2575. } else {
  2576. intel_encoder->disable = intel_disable_sdvo;
  2577. }
  2578. intel_encoder->pre_enable = intel_sdvo_pre_enable;
  2579. intel_encoder->enable = intel_enable_sdvo;
  2580. intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
  2581. intel_encoder->get_config = intel_sdvo_get_config;
  2582. /* In default case sdvo lvds is false */
  2583. if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
  2584. goto err;
  2585. if (intel_sdvo_output_setup(intel_sdvo,
  2586. intel_sdvo->caps.output_flags) != true) {
  2587. DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
  2588. SDVO_NAME(intel_sdvo));
  2589. /* Output_setup can leave behind connectors! */
  2590. goto err_output;
  2591. }
  2592. /* Only enable the hotplug irq if we need it, to work around noisy
  2593. * hotplug lines.
  2594. */
  2595. if (intel_sdvo->hotplug_active) {
  2596. if (intel_sdvo->port == PORT_B)
  2597. intel_encoder->hpd_pin = HPD_SDVO_B;
  2598. else
  2599. intel_encoder->hpd_pin = HPD_SDVO_C;
  2600. }
  2601. /*
  2602. * Cloning SDVO with anything is often impossible, since the SDVO
  2603. * encoder can request a special input timing mode. And even if that's
  2604. * not the case we have evidence that cloning a plain unscaled mode with
  2605. * VGA doesn't really work. Furthermore the cloning flags are way too
  2606. * simplistic anyway to express such constraints, so just give up on
  2607. * cloning for SDVO encoders.
  2608. */
  2609. intel_sdvo->base.cloneable = 0;
  2610. intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
  2611. /* Set the input timing to the screen. Assume always input 0. */
  2612. if (!intel_sdvo_set_target_input(intel_sdvo))
  2613. goto err_output;
  2614. if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
  2615. &intel_sdvo->pixel_clock_min,
  2616. &intel_sdvo->pixel_clock_max))
  2617. goto err_output;
  2618. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2619. "clock range %dMHz - %dMHz, "
  2620. "input 1: %c, input 2: %c, "
  2621. "output 1: %c, output 2: %c\n",
  2622. SDVO_NAME(intel_sdvo),
  2623. intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
  2624. intel_sdvo->caps.device_rev_id,
  2625. intel_sdvo->pixel_clock_min / 1000,
  2626. intel_sdvo->pixel_clock_max / 1000,
  2627. (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2628. (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2629. /* check currently supported outputs */
  2630. intel_sdvo->caps.output_flags &
  2631. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2632. intel_sdvo->caps.output_flags &
  2633. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2634. return true;
  2635. err_output:
  2636. intel_sdvo_output_cleanup(intel_sdvo);
  2637. err:
  2638. drm_encoder_cleanup(&intel_encoder->base);
  2639. i2c_del_adapter(&intel_sdvo->ddc);
  2640. err_i2c_bus:
  2641. intel_sdvo_unselect_i2c_bus(intel_sdvo);
  2642. kfree(intel_sdvo);
  2643. return false;
  2644. }