intel_huc.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright © 2016-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "intel_uc.h"
  27. /**
  28. * DOC: HuC Firmware
  29. *
  30. * Motivation:
  31. * GEN9 introduces a new dedicated firmware for usage in media HEVC (High
  32. * Efficiency Video Coding) operations. Userspace can use the firmware
  33. * capabilities by adding HuC specific commands to batch buffers.
  34. *
  35. * Implementation:
  36. * The same firmware loader is used as the GuC. However, the actual
  37. * loading to HW is deferred until GEM initialization is done.
  38. *
  39. * Note that HuC firmware loading must be done before GuC loading.
  40. */
  41. #define BXT_HUC_FW_MAJOR 01
  42. #define BXT_HUC_FW_MINOR 07
  43. #define BXT_BLD_NUM 1398
  44. #define SKL_HUC_FW_MAJOR 01
  45. #define SKL_HUC_FW_MINOR 07
  46. #define SKL_BLD_NUM 1398
  47. #define KBL_HUC_FW_MAJOR 02
  48. #define KBL_HUC_FW_MINOR 00
  49. #define KBL_BLD_NUM 1810
  50. #define GLK_HUC_FW_MAJOR 02
  51. #define GLK_HUC_FW_MINOR 00
  52. #define GLK_BLD_NUM 1748
  53. #define HUC_FW_PATH(platform, major, minor, bld_num) \
  54. "i915/" __stringify(platform) "_huc_ver" __stringify(major) "_" \
  55. __stringify(minor) "_" __stringify(bld_num) ".bin"
  56. #define I915_SKL_HUC_UCODE HUC_FW_PATH(skl, SKL_HUC_FW_MAJOR, \
  57. SKL_HUC_FW_MINOR, SKL_BLD_NUM)
  58. MODULE_FIRMWARE(I915_SKL_HUC_UCODE);
  59. #define I915_BXT_HUC_UCODE HUC_FW_PATH(bxt, BXT_HUC_FW_MAJOR, \
  60. BXT_HUC_FW_MINOR, BXT_BLD_NUM)
  61. MODULE_FIRMWARE(I915_BXT_HUC_UCODE);
  62. #define I915_KBL_HUC_UCODE HUC_FW_PATH(kbl, KBL_HUC_FW_MAJOR, \
  63. KBL_HUC_FW_MINOR, KBL_BLD_NUM)
  64. MODULE_FIRMWARE(I915_KBL_HUC_UCODE);
  65. #define I915_GLK_HUC_UCODE HUC_FW_PATH(glk, GLK_HUC_FW_MAJOR, \
  66. GLK_HUC_FW_MINOR, GLK_BLD_NUM)
  67. /**
  68. * huc_ucode_xfer() - DMA's the firmware
  69. * @dev_priv: the drm_i915_private device
  70. *
  71. * Transfer the firmware image to RAM for execution by the microcontroller.
  72. *
  73. * Return: 0 on success, non-zero on failure
  74. */
  75. static int huc_ucode_xfer(struct drm_i915_private *dev_priv)
  76. {
  77. struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
  78. struct i915_vma *vma;
  79. unsigned long offset = 0;
  80. u32 size;
  81. int ret;
  82. ret = i915_gem_object_set_to_gtt_domain(huc_fw->obj, false);
  83. if (ret) {
  84. DRM_DEBUG_DRIVER("set-domain failed %d\n", ret);
  85. return ret;
  86. }
  87. vma = i915_gem_object_ggtt_pin(huc_fw->obj, NULL, 0, 0,
  88. PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
  89. if (IS_ERR(vma)) {
  90. DRM_DEBUG_DRIVER("pin failed %d\n", (int)PTR_ERR(vma));
  91. return PTR_ERR(vma);
  92. }
  93. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  94. /* Set the source address for the uCode */
  95. offset = guc_ggtt_offset(vma) + huc_fw->header_offset;
  96. I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset));
  97. I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF);
  98. /* Hardware doesn't look at destination address for HuC. Set it to 0,
  99. * but still program the correct address space.
  100. */
  101. I915_WRITE(DMA_ADDR_1_LOW, 0);
  102. I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM);
  103. size = huc_fw->header_size + huc_fw->ucode_size;
  104. I915_WRITE(DMA_COPY_SIZE, size);
  105. /* Start the DMA */
  106. I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(HUC_UKERNEL | START_DMA));
  107. /* Wait for DMA to finish */
  108. ret = wait_for((I915_READ(DMA_CTRL) & START_DMA) == 0, 100);
  109. DRM_DEBUG_DRIVER("HuC DMA transfer wait over with ret %d\n", ret);
  110. /* Disable the bits once DMA is over */
  111. I915_WRITE(DMA_CTRL, _MASKED_BIT_DISABLE(HUC_UKERNEL));
  112. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  113. /*
  114. * We keep the object pages for reuse during resume. But we can unpin it
  115. * now that DMA has completed, so it doesn't continue to take up space.
  116. */
  117. i915_vma_unpin(vma);
  118. return ret;
  119. }
  120. /**
  121. * intel_huc_select_fw() - selects HuC firmware for loading
  122. * @huc: intel_huc struct
  123. */
  124. void intel_huc_select_fw(struct intel_huc *huc)
  125. {
  126. struct drm_i915_private *dev_priv = huc_to_i915(huc);
  127. huc->fw.path = NULL;
  128. huc->fw.fetch_status = INTEL_UC_FIRMWARE_NONE;
  129. huc->fw.load_status = INTEL_UC_FIRMWARE_NONE;
  130. huc->fw.type = INTEL_UC_FW_TYPE_HUC;
  131. if (i915.huc_firmware_path) {
  132. huc->fw.path = i915.huc_firmware_path;
  133. huc->fw.major_ver_wanted = 0;
  134. huc->fw.minor_ver_wanted = 0;
  135. } else if (IS_SKYLAKE(dev_priv)) {
  136. huc->fw.path = I915_SKL_HUC_UCODE;
  137. huc->fw.major_ver_wanted = SKL_HUC_FW_MAJOR;
  138. huc->fw.minor_ver_wanted = SKL_HUC_FW_MINOR;
  139. } else if (IS_BROXTON(dev_priv)) {
  140. huc->fw.path = I915_BXT_HUC_UCODE;
  141. huc->fw.major_ver_wanted = BXT_HUC_FW_MAJOR;
  142. huc->fw.minor_ver_wanted = BXT_HUC_FW_MINOR;
  143. } else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
  144. huc->fw.path = I915_KBL_HUC_UCODE;
  145. huc->fw.major_ver_wanted = KBL_HUC_FW_MAJOR;
  146. huc->fw.minor_ver_wanted = KBL_HUC_FW_MINOR;
  147. } else if (IS_GEMINILAKE(dev_priv)) {
  148. huc->fw.path = I915_GLK_HUC_UCODE;
  149. huc->fw.major_ver_wanted = GLK_HUC_FW_MAJOR;
  150. huc->fw.minor_ver_wanted = GLK_HUC_FW_MINOR;
  151. } else {
  152. DRM_ERROR("No HuC firmware known for platform with HuC!\n");
  153. return;
  154. }
  155. }
  156. /**
  157. * intel_huc_init_hw() - load HuC uCode to device
  158. * @huc: intel_huc structure
  159. *
  160. * Called from guc_setup() during driver loading and also after a GPU reset.
  161. * Be note that HuC loading must be done before GuC loading.
  162. *
  163. * The firmware image should have already been fetched into memory by the
  164. * earlier call to intel_huc_init(), so here we need only check that
  165. * is succeeded, and then transfer the image to the h/w.
  166. *
  167. */
  168. void intel_huc_init_hw(struct intel_huc *huc)
  169. {
  170. struct drm_i915_private *dev_priv = huc_to_i915(huc);
  171. int err;
  172. DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
  173. huc->fw.path,
  174. intel_uc_fw_status_repr(huc->fw.fetch_status),
  175. intel_uc_fw_status_repr(huc->fw.load_status));
  176. if (huc->fw.fetch_status != INTEL_UC_FIRMWARE_SUCCESS)
  177. return;
  178. huc->fw.load_status = INTEL_UC_FIRMWARE_PENDING;
  179. err = huc_ucode_xfer(dev_priv);
  180. huc->fw.load_status = err ?
  181. INTEL_UC_FIRMWARE_FAIL : INTEL_UC_FIRMWARE_SUCCESS;
  182. DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
  183. huc->fw.path,
  184. intel_uc_fw_status_repr(huc->fw.fetch_status),
  185. intel_uc_fw_status_repr(huc->fw.load_status));
  186. if (huc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
  187. DRM_ERROR("Failed to complete HuC uCode load with ret %d\n", err);
  188. return;
  189. }
  190. /**
  191. * intel_guc_auth_huc() - authenticate ucode
  192. * @dev_priv: the drm_i915_device
  193. *
  194. * Triggers a HuC fw authentication request to the GuC via intel_guc_action_
  195. * authenticate_huc interface.
  196. */
  197. void intel_guc_auth_huc(struct drm_i915_private *dev_priv)
  198. {
  199. struct intel_guc *guc = &dev_priv->guc;
  200. struct intel_huc *huc = &dev_priv->huc;
  201. struct i915_vma *vma;
  202. int ret;
  203. u32 data[2];
  204. if (huc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
  205. return;
  206. vma = i915_gem_object_ggtt_pin(huc->fw.obj, NULL, 0, 0,
  207. PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
  208. if (IS_ERR(vma)) {
  209. DRM_ERROR("failed to pin huc fw object %d\n",
  210. (int)PTR_ERR(vma));
  211. return;
  212. }
  213. /* Specify auth action and where public signature is. */
  214. data[0] = INTEL_GUC_ACTION_AUTHENTICATE_HUC;
  215. data[1] = guc_ggtt_offset(vma) + huc->fw.rsa_offset;
  216. ret = intel_guc_send(guc, data, ARRAY_SIZE(data));
  217. if (ret) {
  218. DRM_ERROR("HuC: GuC did not ack Auth request %d\n", ret);
  219. goto out;
  220. }
  221. /* Check authentication status, it should be done by now */
  222. ret = intel_wait_for_register(dev_priv,
  223. HUC_STATUS2,
  224. HUC_FW_VERIFIED,
  225. HUC_FW_VERIFIED,
  226. 50);
  227. if (ret) {
  228. DRM_ERROR("HuC: Authentication failed %d\n", ret);
  229. goto out;
  230. }
  231. out:
  232. i915_vma_unpin(vma);
  233. }