intel_hdmi.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include <drm/drm_scdc_helper.h>
  37. #include "intel_drv.h"
  38. #include <drm/i915_drm.h>
  39. #include <drm/intel_lpe_audio.h>
  40. #include "i915_drv.h"
  41. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  42. {
  43. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  44. }
  45. static void
  46. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  47. {
  48. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  49. struct drm_i915_private *dev_priv = to_i915(dev);
  50. uint32_t enabled_bits;
  51. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  52. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  53. "HDMI port enabled, expecting disabled\n");
  54. }
  55. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  56. {
  57. struct intel_digital_port *intel_dig_port =
  58. container_of(encoder, struct intel_digital_port, base.base);
  59. return &intel_dig_port->hdmi;
  60. }
  61. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  62. {
  63. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  64. }
  65. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  66. {
  67. switch (type) {
  68. case HDMI_INFOFRAME_TYPE_AVI:
  69. return VIDEO_DIP_SELECT_AVI;
  70. case HDMI_INFOFRAME_TYPE_SPD:
  71. return VIDEO_DIP_SELECT_SPD;
  72. case HDMI_INFOFRAME_TYPE_VENDOR:
  73. return VIDEO_DIP_SELECT_VENDOR;
  74. default:
  75. MISSING_CASE(type);
  76. return 0;
  77. }
  78. }
  79. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  80. {
  81. switch (type) {
  82. case HDMI_INFOFRAME_TYPE_AVI:
  83. return VIDEO_DIP_ENABLE_AVI;
  84. case HDMI_INFOFRAME_TYPE_SPD:
  85. return VIDEO_DIP_ENABLE_SPD;
  86. case HDMI_INFOFRAME_TYPE_VENDOR:
  87. return VIDEO_DIP_ENABLE_VENDOR;
  88. default:
  89. MISSING_CASE(type);
  90. return 0;
  91. }
  92. }
  93. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  94. {
  95. switch (type) {
  96. case HDMI_INFOFRAME_TYPE_AVI:
  97. return VIDEO_DIP_ENABLE_AVI_HSW;
  98. case HDMI_INFOFRAME_TYPE_SPD:
  99. return VIDEO_DIP_ENABLE_SPD_HSW;
  100. case HDMI_INFOFRAME_TYPE_VENDOR:
  101. return VIDEO_DIP_ENABLE_VS_HSW;
  102. default:
  103. MISSING_CASE(type);
  104. return 0;
  105. }
  106. }
  107. static i915_reg_t
  108. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  109. enum transcoder cpu_transcoder,
  110. enum hdmi_infoframe_type type,
  111. int i)
  112. {
  113. switch (type) {
  114. case HDMI_INFOFRAME_TYPE_AVI:
  115. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_SPD:
  117. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  118. case HDMI_INFOFRAME_TYPE_VENDOR:
  119. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  120. default:
  121. MISSING_CASE(type);
  122. return INVALID_MMIO_REG;
  123. }
  124. }
  125. static void g4x_write_infoframe(struct drm_encoder *encoder,
  126. const struct intel_crtc_state *crtc_state,
  127. enum hdmi_infoframe_type type,
  128. const void *frame, ssize_t len)
  129. {
  130. const uint32_t *data = frame;
  131. struct drm_device *dev = encoder->dev;
  132. struct drm_i915_private *dev_priv = to_i915(dev);
  133. u32 val = I915_READ(VIDEO_DIP_CTL);
  134. int i;
  135. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  136. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  137. val |= g4x_infoframe_index(type);
  138. val &= ~g4x_infoframe_enable(type);
  139. I915_WRITE(VIDEO_DIP_CTL, val);
  140. mmiowb();
  141. for (i = 0; i < len; i += 4) {
  142. I915_WRITE(VIDEO_DIP_DATA, *data);
  143. data++;
  144. }
  145. /* Write every possible data byte to force correct ECC calculation. */
  146. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  147. I915_WRITE(VIDEO_DIP_DATA, 0);
  148. mmiowb();
  149. val |= g4x_infoframe_enable(type);
  150. val &= ~VIDEO_DIP_FREQ_MASK;
  151. val |= VIDEO_DIP_FREQ_VSYNC;
  152. I915_WRITE(VIDEO_DIP_CTL, val);
  153. POSTING_READ(VIDEO_DIP_CTL);
  154. }
  155. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  156. const struct intel_crtc_state *pipe_config)
  157. {
  158. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  159. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  160. u32 val = I915_READ(VIDEO_DIP_CTL);
  161. if ((val & VIDEO_DIP_ENABLE) == 0)
  162. return false;
  163. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  164. return false;
  165. return val & (VIDEO_DIP_ENABLE_AVI |
  166. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  167. }
  168. static void ibx_write_infoframe(struct drm_encoder *encoder,
  169. const struct intel_crtc_state *crtc_state,
  170. enum hdmi_infoframe_type type,
  171. const void *frame, ssize_t len)
  172. {
  173. const uint32_t *data = frame;
  174. struct drm_device *dev = encoder->dev;
  175. struct drm_i915_private *dev_priv = to_i915(dev);
  176. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  177. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  178. u32 val = I915_READ(reg);
  179. int i;
  180. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  181. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  182. val |= g4x_infoframe_index(type);
  183. val &= ~g4x_infoframe_enable(type);
  184. I915_WRITE(reg, val);
  185. mmiowb();
  186. for (i = 0; i < len; i += 4) {
  187. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  188. data++;
  189. }
  190. /* Write every possible data byte to force correct ECC calculation. */
  191. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  192. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  193. mmiowb();
  194. val |= g4x_infoframe_enable(type);
  195. val &= ~VIDEO_DIP_FREQ_MASK;
  196. val |= VIDEO_DIP_FREQ_VSYNC;
  197. I915_WRITE(reg, val);
  198. POSTING_READ(reg);
  199. }
  200. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  201. const struct intel_crtc_state *pipe_config)
  202. {
  203. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  204. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  205. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  206. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  207. u32 val = I915_READ(reg);
  208. if ((val & VIDEO_DIP_ENABLE) == 0)
  209. return false;
  210. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  211. return false;
  212. return val & (VIDEO_DIP_ENABLE_AVI |
  213. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  214. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  215. }
  216. static void cpt_write_infoframe(struct drm_encoder *encoder,
  217. const struct intel_crtc_state *crtc_state,
  218. enum hdmi_infoframe_type type,
  219. const void *frame, ssize_t len)
  220. {
  221. const uint32_t *data = frame;
  222. struct drm_device *dev = encoder->dev;
  223. struct drm_i915_private *dev_priv = to_i915(dev);
  224. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  225. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  226. u32 val = I915_READ(reg);
  227. int i;
  228. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  229. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  230. val |= g4x_infoframe_index(type);
  231. /* The DIP control register spec says that we need to update the AVI
  232. * infoframe without clearing its enable bit */
  233. if (type != HDMI_INFOFRAME_TYPE_AVI)
  234. val &= ~g4x_infoframe_enable(type);
  235. I915_WRITE(reg, val);
  236. mmiowb();
  237. for (i = 0; i < len; i += 4) {
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  239. data++;
  240. }
  241. /* Write every possible data byte to force correct ECC calculation. */
  242. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  243. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  244. mmiowb();
  245. val |= g4x_infoframe_enable(type);
  246. val &= ~VIDEO_DIP_FREQ_MASK;
  247. val |= VIDEO_DIP_FREQ_VSYNC;
  248. I915_WRITE(reg, val);
  249. POSTING_READ(reg);
  250. }
  251. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  252. const struct intel_crtc_state *pipe_config)
  253. {
  254. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  255. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  256. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  257. if ((val & VIDEO_DIP_ENABLE) == 0)
  258. return false;
  259. return val & (VIDEO_DIP_ENABLE_AVI |
  260. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  261. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  262. }
  263. static void vlv_write_infoframe(struct drm_encoder *encoder,
  264. const struct intel_crtc_state *crtc_state,
  265. enum hdmi_infoframe_type type,
  266. const void *frame, ssize_t len)
  267. {
  268. const uint32_t *data = frame;
  269. struct drm_device *dev = encoder->dev;
  270. struct drm_i915_private *dev_priv = to_i915(dev);
  271. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  272. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  273. u32 val = I915_READ(reg);
  274. int i;
  275. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  276. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  277. val |= g4x_infoframe_index(type);
  278. val &= ~g4x_infoframe_enable(type);
  279. I915_WRITE(reg, val);
  280. mmiowb();
  281. for (i = 0; i < len; i += 4) {
  282. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  283. data++;
  284. }
  285. /* Write every possible data byte to force correct ECC calculation. */
  286. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  287. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  288. mmiowb();
  289. val |= g4x_infoframe_enable(type);
  290. val &= ~VIDEO_DIP_FREQ_MASK;
  291. val |= VIDEO_DIP_FREQ_VSYNC;
  292. I915_WRITE(reg, val);
  293. POSTING_READ(reg);
  294. }
  295. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  296. const struct intel_crtc_state *pipe_config)
  297. {
  298. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  299. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  300. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  301. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  302. if ((val & VIDEO_DIP_ENABLE) == 0)
  303. return false;
  304. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  305. return false;
  306. return val & (VIDEO_DIP_ENABLE_AVI |
  307. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  308. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  309. }
  310. static void hsw_write_infoframe(struct drm_encoder *encoder,
  311. const struct intel_crtc_state *crtc_state,
  312. enum hdmi_infoframe_type type,
  313. const void *frame, ssize_t len)
  314. {
  315. const uint32_t *data = frame;
  316. struct drm_device *dev = encoder->dev;
  317. struct drm_i915_private *dev_priv = to_i915(dev);
  318. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  319. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  320. i915_reg_t data_reg;
  321. int i;
  322. u32 val = I915_READ(ctl_reg);
  323. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  324. val &= ~hsw_infoframe_enable(type);
  325. I915_WRITE(ctl_reg, val);
  326. mmiowb();
  327. for (i = 0; i < len; i += 4) {
  328. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  329. type, i >> 2), *data);
  330. data++;
  331. }
  332. /* Write every possible data byte to force correct ECC calculation. */
  333. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  334. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  335. type, i >> 2), 0);
  336. mmiowb();
  337. val |= hsw_infoframe_enable(type);
  338. I915_WRITE(ctl_reg, val);
  339. POSTING_READ(ctl_reg);
  340. }
  341. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  342. const struct intel_crtc_state *pipe_config)
  343. {
  344. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  345. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  346. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  347. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  348. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  349. }
  350. /*
  351. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  352. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  353. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  354. * used for both technologies.
  355. *
  356. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  357. * DW1: DB3 | DB2 | DB1 | DB0
  358. * DW2: DB7 | DB6 | DB5 | DB4
  359. * DW3: ...
  360. *
  361. * (HB is Header Byte, DB is Data Byte)
  362. *
  363. * The hdmi pack() functions don't know about that hardware specific hole so we
  364. * trick them by giving an offset into the buffer and moving back the header
  365. * bytes by one.
  366. */
  367. static void intel_write_infoframe(struct drm_encoder *encoder,
  368. const struct intel_crtc_state *crtc_state,
  369. union hdmi_infoframe *frame)
  370. {
  371. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  372. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  373. ssize_t len;
  374. /* see comment above for the reason for this offset */
  375. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  376. if (len < 0)
  377. return;
  378. /* Insert the 'hole' (see big comment above) at position 3 */
  379. buffer[0] = buffer[1];
  380. buffer[1] = buffer[2];
  381. buffer[2] = buffer[3];
  382. buffer[3] = 0;
  383. len++;
  384. intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  385. }
  386. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  387. const struct intel_crtc_state *crtc_state)
  388. {
  389. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  390. const struct drm_display_mode *adjusted_mode =
  391. &crtc_state->base.adjusted_mode;
  392. struct drm_connector *connector = &intel_hdmi->attached_connector->base;
  393. bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
  394. union hdmi_infoframe frame;
  395. int ret;
  396. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  397. adjusted_mode,
  398. is_hdmi2_sink);
  399. if (ret < 0) {
  400. DRM_ERROR("couldn't fill AVI infoframe\n");
  401. return;
  402. }
  403. if (crtc_state->ycbcr420)
  404. frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
  405. else
  406. frame.avi.colorspace = HDMI_COLORSPACE_RGB;
  407. drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
  408. crtc_state->limited_color_range ?
  409. HDMI_QUANTIZATION_RANGE_LIMITED :
  410. HDMI_QUANTIZATION_RANGE_FULL,
  411. intel_hdmi->rgb_quant_range_selectable);
  412. /* TODO: handle pixel repetition for YCBCR420 outputs */
  413. intel_write_infoframe(encoder, crtc_state, &frame);
  414. }
  415. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  416. const struct intel_crtc_state *crtc_state)
  417. {
  418. union hdmi_infoframe frame;
  419. int ret;
  420. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  421. if (ret < 0) {
  422. DRM_ERROR("couldn't fill SPD infoframe\n");
  423. return;
  424. }
  425. frame.spd.sdi = HDMI_SPD_SDI_PC;
  426. intel_write_infoframe(encoder, crtc_state, &frame);
  427. }
  428. static void
  429. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  430. const struct intel_crtc_state *crtc_state)
  431. {
  432. union hdmi_infoframe frame;
  433. int ret;
  434. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  435. &crtc_state->base.adjusted_mode);
  436. if (ret < 0)
  437. return;
  438. intel_write_infoframe(encoder, crtc_state, &frame);
  439. }
  440. static void g4x_set_infoframes(struct drm_encoder *encoder,
  441. bool enable,
  442. const struct intel_crtc_state *crtc_state,
  443. const struct drm_connector_state *conn_state)
  444. {
  445. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  446. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  447. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  448. i915_reg_t reg = VIDEO_DIP_CTL;
  449. u32 val = I915_READ(reg);
  450. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  451. assert_hdmi_port_disabled(intel_hdmi);
  452. /* If the registers were not initialized yet, they might be zeroes,
  453. * which means we're selecting the AVI DIP and we're setting its
  454. * frequency to once. This seems to really confuse the HW and make
  455. * things stop working (the register spec says the AVI always needs to
  456. * be sent every VSync). So here we avoid writing to the register more
  457. * than we need and also explicitly select the AVI DIP and explicitly
  458. * set its frequency to every VSync. Avoiding to write it twice seems to
  459. * be enough to solve the problem, but being defensive shouldn't hurt us
  460. * either. */
  461. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  462. if (!enable) {
  463. if (!(val & VIDEO_DIP_ENABLE))
  464. return;
  465. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  466. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  467. (val & VIDEO_DIP_PORT_MASK) >> 29);
  468. return;
  469. }
  470. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  471. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  472. I915_WRITE(reg, val);
  473. POSTING_READ(reg);
  474. return;
  475. }
  476. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  477. if (val & VIDEO_DIP_ENABLE) {
  478. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  479. (val & VIDEO_DIP_PORT_MASK) >> 29);
  480. return;
  481. }
  482. val &= ~VIDEO_DIP_PORT_MASK;
  483. val |= port;
  484. }
  485. val |= VIDEO_DIP_ENABLE;
  486. val &= ~(VIDEO_DIP_ENABLE_AVI |
  487. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  488. I915_WRITE(reg, val);
  489. POSTING_READ(reg);
  490. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  491. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  492. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  493. }
  494. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  495. {
  496. struct drm_connector *connector = conn_state->connector;
  497. /*
  498. * HDMI cloning is only supported on g4x which doesn't
  499. * support deep color or GCP infoframes anyway so no
  500. * need to worry about multiple HDMI sinks here.
  501. */
  502. return connector->display_info.bpc > 8;
  503. }
  504. /*
  505. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  506. *
  507. * From HDMI specification 1.4a:
  508. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  509. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  510. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  511. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  512. * phase of 0
  513. */
  514. static bool gcp_default_phase_possible(int pipe_bpp,
  515. const struct drm_display_mode *mode)
  516. {
  517. unsigned int pixels_per_group;
  518. switch (pipe_bpp) {
  519. case 30:
  520. /* 4 pixels in 5 clocks */
  521. pixels_per_group = 4;
  522. break;
  523. case 36:
  524. /* 2 pixels in 3 clocks */
  525. pixels_per_group = 2;
  526. break;
  527. case 48:
  528. /* 1 pixel in 2 clocks */
  529. pixels_per_group = 1;
  530. break;
  531. default:
  532. /* phase information not relevant for 8bpc */
  533. return false;
  534. }
  535. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  536. mode->crtc_htotal % pixels_per_group == 0 &&
  537. mode->crtc_hblank_start % pixels_per_group == 0 &&
  538. mode->crtc_hblank_end % pixels_per_group == 0 &&
  539. mode->crtc_hsync_start % pixels_per_group == 0 &&
  540. mode->crtc_hsync_end % pixels_per_group == 0 &&
  541. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  542. mode->crtc_htotal/2 % pixels_per_group == 0);
  543. }
  544. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  545. const struct intel_crtc_state *crtc_state,
  546. const struct drm_connector_state *conn_state)
  547. {
  548. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  549. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  550. i915_reg_t reg;
  551. u32 val = 0;
  552. if (HAS_DDI(dev_priv))
  553. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  554. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  555. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  556. else if (HAS_PCH_SPLIT(dev_priv))
  557. reg = TVIDEO_DIP_GCP(crtc->pipe);
  558. else
  559. return false;
  560. /* Indicate color depth whenever the sink supports deep color */
  561. if (hdmi_sink_is_deep_color(conn_state))
  562. val |= GCP_COLOR_INDICATION;
  563. /* Enable default_phase whenever the display mode is suitably aligned */
  564. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  565. &crtc_state->base.adjusted_mode))
  566. val |= GCP_DEFAULT_PHASE_ENABLE;
  567. I915_WRITE(reg, val);
  568. return val != 0;
  569. }
  570. static void ibx_set_infoframes(struct drm_encoder *encoder,
  571. bool enable,
  572. const struct intel_crtc_state *crtc_state,
  573. const struct drm_connector_state *conn_state)
  574. {
  575. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  576. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  577. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  578. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  579. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  580. u32 val = I915_READ(reg);
  581. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  582. assert_hdmi_port_disabled(intel_hdmi);
  583. /* See the big comment in g4x_set_infoframes() */
  584. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  585. if (!enable) {
  586. if (!(val & VIDEO_DIP_ENABLE))
  587. return;
  588. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  589. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  590. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  591. I915_WRITE(reg, val);
  592. POSTING_READ(reg);
  593. return;
  594. }
  595. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  596. WARN(val & VIDEO_DIP_ENABLE,
  597. "DIP already enabled on port %c\n",
  598. (val & VIDEO_DIP_PORT_MASK) >> 29);
  599. val &= ~VIDEO_DIP_PORT_MASK;
  600. val |= port;
  601. }
  602. val |= VIDEO_DIP_ENABLE;
  603. val &= ~(VIDEO_DIP_ENABLE_AVI |
  604. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  605. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  606. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  607. val |= VIDEO_DIP_ENABLE_GCP;
  608. I915_WRITE(reg, val);
  609. POSTING_READ(reg);
  610. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  611. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  612. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  613. }
  614. static void cpt_set_infoframes(struct drm_encoder *encoder,
  615. bool enable,
  616. const struct intel_crtc_state *crtc_state,
  617. const struct drm_connector_state *conn_state)
  618. {
  619. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  620. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  621. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  622. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  623. u32 val = I915_READ(reg);
  624. assert_hdmi_port_disabled(intel_hdmi);
  625. /* See the big comment in g4x_set_infoframes() */
  626. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  627. if (!enable) {
  628. if (!(val & VIDEO_DIP_ENABLE))
  629. return;
  630. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  631. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  632. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  633. I915_WRITE(reg, val);
  634. POSTING_READ(reg);
  635. return;
  636. }
  637. /* Set both together, unset both together: see the spec. */
  638. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  639. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  640. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  641. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  642. val |= VIDEO_DIP_ENABLE_GCP;
  643. I915_WRITE(reg, val);
  644. POSTING_READ(reg);
  645. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  646. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  647. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  648. }
  649. static void vlv_set_infoframes(struct drm_encoder *encoder,
  650. bool enable,
  651. const struct intel_crtc_state *crtc_state,
  652. const struct drm_connector_state *conn_state)
  653. {
  654. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  655. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  656. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  657. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  658. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  659. u32 val = I915_READ(reg);
  660. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  661. assert_hdmi_port_disabled(intel_hdmi);
  662. /* See the big comment in g4x_set_infoframes() */
  663. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  664. if (!enable) {
  665. if (!(val & VIDEO_DIP_ENABLE))
  666. return;
  667. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  668. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  669. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  670. I915_WRITE(reg, val);
  671. POSTING_READ(reg);
  672. return;
  673. }
  674. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  675. WARN(val & VIDEO_DIP_ENABLE,
  676. "DIP already enabled on port %c\n",
  677. (val & VIDEO_DIP_PORT_MASK) >> 29);
  678. val &= ~VIDEO_DIP_PORT_MASK;
  679. val |= port;
  680. }
  681. val |= VIDEO_DIP_ENABLE;
  682. val &= ~(VIDEO_DIP_ENABLE_AVI |
  683. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  684. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  685. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  686. val |= VIDEO_DIP_ENABLE_GCP;
  687. I915_WRITE(reg, val);
  688. POSTING_READ(reg);
  689. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  690. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  691. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  692. }
  693. static void hsw_set_infoframes(struct drm_encoder *encoder,
  694. bool enable,
  695. const struct intel_crtc_state *crtc_state,
  696. const struct drm_connector_state *conn_state)
  697. {
  698. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  699. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  700. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  701. u32 val = I915_READ(reg);
  702. assert_hdmi_port_disabled(intel_hdmi);
  703. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  704. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  705. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  706. if (!enable) {
  707. I915_WRITE(reg, val);
  708. POSTING_READ(reg);
  709. return;
  710. }
  711. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  712. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  713. I915_WRITE(reg, val);
  714. POSTING_READ(reg);
  715. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  716. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  717. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  718. }
  719. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  720. {
  721. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  722. struct i2c_adapter *adapter =
  723. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  724. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  725. return;
  726. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  727. enable ? "Enabling" : "Disabling");
  728. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  729. adapter, enable);
  730. }
  731. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  732. const struct intel_crtc_state *crtc_state)
  733. {
  734. struct drm_device *dev = encoder->base.dev;
  735. struct drm_i915_private *dev_priv = to_i915(dev);
  736. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  737. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  738. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  739. u32 hdmi_val;
  740. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  741. hdmi_val = SDVO_ENCODING_HDMI;
  742. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  743. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  744. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  745. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  746. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  747. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  748. if (crtc_state->pipe_bpp > 24)
  749. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  750. else
  751. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  752. if (crtc_state->has_hdmi_sink)
  753. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  754. if (HAS_PCH_CPT(dev_priv))
  755. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  756. else if (IS_CHERRYVIEW(dev_priv))
  757. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  758. else
  759. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  760. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  761. POSTING_READ(intel_hdmi->hdmi_reg);
  762. }
  763. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  764. enum pipe *pipe)
  765. {
  766. struct drm_device *dev = encoder->base.dev;
  767. struct drm_i915_private *dev_priv = to_i915(dev);
  768. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  769. u32 tmp;
  770. bool ret;
  771. if (!intel_display_power_get_if_enabled(dev_priv,
  772. encoder->power_domain))
  773. return false;
  774. ret = false;
  775. tmp = I915_READ(intel_hdmi->hdmi_reg);
  776. if (!(tmp & SDVO_ENABLE))
  777. goto out;
  778. if (HAS_PCH_CPT(dev_priv))
  779. *pipe = PORT_TO_PIPE_CPT(tmp);
  780. else if (IS_CHERRYVIEW(dev_priv))
  781. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  782. else
  783. *pipe = PORT_TO_PIPE(tmp);
  784. ret = true;
  785. out:
  786. intel_display_power_put(dev_priv, encoder->power_domain);
  787. return ret;
  788. }
  789. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  790. struct intel_crtc_state *pipe_config)
  791. {
  792. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  793. struct drm_device *dev = encoder->base.dev;
  794. struct drm_i915_private *dev_priv = to_i915(dev);
  795. u32 tmp, flags = 0;
  796. int dotclock;
  797. tmp = I915_READ(intel_hdmi->hdmi_reg);
  798. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  799. flags |= DRM_MODE_FLAG_PHSYNC;
  800. else
  801. flags |= DRM_MODE_FLAG_NHSYNC;
  802. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  803. flags |= DRM_MODE_FLAG_PVSYNC;
  804. else
  805. flags |= DRM_MODE_FLAG_NVSYNC;
  806. if (tmp & HDMI_MODE_SELECT_HDMI)
  807. pipe_config->has_hdmi_sink = true;
  808. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  809. pipe_config->has_infoframe = true;
  810. if (tmp & SDVO_AUDIO_ENABLE)
  811. pipe_config->has_audio = true;
  812. if (!HAS_PCH_SPLIT(dev_priv) &&
  813. tmp & HDMI_COLOR_RANGE_16_235)
  814. pipe_config->limited_color_range = true;
  815. pipe_config->base.adjusted_mode.flags |= flags;
  816. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  817. dotclock = pipe_config->port_clock * 2 / 3;
  818. else
  819. dotclock = pipe_config->port_clock;
  820. if (pipe_config->pixel_multiplier)
  821. dotclock /= pipe_config->pixel_multiplier;
  822. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  823. pipe_config->lane_count = 4;
  824. }
  825. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  826. struct intel_crtc_state *pipe_config,
  827. struct drm_connector_state *conn_state)
  828. {
  829. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  830. WARN_ON(!pipe_config->has_hdmi_sink);
  831. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  832. pipe_name(crtc->pipe));
  833. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  834. }
  835. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  836. struct intel_crtc_state *pipe_config,
  837. struct drm_connector_state *conn_state)
  838. {
  839. struct drm_device *dev = encoder->base.dev;
  840. struct drm_i915_private *dev_priv = to_i915(dev);
  841. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  842. u32 temp;
  843. temp = I915_READ(intel_hdmi->hdmi_reg);
  844. temp |= SDVO_ENABLE;
  845. if (pipe_config->has_audio)
  846. temp |= SDVO_AUDIO_ENABLE;
  847. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  848. POSTING_READ(intel_hdmi->hdmi_reg);
  849. if (pipe_config->has_audio)
  850. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  851. }
  852. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  853. struct intel_crtc_state *pipe_config,
  854. struct drm_connector_state *conn_state)
  855. {
  856. struct drm_device *dev = encoder->base.dev;
  857. struct drm_i915_private *dev_priv = to_i915(dev);
  858. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  859. u32 temp;
  860. temp = I915_READ(intel_hdmi->hdmi_reg);
  861. temp |= SDVO_ENABLE;
  862. if (pipe_config->has_audio)
  863. temp |= SDVO_AUDIO_ENABLE;
  864. /*
  865. * HW workaround, need to write this twice for issue
  866. * that may result in first write getting masked.
  867. */
  868. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  869. POSTING_READ(intel_hdmi->hdmi_reg);
  870. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  871. POSTING_READ(intel_hdmi->hdmi_reg);
  872. /*
  873. * HW workaround, need to toggle enable bit off and on
  874. * for 12bpc with pixel repeat.
  875. *
  876. * FIXME: BSpec says this should be done at the end of
  877. * of the modeset sequence, so not sure if this isn't too soon.
  878. */
  879. if (pipe_config->pipe_bpp > 24 &&
  880. pipe_config->pixel_multiplier > 1) {
  881. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  882. POSTING_READ(intel_hdmi->hdmi_reg);
  883. /*
  884. * HW workaround, need to write this twice for issue
  885. * that may result in first write getting masked.
  886. */
  887. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  888. POSTING_READ(intel_hdmi->hdmi_reg);
  889. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  890. POSTING_READ(intel_hdmi->hdmi_reg);
  891. }
  892. if (pipe_config->has_audio)
  893. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  894. }
  895. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  896. struct intel_crtc_state *pipe_config,
  897. struct drm_connector_state *conn_state)
  898. {
  899. struct drm_device *dev = encoder->base.dev;
  900. struct drm_i915_private *dev_priv = to_i915(dev);
  901. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  902. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  903. enum pipe pipe = crtc->pipe;
  904. u32 temp;
  905. temp = I915_READ(intel_hdmi->hdmi_reg);
  906. temp |= SDVO_ENABLE;
  907. if (pipe_config->has_audio)
  908. temp |= SDVO_AUDIO_ENABLE;
  909. /*
  910. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  911. *
  912. * The procedure for 12bpc is as follows:
  913. * 1. disable HDMI clock gating
  914. * 2. enable HDMI with 8bpc
  915. * 3. enable HDMI with 12bpc
  916. * 4. enable HDMI clock gating
  917. */
  918. if (pipe_config->pipe_bpp > 24) {
  919. I915_WRITE(TRANS_CHICKEN1(pipe),
  920. I915_READ(TRANS_CHICKEN1(pipe)) |
  921. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  922. temp &= ~SDVO_COLOR_FORMAT_MASK;
  923. temp |= SDVO_COLOR_FORMAT_8bpc;
  924. }
  925. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  926. POSTING_READ(intel_hdmi->hdmi_reg);
  927. if (pipe_config->pipe_bpp > 24) {
  928. temp &= ~SDVO_COLOR_FORMAT_MASK;
  929. temp |= HDMI_COLOR_FORMAT_12bpc;
  930. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  931. POSTING_READ(intel_hdmi->hdmi_reg);
  932. I915_WRITE(TRANS_CHICKEN1(pipe),
  933. I915_READ(TRANS_CHICKEN1(pipe)) &
  934. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  935. }
  936. if (pipe_config->has_audio)
  937. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  938. }
  939. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  940. struct intel_crtc_state *pipe_config,
  941. struct drm_connector_state *conn_state)
  942. {
  943. }
  944. static void intel_disable_hdmi(struct intel_encoder *encoder,
  945. struct intel_crtc_state *old_crtc_state,
  946. struct drm_connector_state *old_conn_state)
  947. {
  948. struct drm_device *dev = encoder->base.dev;
  949. struct drm_i915_private *dev_priv = to_i915(dev);
  950. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  951. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  952. u32 temp;
  953. temp = I915_READ(intel_hdmi->hdmi_reg);
  954. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  955. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  956. POSTING_READ(intel_hdmi->hdmi_reg);
  957. /*
  958. * HW workaround for IBX, we need to move the port
  959. * to transcoder A after disabling it to allow the
  960. * matching DP port to be enabled on transcoder A.
  961. */
  962. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  963. /*
  964. * We get CPU/PCH FIFO underruns on the other pipe when
  965. * doing the workaround. Sweep them under the rug.
  966. */
  967. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  968. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  969. temp &= ~SDVO_PIPE_B_SELECT;
  970. temp |= SDVO_ENABLE;
  971. /*
  972. * HW workaround, need to write this twice for issue
  973. * that may result in first write getting masked.
  974. */
  975. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  976. POSTING_READ(intel_hdmi->hdmi_reg);
  977. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  978. POSTING_READ(intel_hdmi->hdmi_reg);
  979. temp &= ~SDVO_ENABLE;
  980. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  981. POSTING_READ(intel_hdmi->hdmi_reg);
  982. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  983. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  984. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  985. }
  986. intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state);
  987. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  988. }
  989. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  990. struct intel_crtc_state *old_crtc_state,
  991. struct drm_connector_state *old_conn_state)
  992. {
  993. if (old_crtc_state->has_audio)
  994. intel_audio_codec_disable(encoder);
  995. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  996. }
  997. static void pch_disable_hdmi(struct intel_encoder *encoder,
  998. struct intel_crtc_state *old_crtc_state,
  999. struct drm_connector_state *old_conn_state)
  1000. {
  1001. if (old_crtc_state->has_audio)
  1002. intel_audio_codec_disable(encoder);
  1003. }
  1004. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  1005. struct intel_crtc_state *old_crtc_state,
  1006. struct drm_connector_state *old_conn_state)
  1007. {
  1008. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1009. }
  1010. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  1011. {
  1012. if (IS_G4X(dev_priv))
  1013. return 165000;
  1014. else if (IS_GEMINILAKE(dev_priv))
  1015. return 594000;
  1016. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  1017. return 300000;
  1018. else
  1019. return 225000;
  1020. }
  1021. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1022. bool respect_downstream_limits,
  1023. bool force_dvi)
  1024. {
  1025. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1026. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  1027. if (respect_downstream_limits) {
  1028. struct intel_connector *connector = hdmi->attached_connector;
  1029. const struct drm_display_info *info = &connector->base.display_info;
  1030. if (hdmi->dp_dual_mode.max_tmds_clock)
  1031. max_tmds_clock = min(max_tmds_clock,
  1032. hdmi->dp_dual_mode.max_tmds_clock);
  1033. if (info->max_tmds_clock)
  1034. max_tmds_clock = min(max_tmds_clock,
  1035. info->max_tmds_clock);
  1036. else if (!hdmi->has_hdmi_sink || force_dvi)
  1037. max_tmds_clock = min(max_tmds_clock, 165000);
  1038. }
  1039. return max_tmds_clock;
  1040. }
  1041. static enum drm_mode_status
  1042. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1043. int clock, bool respect_downstream_limits,
  1044. bool force_dvi)
  1045. {
  1046. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1047. if (clock < 25000)
  1048. return MODE_CLOCK_LOW;
  1049. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
  1050. return MODE_CLOCK_HIGH;
  1051. /* BXT DPLL can't generate 223-240 MHz */
  1052. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1053. return MODE_CLOCK_RANGE;
  1054. /* CHV DPLL can't generate 216-240 MHz */
  1055. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1056. return MODE_CLOCK_RANGE;
  1057. return MODE_OK;
  1058. }
  1059. static enum drm_mode_status
  1060. intel_hdmi_mode_valid(struct drm_connector *connector,
  1061. struct drm_display_mode *mode)
  1062. {
  1063. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1064. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1065. struct drm_i915_private *dev_priv = to_i915(dev);
  1066. enum drm_mode_status status;
  1067. int clock;
  1068. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1069. bool force_dvi =
  1070. READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
  1071. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1072. return MODE_NO_DBLESCAN;
  1073. clock = mode->clock;
  1074. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1075. clock *= 2;
  1076. if (clock > max_dotclk)
  1077. return MODE_CLOCK_HIGH;
  1078. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1079. clock *= 2;
  1080. if (drm_mode_is_420_only(&connector->display_info, mode))
  1081. clock /= 2;
  1082. /* check if we can do 8bpc */
  1083. status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
  1084. /* if we can't do 8bpc we may still be able to do 12bpc */
  1085. if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
  1086. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
  1087. return status;
  1088. }
  1089. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1090. {
  1091. struct drm_i915_private *dev_priv =
  1092. to_i915(crtc_state->base.crtc->dev);
  1093. struct drm_atomic_state *state = crtc_state->base.state;
  1094. struct drm_connector_state *connector_state;
  1095. struct drm_connector *connector;
  1096. int i;
  1097. if (HAS_GMCH_DISPLAY(dev_priv))
  1098. return false;
  1099. /*
  1100. * HDMI 12bpc affects the clocks, so it's only possible
  1101. * when not cloning with other encoder types.
  1102. */
  1103. if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
  1104. return false;
  1105. for_each_new_connector_in_state(state, connector, connector_state, i) {
  1106. const struct drm_display_info *info = &connector->display_info;
  1107. if (connector_state->crtc != crtc_state->base.crtc)
  1108. continue;
  1109. if (crtc_state->ycbcr420) {
  1110. const struct drm_hdmi_info *hdmi = &info->hdmi;
  1111. if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
  1112. return false;
  1113. } else {
  1114. if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
  1115. return false;
  1116. }
  1117. }
  1118. /* Display Wa #1139 */
  1119. if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
  1120. crtc_state->base.adjusted_mode.htotal > 5460)
  1121. return false;
  1122. return true;
  1123. }
  1124. static bool
  1125. intel_hdmi_ycbcr420_config(struct drm_connector *connector,
  1126. struct intel_crtc_state *config,
  1127. int *clock_12bpc, int *clock_8bpc)
  1128. {
  1129. struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
  1130. if (!connector->ycbcr_420_allowed) {
  1131. DRM_ERROR("Platform doesn't support YCBCR420 output\n");
  1132. return false;
  1133. }
  1134. /* YCBCR420 TMDS rate requirement is half the pixel clock */
  1135. config->port_clock /= 2;
  1136. *clock_12bpc /= 2;
  1137. *clock_8bpc /= 2;
  1138. config->ycbcr420 = true;
  1139. /* YCBCR 420 output conversion needs a scaler */
  1140. if (skl_update_scaler_crtc(config)) {
  1141. DRM_DEBUG_KMS("Scaler allocation for output failed\n");
  1142. return false;
  1143. }
  1144. intel_pch_panel_fitting(intel_crtc, config,
  1145. DRM_MODE_SCALE_FULLSCREEN);
  1146. return true;
  1147. }
  1148. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1149. struct intel_crtc_state *pipe_config,
  1150. struct drm_connector_state *conn_state)
  1151. {
  1152. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1153. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1154. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1155. struct drm_connector *connector = conn_state->connector;
  1156. struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
  1157. struct intel_digital_connector_state *intel_conn_state =
  1158. to_intel_digital_connector_state(conn_state);
  1159. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1160. int clock_12bpc = clock_8bpc * 3 / 2;
  1161. int desired_bpp;
  1162. bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
  1163. pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
  1164. if (pipe_config->has_hdmi_sink)
  1165. pipe_config->has_infoframe = true;
  1166. if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1167. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1168. pipe_config->limited_color_range =
  1169. pipe_config->has_hdmi_sink &&
  1170. drm_default_rgb_quant_range(adjusted_mode) ==
  1171. HDMI_QUANTIZATION_RANGE_LIMITED;
  1172. } else {
  1173. pipe_config->limited_color_range =
  1174. intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
  1175. }
  1176. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1177. pipe_config->pixel_multiplier = 2;
  1178. clock_8bpc *= 2;
  1179. clock_12bpc *= 2;
  1180. }
  1181. if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
  1182. if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
  1183. &clock_12bpc, &clock_8bpc)) {
  1184. DRM_ERROR("Can't support YCBCR420 output\n");
  1185. return false;
  1186. }
  1187. }
  1188. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1189. pipe_config->has_pch_encoder = true;
  1190. if (pipe_config->has_hdmi_sink) {
  1191. if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
  1192. pipe_config->has_audio = intel_hdmi->has_audio;
  1193. else
  1194. pipe_config->has_audio =
  1195. intel_conn_state->force_audio == HDMI_AUDIO_ON;
  1196. }
  1197. /*
  1198. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1199. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1200. * outputs. We also need to check that the higher clock still fits
  1201. * within limits.
  1202. */
  1203. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && !force_dvi &&
  1204. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK &&
  1205. hdmi_12bpc_possible(pipe_config)) {
  1206. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1207. desired_bpp = 12*3;
  1208. /* Need to adjust the port link by 1.5x for 12bpc. */
  1209. pipe_config->port_clock = clock_12bpc;
  1210. } else {
  1211. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1212. desired_bpp = 8*3;
  1213. pipe_config->port_clock = clock_8bpc;
  1214. }
  1215. if (!pipe_config->bw_constrained) {
  1216. DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
  1217. pipe_config->pipe_bpp = desired_bpp;
  1218. }
  1219. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1220. false, force_dvi) != MODE_OK) {
  1221. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1222. return false;
  1223. }
  1224. /* Set user selected PAR to incoming mode's member */
  1225. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1226. pipe_config->lane_count = 4;
  1227. if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
  1228. if (scdc->scrambling.low_rates)
  1229. pipe_config->hdmi_scrambling = true;
  1230. if (pipe_config->port_clock > 340000) {
  1231. pipe_config->hdmi_scrambling = true;
  1232. pipe_config->hdmi_high_tmds_clock_ratio = true;
  1233. }
  1234. }
  1235. return true;
  1236. }
  1237. static void
  1238. intel_hdmi_unset_edid(struct drm_connector *connector)
  1239. {
  1240. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1241. intel_hdmi->has_hdmi_sink = false;
  1242. intel_hdmi->has_audio = false;
  1243. intel_hdmi->rgb_quant_range_selectable = false;
  1244. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1245. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1246. kfree(to_intel_connector(connector)->detect_edid);
  1247. to_intel_connector(connector)->detect_edid = NULL;
  1248. }
  1249. static void
  1250. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1251. {
  1252. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1253. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1254. enum port port = hdmi_to_dig_port(hdmi)->port;
  1255. struct i2c_adapter *adapter =
  1256. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1257. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1258. /*
  1259. * Type 1 DVI adaptors are not required to implement any
  1260. * registers, so we can't always detect their presence.
  1261. * Ideally we should be able to check the state of the
  1262. * CONFIG1 pin, but no such luck on our hardware.
  1263. *
  1264. * The only method left to us is to check the VBT to see
  1265. * if the port is a dual mode capable DP port. But let's
  1266. * only do that when we sucesfully read the EDID, to avoid
  1267. * confusing log messages about DP dual mode adaptors when
  1268. * there's nothing connected to the port.
  1269. */
  1270. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1271. if (has_edid &&
  1272. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1273. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1274. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1275. } else {
  1276. type = DRM_DP_DUAL_MODE_NONE;
  1277. }
  1278. }
  1279. if (type == DRM_DP_DUAL_MODE_NONE)
  1280. return;
  1281. hdmi->dp_dual_mode.type = type;
  1282. hdmi->dp_dual_mode.max_tmds_clock =
  1283. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1284. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1285. drm_dp_get_dual_mode_type_name(type),
  1286. hdmi->dp_dual_mode.max_tmds_clock);
  1287. }
  1288. static bool
  1289. intel_hdmi_set_edid(struct drm_connector *connector)
  1290. {
  1291. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1292. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1293. struct edid *edid;
  1294. bool connected = false;
  1295. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1296. edid = drm_get_edid(connector,
  1297. intel_gmbus_get_adapter(dev_priv,
  1298. intel_hdmi->ddc_bus));
  1299. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1300. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1301. to_intel_connector(connector)->detect_edid = edid;
  1302. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1303. intel_hdmi->rgb_quant_range_selectable =
  1304. drm_rgb_quant_range_selectable(edid);
  1305. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1306. intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
  1307. connected = true;
  1308. }
  1309. return connected;
  1310. }
  1311. static enum drm_connector_status
  1312. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1313. {
  1314. enum drm_connector_status status;
  1315. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1316. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1317. connector->base.id, connector->name);
  1318. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1319. intel_hdmi_unset_edid(connector);
  1320. if (intel_hdmi_set_edid(connector)) {
  1321. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1322. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1323. status = connector_status_connected;
  1324. } else
  1325. status = connector_status_disconnected;
  1326. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1327. return status;
  1328. }
  1329. static void
  1330. intel_hdmi_force(struct drm_connector *connector)
  1331. {
  1332. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1333. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1334. connector->base.id, connector->name);
  1335. intel_hdmi_unset_edid(connector);
  1336. if (connector->status != connector_status_connected)
  1337. return;
  1338. intel_hdmi_set_edid(connector);
  1339. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1340. }
  1341. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1342. {
  1343. struct edid *edid;
  1344. edid = to_intel_connector(connector)->detect_edid;
  1345. if (edid == NULL)
  1346. return 0;
  1347. return intel_connector_update_modes(connector, edid);
  1348. }
  1349. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1350. struct intel_crtc_state *pipe_config,
  1351. struct drm_connector_state *conn_state)
  1352. {
  1353. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1354. intel_hdmi_prepare(encoder, pipe_config);
  1355. intel_hdmi->set_infoframes(&encoder->base,
  1356. pipe_config->has_hdmi_sink,
  1357. pipe_config, conn_state);
  1358. }
  1359. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1360. struct intel_crtc_state *pipe_config,
  1361. struct drm_connector_state *conn_state)
  1362. {
  1363. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1364. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1365. struct drm_device *dev = encoder->base.dev;
  1366. struct drm_i915_private *dev_priv = to_i915(dev);
  1367. vlv_phy_pre_encoder_enable(encoder);
  1368. /* HDMI 1.0V-2dB */
  1369. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1370. 0x2b247878);
  1371. intel_hdmi->set_infoframes(&encoder->base,
  1372. pipe_config->has_hdmi_sink,
  1373. pipe_config, conn_state);
  1374. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1375. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1376. }
  1377. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1378. struct intel_crtc_state *pipe_config,
  1379. struct drm_connector_state *conn_state)
  1380. {
  1381. intel_hdmi_prepare(encoder, pipe_config);
  1382. vlv_phy_pre_pll_enable(encoder);
  1383. }
  1384. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1385. struct intel_crtc_state *pipe_config,
  1386. struct drm_connector_state *conn_state)
  1387. {
  1388. intel_hdmi_prepare(encoder, pipe_config);
  1389. chv_phy_pre_pll_enable(encoder);
  1390. }
  1391. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1392. struct intel_crtc_state *old_crtc_state,
  1393. struct drm_connector_state *old_conn_state)
  1394. {
  1395. chv_phy_post_pll_disable(encoder);
  1396. }
  1397. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1398. struct intel_crtc_state *old_crtc_state,
  1399. struct drm_connector_state *old_conn_state)
  1400. {
  1401. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1402. vlv_phy_reset_lanes(encoder);
  1403. }
  1404. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1405. struct intel_crtc_state *old_crtc_state,
  1406. struct drm_connector_state *old_conn_state)
  1407. {
  1408. struct drm_device *dev = encoder->base.dev;
  1409. struct drm_i915_private *dev_priv = to_i915(dev);
  1410. mutex_lock(&dev_priv->sb_lock);
  1411. /* Assert data lane reset */
  1412. chv_data_lane_soft_reset(encoder, true);
  1413. mutex_unlock(&dev_priv->sb_lock);
  1414. }
  1415. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1416. struct intel_crtc_state *pipe_config,
  1417. struct drm_connector_state *conn_state)
  1418. {
  1419. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1420. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1421. struct drm_device *dev = encoder->base.dev;
  1422. struct drm_i915_private *dev_priv = to_i915(dev);
  1423. chv_phy_pre_encoder_enable(encoder);
  1424. /* FIXME: Program the support xxx V-dB */
  1425. /* Use 800mV-0dB */
  1426. chv_set_phy_signal_level(encoder, 128, 102, false);
  1427. intel_hdmi->set_infoframes(&encoder->base,
  1428. pipe_config->has_hdmi_sink,
  1429. pipe_config, conn_state);
  1430. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1431. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1432. /* Second common lane will stay alive on its own now */
  1433. chv_phy_release_cl2_override(encoder);
  1434. }
  1435. static void intel_hdmi_destroy(struct drm_connector *connector)
  1436. {
  1437. kfree(to_intel_connector(connector)->detect_edid);
  1438. drm_connector_cleanup(connector);
  1439. kfree(connector);
  1440. }
  1441. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1442. .detect = intel_hdmi_detect,
  1443. .force = intel_hdmi_force,
  1444. .fill_modes = drm_helper_probe_single_connector_modes,
  1445. .atomic_get_property = intel_digital_connector_atomic_get_property,
  1446. .atomic_set_property = intel_digital_connector_atomic_set_property,
  1447. .late_register = intel_connector_register,
  1448. .early_unregister = intel_connector_unregister,
  1449. .destroy = intel_hdmi_destroy,
  1450. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1451. .atomic_duplicate_state = intel_digital_connector_duplicate_state,
  1452. };
  1453. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1454. .get_modes = intel_hdmi_get_modes,
  1455. .mode_valid = intel_hdmi_mode_valid,
  1456. .atomic_check = intel_digital_connector_atomic_check,
  1457. };
  1458. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1459. .destroy = intel_encoder_destroy,
  1460. };
  1461. static void
  1462. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1463. {
  1464. intel_attach_force_audio_property(connector);
  1465. intel_attach_broadcast_rgb_property(connector);
  1466. intel_attach_aspect_ratio_property(connector);
  1467. connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1468. }
  1469. /*
  1470. * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
  1471. * @encoder: intel_encoder
  1472. * @connector: drm_connector
  1473. * @high_tmds_clock_ratio = bool to indicate if the function needs to set
  1474. * or reset the high tmds clock ratio for scrambling
  1475. * @scrambling: bool to Indicate if the function needs to set or reset
  1476. * sink scrambling
  1477. *
  1478. * This function handles scrambling on HDMI 2.0 capable sinks.
  1479. * If required clock rate is > 340 Mhz && scrambling is supported by sink
  1480. * it enables scrambling. This should be called before enabling the HDMI
  1481. * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
  1482. * detect a scrambled clock within 100 ms.
  1483. */
  1484. void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
  1485. struct drm_connector *connector,
  1486. bool high_tmds_clock_ratio,
  1487. bool scrambling)
  1488. {
  1489. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1490. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1491. struct drm_scrambling *sink_scrambling =
  1492. &connector->display_info.hdmi.scdc.scrambling;
  1493. struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
  1494. intel_hdmi->ddc_bus);
  1495. bool ret;
  1496. if (!sink_scrambling->supported)
  1497. return;
  1498. DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
  1499. encoder->base.name, connector->name);
  1500. /* Set TMDS bit clock ratio to 1/40 or 1/10 */
  1501. ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
  1502. if (!ret) {
  1503. DRM_ERROR("Set TMDS ratio failed\n");
  1504. return;
  1505. }
  1506. /* Enable/disable sink scrambling */
  1507. ret = drm_scdc_set_scrambling(adptr, scrambling);
  1508. if (!ret) {
  1509. DRM_ERROR("Set sink scrambling failed\n");
  1510. return;
  1511. }
  1512. DRM_DEBUG_KMS("sink scrambling handled\n");
  1513. }
  1514. static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1515. {
  1516. u8 ddc_pin;
  1517. switch (port) {
  1518. case PORT_B:
  1519. ddc_pin = GMBUS_PIN_DPB;
  1520. break;
  1521. case PORT_C:
  1522. ddc_pin = GMBUS_PIN_DPC;
  1523. break;
  1524. case PORT_D:
  1525. ddc_pin = GMBUS_PIN_DPD_CHV;
  1526. break;
  1527. default:
  1528. MISSING_CASE(port);
  1529. ddc_pin = GMBUS_PIN_DPB;
  1530. break;
  1531. }
  1532. return ddc_pin;
  1533. }
  1534. static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1535. {
  1536. u8 ddc_pin;
  1537. switch (port) {
  1538. case PORT_B:
  1539. ddc_pin = GMBUS_PIN_1_BXT;
  1540. break;
  1541. case PORT_C:
  1542. ddc_pin = GMBUS_PIN_2_BXT;
  1543. break;
  1544. default:
  1545. MISSING_CASE(port);
  1546. ddc_pin = GMBUS_PIN_1_BXT;
  1547. break;
  1548. }
  1549. return ddc_pin;
  1550. }
  1551. static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1552. enum port port)
  1553. {
  1554. u8 ddc_pin;
  1555. switch (port) {
  1556. case PORT_B:
  1557. ddc_pin = GMBUS_PIN_1_BXT;
  1558. break;
  1559. case PORT_C:
  1560. ddc_pin = GMBUS_PIN_2_BXT;
  1561. break;
  1562. case PORT_D:
  1563. ddc_pin = GMBUS_PIN_4_CNP;
  1564. break;
  1565. default:
  1566. MISSING_CASE(port);
  1567. ddc_pin = GMBUS_PIN_1_BXT;
  1568. break;
  1569. }
  1570. return ddc_pin;
  1571. }
  1572. static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1573. enum port port)
  1574. {
  1575. u8 ddc_pin;
  1576. switch (port) {
  1577. case PORT_B:
  1578. ddc_pin = GMBUS_PIN_DPB;
  1579. break;
  1580. case PORT_C:
  1581. ddc_pin = GMBUS_PIN_DPC;
  1582. break;
  1583. case PORT_D:
  1584. ddc_pin = GMBUS_PIN_DPD;
  1585. break;
  1586. default:
  1587. MISSING_CASE(port);
  1588. ddc_pin = GMBUS_PIN_DPB;
  1589. break;
  1590. }
  1591. return ddc_pin;
  1592. }
  1593. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1594. enum port port)
  1595. {
  1596. const struct ddi_vbt_port_info *info =
  1597. &dev_priv->vbt.ddi_port_info[port];
  1598. u8 ddc_pin;
  1599. if (info->alternate_ddc_pin) {
  1600. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1601. info->alternate_ddc_pin, port_name(port));
  1602. return info->alternate_ddc_pin;
  1603. }
  1604. if (IS_CHERRYVIEW(dev_priv))
  1605. ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
  1606. else if (IS_GEN9_LP(dev_priv))
  1607. ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
  1608. else if (HAS_PCH_CNP(dev_priv))
  1609. ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
  1610. else
  1611. ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
  1612. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1613. ddc_pin, port_name(port));
  1614. return ddc_pin;
  1615. }
  1616. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1617. struct intel_connector *intel_connector)
  1618. {
  1619. struct drm_connector *connector = &intel_connector->base;
  1620. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1621. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1622. struct drm_device *dev = intel_encoder->base.dev;
  1623. struct drm_i915_private *dev_priv = to_i915(dev);
  1624. enum port port = intel_dig_port->port;
  1625. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1626. port_name(port));
  1627. if (WARN(intel_dig_port->max_lanes < 4,
  1628. "Not enough lanes (%d) for HDMI on port %c\n",
  1629. intel_dig_port->max_lanes, port_name(port)))
  1630. return;
  1631. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1632. DRM_MODE_CONNECTOR_HDMIA);
  1633. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1634. connector->interlace_allowed = 1;
  1635. connector->doublescan_allowed = 0;
  1636. connector->stereo_allowed = 1;
  1637. if (IS_GEMINILAKE(dev_priv))
  1638. connector->ycbcr_420_allowed = true;
  1639. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1640. if (WARN_ON(port == PORT_A))
  1641. return;
  1642. intel_encoder->hpd_pin = intel_hpd_pin(port);
  1643. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1644. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1645. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1646. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1647. } else if (IS_G4X(dev_priv)) {
  1648. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1649. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1650. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1651. } else if (HAS_DDI(dev_priv)) {
  1652. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1653. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1654. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1655. } else if (HAS_PCH_IBX(dev_priv)) {
  1656. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1657. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1658. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1659. } else {
  1660. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1661. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1662. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1663. }
  1664. if (HAS_DDI(dev_priv))
  1665. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1666. else
  1667. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1668. intel_hdmi_add_properties(intel_hdmi, connector);
  1669. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1670. intel_hdmi->attached_connector = intel_connector;
  1671. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1672. * 0xd. Failure to do so will result in spurious interrupts being
  1673. * generated on the port when a cable is not attached.
  1674. */
  1675. if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
  1676. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1677. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1678. }
  1679. }
  1680. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  1681. i915_reg_t hdmi_reg, enum port port)
  1682. {
  1683. struct intel_digital_port *intel_dig_port;
  1684. struct intel_encoder *intel_encoder;
  1685. struct intel_connector *intel_connector;
  1686. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1687. if (!intel_dig_port)
  1688. return;
  1689. intel_connector = intel_connector_alloc();
  1690. if (!intel_connector) {
  1691. kfree(intel_dig_port);
  1692. return;
  1693. }
  1694. intel_encoder = &intel_dig_port->base;
  1695. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  1696. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  1697. "HDMI %c", port_name(port));
  1698. intel_encoder->compute_config = intel_hdmi_compute_config;
  1699. if (HAS_PCH_SPLIT(dev_priv)) {
  1700. intel_encoder->disable = pch_disable_hdmi;
  1701. intel_encoder->post_disable = pch_post_disable_hdmi;
  1702. } else {
  1703. intel_encoder->disable = g4x_disable_hdmi;
  1704. }
  1705. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1706. intel_encoder->get_config = intel_hdmi_get_config;
  1707. if (IS_CHERRYVIEW(dev_priv)) {
  1708. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1709. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1710. intel_encoder->enable = vlv_enable_hdmi;
  1711. intel_encoder->post_disable = chv_hdmi_post_disable;
  1712. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1713. } else if (IS_VALLEYVIEW(dev_priv)) {
  1714. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1715. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1716. intel_encoder->enable = vlv_enable_hdmi;
  1717. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1718. } else {
  1719. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1720. if (HAS_PCH_CPT(dev_priv))
  1721. intel_encoder->enable = cpt_enable_hdmi;
  1722. else if (HAS_PCH_IBX(dev_priv))
  1723. intel_encoder->enable = ibx_enable_hdmi;
  1724. else
  1725. intel_encoder->enable = g4x_enable_hdmi;
  1726. }
  1727. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1728. intel_encoder->power_domain = intel_port_to_power_domain(port);
  1729. intel_encoder->port = port;
  1730. if (IS_CHERRYVIEW(dev_priv)) {
  1731. if (port == PORT_D)
  1732. intel_encoder->crtc_mask = 1 << 2;
  1733. else
  1734. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1735. } else {
  1736. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1737. }
  1738. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1739. /*
  1740. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1741. * to work on real hardware. And since g4x can send infoframes to
  1742. * only one port anyway, nothing is lost by allowing it.
  1743. */
  1744. if (IS_G4X(dev_priv))
  1745. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1746. intel_dig_port->port = port;
  1747. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1748. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1749. intel_dig_port->max_lanes = 4;
  1750. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1751. }