intel_dsi.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Author: Jani Nikula <jani.nikula@intel.com>
  24. */
  25. #include <drm/drmP.h>
  26. #include <drm/drm_atomic_helper.h>
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_edid.h>
  29. #include <drm/i915_drm.h>
  30. #include <drm/drm_mipi_dsi.h>
  31. #include <linux/slab.h>
  32. #include <linux/gpio/consumer.h>
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include "intel_dsi.h"
  36. /* return pixels in terms of txbyteclkhs */
  37. static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
  38. u16 burst_mode_ratio)
  39. {
  40. return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
  41. 8 * 100), lane_count);
  42. }
  43. /* return pixels equvalent to txbyteclkhs */
  44. static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
  45. u16 burst_mode_ratio)
  46. {
  47. return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
  48. (bpp * burst_mode_ratio));
  49. }
  50. enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
  51. {
  52. /* It just so happens the VBT matches register contents. */
  53. switch (fmt) {
  54. case VID_MODE_FORMAT_RGB888:
  55. return MIPI_DSI_FMT_RGB888;
  56. case VID_MODE_FORMAT_RGB666:
  57. return MIPI_DSI_FMT_RGB666;
  58. case VID_MODE_FORMAT_RGB666_PACKED:
  59. return MIPI_DSI_FMT_RGB666_PACKED;
  60. case VID_MODE_FORMAT_RGB565:
  61. return MIPI_DSI_FMT_RGB565;
  62. default:
  63. MISSING_CASE(fmt);
  64. return MIPI_DSI_FMT_RGB666;
  65. }
  66. }
  67. void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
  68. {
  69. struct drm_encoder *encoder = &intel_dsi->base.base;
  70. struct drm_device *dev = encoder->dev;
  71. struct drm_i915_private *dev_priv = to_i915(dev);
  72. u32 mask;
  73. mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
  74. LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
  75. if (intel_wait_for_register(dev_priv,
  76. MIPI_GEN_FIFO_STAT(port), mask, mask,
  77. 100))
  78. DRM_ERROR("DPI FIFOs are not empty\n");
  79. }
  80. static void write_data(struct drm_i915_private *dev_priv,
  81. i915_reg_t reg,
  82. const u8 *data, u32 len)
  83. {
  84. u32 i, j;
  85. for (i = 0; i < len; i += 4) {
  86. u32 val = 0;
  87. for (j = 0; j < min_t(u32, len - i, 4); j++)
  88. val |= *data++ << 8 * j;
  89. I915_WRITE(reg, val);
  90. }
  91. }
  92. static void read_data(struct drm_i915_private *dev_priv,
  93. i915_reg_t reg,
  94. u8 *data, u32 len)
  95. {
  96. u32 i, j;
  97. for (i = 0; i < len; i += 4) {
  98. u32 val = I915_READ(reg);
  99. for (j = 0; j < min_t(u32, len - i, 4); j++)
  100. *data++ = val >> 8 * j;
  101. }
  102. }
  103. static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
  104. const struct mipi_dsi_msg *msg)
  105. {
  106. struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
  107. struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
  108. struct drm_i915_private *dev_priv = to_i915(dev);
  109. enum port port = intel_dsi_host->port;
  110. struct mipi_dsi_packet packet;
  111. ssize_t ret;
  112. const u8 *header, *data;
  113. i915_reg_t data_reg, ctrl_reg;
  114. u32 data_mask, ctrl_mask;
  115. ret = mipi_dsi_create_packet(&packet, msg);
  116. if (ret < 0)
  117. return ret;
  118. header = packet.header;
  119. data = packet.payload;
  120. if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
  121. data_reg = MIPI_LP_GEN_DATA(port);
  122. data_mask = LP_DATA_FIFO_FULL;
  123. ctrl_reg = MIPI_LP_GEN_CTRL(port);
  124. ctrl_mask = LP_CTRL_FIFO_FULL;
  125. } else {
  126. data_reg = MIPI_HS_GEN_DATA(port);
  127. data_mask = HS_DATA_FIFO_FULL;
  128. ctrl_reg = MIPI_HS_GEN_CTRL(port);
  129. ctrl_mask = HS_CTRL_FIFO_FULL;
  130. }
  131. /* note: this is never true for reads */
  132. if (packet.payload_length) {
  133. if (intel_wait_for_register(dev_priv,
  134. MIPI_GEN_FIFO_STAT(port),
  135. data_mask, 0,
  136. 50))
  137. DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
  138. write_data(dev_priv, data_reg, packet.payload,
  139. packet.payload_length);
  140. }
  141. if (msg->rx_len) {
  142. I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
  143. }
  144. if (intel_wait_for_register(dev_priv,
  145. MIPI_GEN_FIFO_STAT(port),
  146. ctrl_mask, 0,
  147. 50)) {
  148. DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
  149. }
  150. I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
  151. /* ->rx_len is set only for reads */
  152. if (msg->rx_len) {
  153. data_mask = GEN_READ_DATA_AVAIL;
  154. if (intel_wait_for_register(dev_priv,
  155. MIPI_INTR_STAT(port),
  156. data_mask, data_mask,
  157. 50))
  158. DRM_ERROR("Timeout waiting for read data.\n");
  159. read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
  160. }
  161. /* XXX: fix for reads and writes */
  162. return 4 + packet.payload_length;
  163. }
  164. static int intel_dsi_host_attach(struct mipi_dsi_host *host,
  165. struct mipi_dsi_device *dsi)
  166. {
  167. return 0;
  168. }
  169. static int intel_dsi_host_detach(struct mipi_dsi_host *host,
  170. struct mipi_dsi_device *dsi)
  171. {
  172. return 0;
  173. }
  174. static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
  175. .attach = intel_dsi_host_attach,
  176. .detach = intel_dsi_host_detach,
  177. .transfer = intel_dsi_host_transfer,
  178. };
  179. static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
  180. enum port port)
  181. {
  182. struct intel_dsi_host *host;
  183. struct mipi_dsi_device *device;
  184. host = kzalloc(sizeof(*host), GFP_KERNEL);
  185. if (!host)
  186. return NULL;
  187. host->base.ops = &intel_dsi_host_ops;
  188. host->intel_dsi = intel_dsi;
  189. host->port = port;
  190. /*
  191. * We should call mipi_dsi_host_register(&host->base) here, but we don't
  192. * have a host->dev, and we don't have OF stuff either. So just use the
  193. * dsi framework as a library and hope for the best. Create the dsi
  194. * devices by ourselves here too. Need to be careful though, because we
  195. * don't initialize any of the driver model devices here.
  196. */
  197. device = kzalloc(sizeof(*device), GFP_KERNEL);
  198. if (!device) {
  199. kfree(host);
  200. return NULL;
  201. }
  202. device->host = &host->base;
  203. host->device = device;
  204. return host;
  205. }
  206. /*
  207. * send a video mode command
  208. *
  209. * XXX: commands with data in MIPI_DPI_DATA?
  210. */
  211. static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
  212. enum port port)
  213. {
  214. struct drm_encoder *encoder = &intel_dsi->base.base;
  215. struct drm_device *dev = encoder->dev;
  216. struct drm_i915_private *dev_priv = to_i915(dev);
  217. u32 mask;
  218. /* XXX: pipe, hs */
  219. if (hs)
  220. cmd &= ~DPI_LP_MODE;
  221. else
  222. cmd |= DPI_LP_MODE;
  223. /* clear bit */
  224. I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
  225. /* XXX: old code skips write if control unchanged */
  226. if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
  227. DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
  228. I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
  229. mask = SPL_PKT_SENT_INTERRUPT;
  230. if (intel_wait_for_register(dev_priv,
  231. MIPI_INTR_STAT(port), mask, mask,
  232. 100))
  233. DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
  234. return 0;
  235. }
  236. static void band_gap_reset(struct drm_i915_private *dev_priv)
  237. {
  238. mutex_lock(&dev_priv->sb_lock);
  239. vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
  240. vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
  241. vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
  242. udelay(150);
  243. vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
  244. vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
  245. mutex_unlock(&dev_priv->sb_lock);
  246. }
  247. static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
  248. {
  249. return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
  250. }
  251. static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
  252. {
  253. return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
  254. }
  255. static bool intel_dsi_compute_config(struct intel_encoder *encoder,
  256. struct intel_crtc_state *pipe_config,
  257. struct drm_connector_state *conn_state)
  258. {
  259. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  260. struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
  261. base);
  262. struct intel_connector *intel_connector = intel_dsi->attached_connector;
  263. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  264. const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  265. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  266. int ret;
  267. DRM_DEBUG_KMS("\n");
  268. if (fixed_mode) {
  269. intel_fixed_panel_mode(fixed_mode, adjusted_mode);
  270. if (HAS_GMCH_DISPLAY(dev_priv))
  271. intel_gmch_panel_fitting(crtc, pipe_config,
  272. conn_state->scaling_mode);
  273. else
  274. intel_pch_panel_fitting(crtc, pipe_config,
  275. conn_state->scaling_mode);
  276. }
  277. /* DSI uses short packets for sync events, so clear mode flags for DSI */
  278. adjusted_mode->flags = 0;
  279. if (IS_GEN9_LP(dev_priv)) {
  280. /* Dual link goes to DSI transcoder A. */
  281. if (intel_dsi->ports == BIT(PORT_C))
  282. pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
  283. else
  284. pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
  285. }
  286. ret = intel_compute_dsi_pll(encoder, pipe_config);
  287. if (ret)
  288. return false;
  289. pipe_config->clock_set = true;
  290. return true;
  291. }
  292. static bool glk_dsi_enable_io(struct intel_encoder *encoder)
  293. {
  294. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  295. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  296. enum port port;
  297. u32 tmp;
  298. bool cold_boot = false;
  299. /* Set the MIPI mode
  300. * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
  301. * Power ON MIPI IO first and then write into IO reset and LP wake bits
  302. */
  303. for_each_dsi_port(port, intel_dsi->ports) {
  304. tmp = I915_READ(MIPI_CTRL(port));
  305. I915_WRITE(MIPI_CTRL(port), tmp | GLK_MIPIIO_ENABLE);
  306. }
  307. /* Put the IO into reset */
  308. tmp = I915_READ(MIPI_CTRL(PORT_A));
  309. tmp &= ~GLK_MIPIIO_RESET_RELEASED;
  310. I915_WRITE(MIPI_CTRL(PORT_A), tmp);
  311. /* Program LP Wake */
  312. for_each_dsi_port(port, intel_dsi->ports) {
  313. tmp = I915_READ(MIPI_CTRL(port));
  314. if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
  315. tmp &= ~GLK_LP_WAKE;
  316. else
  317. tmp |= GLK_LP_WAKE;
  318. I915_WRITE(MIPI_CTRL(port), tmp);
  319. }
  320. /* Wait for Pwr ACK */
  321. for_each_dsi_port(port, intel_dsi->ports) {
  322. if (intel_wait_for_register(dev_priv,
  323. MIPI_CTRL(port), GLK_MIPIIO_PORT_POWERED,
  324. GLK_MIPIIO_PORT_POWERED, 20))
  325. DRM_ERROR("MIPIO port is powergated\n");
  326. }
  327. /* Check for cold boot scenario */
  328. for_each_dsi_port(port, intel_dsi->ports) {
  329. cold_boot |= !(I915_READ(MIPI_DEVICE_READY(port)) &
  330. DEVICE_READY);
  331. }
  332. return cold_boot;
  333. }
  334. static void glk_dsi_device_ready(struct intel_encoder *encoder)
  335. {
  336. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  337. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  338. enum port port;
  339. u32 val;
  340. /* Wait for MIPI PHY status bit to set */
  341. for_each_dsi_port(port, intel_dsi->ports) {
  342. if (intel_wait_for_register(dev_priv,
  343. MIPI_CTRL(port), GLK_PHY_STATUS_PORT_READY,
  344. GLK_PHY_STATUS_PORT_READY, 20))
  345. DRM_ERROR("PHY is not ON\n");
  346. }
  347. /* Get IO out of reset */
  348. val = I915_READ(MIPI_CTRL(PORT_A));
  349. I915_WRITE(MIPI_CTRL(PORT_A), val | GLK_MIPIIO_RESET_RELEASED);
  350. /* Get IO out of Low power state*/
  351. for_each_dsi_port(port, intel_dsi->ports) {
  352. if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
  353. val = I915_READ(MIPI_DEVICE_READY(port));
  354. val &= ~ULPS_STATE_MASK;
  355. val |= DEVICE_READY;
  356. I915_WRITE(MIPI_DEVICE_READY(port), val);
  357. usleep_range(10, 15);
  358. } else {
  359. /* Enter ULPS */
  360. val = I915_READ(MIPI_DEVICE_READY(port));
  361. val &= ~ULPS_STATE_MASK;
  362. val |= (ULPS_STATE_ENTER | DEVICE_READY);
  363. I915_WRITE(MIPI_DEVICE_READY(port), val);
  364. /* Wait for ULPS active */
  365. if (intel_wait_for_register(dev_priv,
  366. MIPI_CTRL(port), GLK_ULPS_NOT_ACTIVE, 0, 20))
  367. DRM_ERROR("ULPS not active\n");
  368. /* Exit ULPS */
  369. val = I915_READ(MIPI_DEVICE_READY(port));
  370. val &= ~ULPS_STATE_MASK;
  371. val |= (ULPS_STATE_EXIT | DEVICE_READY);
  372. I915_WRITE(MIPI_DEVICE_READY(port), val);
  373. /* Enter Normal Mode */
  374. val = I915_READ(MIPI_DEVICE_READY(port));
  375. val &= ~ULPS_STATE_MASK;
  376. val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
  377. I915_WRITE(MIPI_DEVICE_READY(port), val);
  378. val = I915_READ(MIPI_CTRL(port));
  379. val &= ~GLK_LP_WAKE;
  380. I915_WRITE(MIPI_CTRL(port), val);
  381. }
  382. }
  383. /* Wait for Stop state */
  384. for_each_dsi_port(port, intel_dsi->ports) {
  385. if (intel_wait_for_register(dev_priv,
  386. MIPI_CTRL(port), GLK_DATA_LANE_STOP_STATE,
  387. GLK_DATA_LANE_STOP_STATE, 20))
  388. DRM_ERROR("Date lane not in STOP state\n");
  389. }
  390. /* Wait for AFE LATCH */
  391. for_each_dsi_port(port, intel_dsi->ports) {
  392. if (intel_wait_for_register(dev_priv,
  393. BXT_MIPI_PORT_CTRL(port), AFE_LATCHOUT,
  394. AFE_LATCHOUT, 20))
  395. DRM_ERROR("D-PHY not entering LP-11 state\n");
  396. }
  397. }
  398. static void bxt_dsi_device_ready(struct intel_encoder *encoder)
  399. {
  400. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  401. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  402. enum port port;
  403. u32 val;
  404. DRM_DEBUG_KMS("\n");
  405. /* Enable MIPI PHY transparent latch */
  406. for_each_dsi_port(port, intel_dsi->ports) {
  407. val = I915_READ(BXT_MIPI_PORT_CTRL(port));
  408. I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
  409. usleep_range(2000, 2500);
  410. }
  411. /* Clear ULPS and set device ready */
  412. for_each_dsi_port(port, intel_dsi->ports) {
  413. val = I915_READ(MIPI_DEVICE_READY(port));
  414. val &= ~ULPS_STATE_MASK;
  415. I915_WRITE(MIPI_DEVICE_READY(port), val);
  416. usleep_range(2000, 2500);
  417. val |= DEVICE_READY;
  418. I915_WRITE(MIPI_DEVICE_READY(port), val);
  419. }
  420. }
  421. static void vlv_dsi_device_ready(struct intel_encoder *encoder)
  422. {
  423. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  424. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  425. enum port port;
  426. u32 val;
  427. DRM_DEBUG_KMS("\n");
  428. mutex_lock(&dev_priv->sb_lock);
  429. /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
  430. * needed everytime after power gate */
  431. vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
  432. mutex_unlock(&dev_priv->sb_lock);
  433. /* bandgap reset is needed after everytime we do power gate */
  434. band_gap_reset(dev_priv);
  435. for_each_dsi_port(port, intel_dsi->ports) {
  436. I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
  437. usleep_range(2500, 3000);
  438. /* Enable MIPI PHY transparent latch
  439. * Common bit for both MIPI Port A & MIPI Port C
  440. * No similar bit in MIPI Port C reg
  441. */
  442. val = I915_READ(MIPI_PORT_CTRL(PORT_A));
  443. I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
  444. usleep_range(1000, 1500);
  445. I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
  446. usleep_range(2500, 3000);
  447. I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
  448. usleep_range(2500, 3000);
  449. }
  450. }
  451. static void intel_dsi_device_ready(struct intel_encoder *encoder)
  452. {
  453. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  454. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  455. vlv_dsi_device_ready(encoder);
  456. else if (IS_BROXTON(dev_priv))
  457. bxt_dsi_device_ready(encoder);
  458. else if (IS_GEMINILAKE(dev_priv))
  459. glk_dsi_device_ready(encoder);
  460. }
  461. static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
  462. {
  463. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  464. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  465. enum port port;
  466. u32 val;
  467. /* Enter ULPS */
  468. for_each_dsi_port(port, intel_dsi->ports) {
  469. val = I915_READ(MIPI_DEVICE_READY(port));
  470. val &= ~ULPS_STATE_MASK;
  471. val |= (ULPS_STATE_ENTER | DEVICE_READY);
  472. I915_WRITE(MIPI_DEVICE_READY(port), val);
  473. }
  474. /* Wait for MIPI PHY status bit to unset */
  475. for_each_dsi_port(port, intel_dsi->ports) {
  476. if (intel_wait_for_register(dev_priv,
  477. MIPI_CTRL(port),
  478. GLK_PHY_STATUS_PORT_READY, 0, 20))
  479. DRM_ERROR("PHY is not turning OFF\n");
  480. }
  481. /* Wait for Pwr ACK bit to unset */
  482. for_each_dsi_port(port, intel_dsi->ports) {
  483. if (intel_wait_for_register(dev_priv,
  484. MIPI_CTRL(port),
  485. GLK_MIPIIO_PORT_POWERED, 0, 20))
  486. DRM_ERROR("MIPI IO Port is not powergated\n");
  487. }
  488. }
  489. static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
  490. {
  491. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  492. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  493. enum port port;
  494. u32 tmp;
  495. /* Put the IO into reset */
  496. tmp = I915_READ(MIPI_CTRL(PORT_A));
  497. tmp &= ~GLK_MIPIIO_RESET_RELEASED;
  498. I915_WRITE(MIPI_CTRL(PORT_A), tmp);
  499. /* Wait for MIPI PHY status bit to unset */
  500. for_each_dsi_port(port, intel_dsi->ports) {
  501. if (intel_wait_for_register(dev_priv,
  502. MIPI_CTRL(port),
  503. GLK_PHY_STATUS_PORT_READY, 0, 20))
  504. DRM_ERROR("PHY is not turning OFF\n");
  505. }
  506. /* Clear MIPI mode */
  507. for_each_dsi_port(port, intel_dsi->ports) {
  508. tmp = I915_READ(MIPI_CTRL(port));
  509. tmp &= ~GLK_MIPIIO_ENABLE;
  510. I915_WRITE(MIPI_CTRL(port), tmp);
  511. }
  512. }
  513. static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
  514. {
  515. glk_dsi_enter_low_power_mode(encoder);
  516. glk_dsi_disable_mipi_io(encoder);
  517. }
  518. static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
  519. {
  520. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  521. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  522. enum port port;
  523. DRM_DEBUG_KMS("\n");
  524. for_each_dsi_port(port, intel_dsi->ports) {
  525. /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
  526. i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
  527. BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
  528. u32 val;
  529. I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
  530. ULPS_STATE_ENTER);
  531. usleep_range(2000, 2500);
  532. I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
  533. ULPS_STATE_EXIT);
  534. usleep_range(2000, 2500);
  535. I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
  536. ULPS_STATE_ENTER);
  537. usleep_range(2000, 2500);
  538. /*
  539. * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
  540. * Port A only. MIPI Port C has no similar bit for checking.
  541. */
  542. if ((IS_GEN9_LP(dev_priv) || port == PORT_A) &&
  543. intel_wait_for_register(dev_priv,
  544. port_ctrl, AFE_LATCHOUT, 0,
  545. 30))
  546. DRM_ERROR("DSI LP not going Low\n");
  547. /* Disable MIPI PHY transparent latch */
  548. val = I915_READ(port_ctrl);
  549. I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
  550. usleep_range(1000, 1500);
  551. I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
  552. usleep_range(2000, 2500);
  553. }
  554. }
  555. static void intel_dsi_port_enable(struct intel_encoder *encoder)
  556. {
  557. struct drm_device *dev = encoder->base.dev;
  558. struct drm_i915_private *dev_priv = to_i915(dev);
  559. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  560. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  561. enum port port;
  562. if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
  563. u32 temp;
  564. if (IS_GEN9_LP(dev_priv)) {
  565. for_each_dsi_port(port, intel_dsi->ports) {
  566. temp = I915_READ(MIPI_CTRL(port));
  567. temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
  568. intel_dsi->pixel_overlap <<
  569. BXT_PIXEL_OVERLAP_CNT_SHIFT;
  570. I915_WRITE(MIPI_CTRL(port), temp);
  571. }
  572. } else {
  573. temp = I915_READ(VLV_CHICKEN_3);
  574. temp &= ~PIXEL_OVERLAP_CNT_MASK |
  575. intel_dsi->pixel_overlap <<
  576. PIXEL_OVERLAP_CNT_SHIFT;
  577. I915_WRITE(VLV_CHICKEN_3, temp);
  578. }
  579. }
  580. for_each_dsi_port(port, intel_dsi->ports) {
  581. i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
  582. BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
  583. u32 temp;
  584. temp = I915_READ(port_ctrl);
  585. temp &= ~LANE_CONFIGURATION_MASK;
  586. temp &= ~DUAL_LINK_MODE_MASK;
  587. if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
  588. temp |= (intel_dsi->dual_link - 1)
  589. << DUAL_LINK_MODE_SHIFT;
  590. if (IS_BROXTON(dev_priv))
  591. temp |= LANE_CONFIGURATION_DUAL_LINK_A;
  592. else
  593. temp |= intel_crtc->pipe ?
  594. LANE_CONFIGURATION_DUAL_LINK_B :
  595. LANE_CONFIGURATION_DUAL_LINK_A;
  596. }
  597. /* assert ip_tg_enable signal */
  598. I915_WRITE(port_ctrl, temp | DPI_ENABLE);
  599. POSTING_READ(port_ctrl);
  600. }
  601. }
  602. static void intel_dsi_port_disable(struct intel_encoder *encoder)
  603. {
  604. struct drm_device *dev = encoder->base.dev;
  605. struct drm_i915_private *dev_priv = to_i915(dev);
  606. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  607. enum port port;
  608. for_each_dsi_port(port, intel_dsi->ports) {
  609. i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
  610. BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
  611. u32 temp;
  612. /* de-assert ip_tg_enable signal */
  613. temp = I915_READ(port_ctrl);
  614. I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
  615. POSTING_READ(port_ctrl);
  616. }
  617. }
  618. static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
  619. struct intel_crtc_state *pipe_config);
  620. static void intel_dsi_unprepare(struct intel_encoder *encoder);
  621. static void intel_dsi_msleep(struct intel_dsi *intel_dsi, int msec)
  622. {
  623. struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
  624. /* For v3 VBTs in vid-mode the delays are part of the VBT sequences */
  625. if (is_vid_mode(intel_dsi) && dev_priv->vbt.dsi.seq_version >= 3)
  626. return;
  627. msleep(msec);
  628. }
  629. /*
  630. * Panel enable/disable sequences from the VBT spec.
  631. *
  632. * Note the spec has AssertReset / DeassertReset swapped from their
  633. * usual naming. We use the normal names to avoid confusion (so below
  634. * they are swapped compared to the spec).
  635. *
  636. * Steps starting with MIPI refer to VBT sequences, note that for v2
  637. * VBTs several steps which have a VBT in v2 are expected to be handled
  638. * directly by the driver, by directly driving gpios for example.
  639. *
  640. * v2 video mode seq v3 video mode seq command mode seq
  641. * - power on - MIPIPanelPowerOn - power on
  642. * - wait t1+t2 - wait t1+t2
  643. * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
  644. * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
  645. * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
  646. * - MIPITearOn
  647. * - MIPIDisplayOn
  648. * - turn on DPI - turn on DPI - set pipe to dsr mode
  649. * - MIPIDisplayOn - MIPIDisplayOn
  650. * - wait t5 - wait t5
  651. * - backlight on - MIPIBacklightOn - backlight on
  652. * ... ... ... issue mem cmds ...
  653. * - backlight off - MIPIBacklightOff - backlight off
  654. * - wait t6 - wait t6
  655. * - MIPIDisplayOff
  656. * - turn off DPI - turn off DPI - disable pipe dsr mode
  657. * - MIPITearOff
  658. * - MIPIDisplayOff - MIPIDisplayOff
  659. * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
  660. * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
  661. * - wait t3 - wait t3
  662. * - power off - MIPIPanelPowerOff - power off
  663. * - wait t4 - wait t4
  664. */
  665. static void intel_dsi_pre_enable(struct intel_encoder *encoder,
  666. struct intel_crtc_state *pipe_config,
  667. struct drm_connector_state *conn_state)
  668. {
  669. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  670. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  671. enum port port;
  672. u32 val;
  673. bool glk_cold_boot = false;
  674. DRM_DEBUG_KMS("\n");
  675. /*
  676. * The BIOS may leave the PLL in a wonky state where it doesn't
  677. * lock. It needs to be fully powered down to fix it.
  678. */
  679. intel_disable_dsi_pll(encoder);
  680. intel_enable_dsi_pll(encoder, pipe_config);
  681. if (IS_BROXTON(dev_priv)) {
  682. /* Add MIPI IO reset programming for modeset */
  683. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  684. I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
  685. val | MIPIO_RST_CTRL);
  686. /* Power up DSI regulator */
  687. I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
  688. I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
  689. }
  690. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  691. u32 val;
  692. /* Disable DPOunit clock gating, can stall pipe */
  693. val = I915_READ(DSPCLK_GATE_D);
  694. val |= DPOUNIT_CLOCK_GATE_DISABLE;
  695. I915_WRITE(DSPCLK_GATE_D, val);
  696. }
  697. if (!IS_GEMINILAKE(dev_priv))
  698. intel_dsi_prepare(encoder, pipe_config);
  699. /* Power on, try both CRC pmic gpio and VBT */
  700. if (intel_dsi->gpio_panel)
  701. gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
  702. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
  703. intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
  704. /* Deassert reset */
  705. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
  706. if (IS_GEMINILAKE(dev_priv)) {
  707. glk_cold_boot = glk_dsi_enable_io(encoder);
  708. /* Prepare port in cold boot(s3/s4) scenario */
  709. if (glk_cold_boot)
  710. intel_dsi_prepare(encoder, pipe_config);
  711. }
  712. /* Put device in ready state (LP-11) */
  713. intel_dsi_device_ready(encoder);
  714. /* Prepare port in normal boot scenario */
  715. if (IS_GEMINILAKE(dev_priv) && !glk_cold_boot)
  716. intel_dsi_prepare(encoder, pipe_config);
  717. /* Send initialization commands in LP mode */
  718. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
  719. /* Enable port in pre-enable phase itself because as per hw team
  720. * recommendation, port should be enabled befor plane & pipe */
  721. if (is_cmd_mode(intel_dsi)) {
  722. for_each_dsi_port(port, intel_dsi->ports)
  723. I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
  724. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
  725. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
  726. } else {
  727. msleep(20); /* XXX */
  728. for_each_dsi_port(port, intel_dsi->ports)
  729. dpi_send_cmd(intel_dsi, TURN_ON, false, port);
  730. intel_dsi_msleep(intel_dsi, 100);
  731. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
  732. intel_dsi_port_enable(encoder);
  733. }
  734. intel_panel_enable_backlight(pipe_config, conn_state);
  735. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
  736. }
  737. /*
  738. * DSI port enable has to be done before pipe and plane enable, so we do it in
  739. * the pre_enable hook.
  740. */
  741. static void intel_dsi_enable_nop(struct intel_encoder *encoder,
  742. struct intel_crtc_state *pipe_config,
  743. struct drm_connector_state *conn_state)
  744. {
  745. DRM_DEBUG_KMS("\n");
  746. }
  747. /*
  748. * DSI port disable has to be done after pipe and plane disable, so we do it in
  749. * the post_disable hook.
  750. */
  751. static void intel_dsi_disable(struct intel_encoder *encoder,
  752. struct intel_crtc_state *old_crtc_state,
  753. struct drm_connector_state *old_conn_state)
  754. {
  755. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  756. enum port port;
  757. DRM_DEBUG_KMS("\n");
  758. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
  759. intel_panel_disable_backlight(old_conn_state);
  760. /*
  761. * According to the spec we should send SHUTDOWN before
  762. * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
  763. * has shown that the v3 sequence works for v2 VBTs too
  764. */
  765. if (is_vid_mode(intel_dsi)) {
  766. /* Send Shutdown command to the panel in LP mode */
  767. for_each_dsi_port(port, intel_dsi->ports)
  768. dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
  769. msleep(10);
  770. }
  771. }
  772. static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
  773. {
  774. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  775. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
  776. IS_BROXTON(dev_priv))
  777. vlv_dsi_clear_device_ready(encoder);
  778. else if (IS_GEMINILAKE(dev_priv))
  779. glk_dsi_clear_device_ready(encoder);
  780. }
  781. static void intel_dsi_post_disable(struct intel_encoder *encoder,
  782. struct intel_crtc_state *pipe_config,
  783. struct drm_connector_state *conn_state)
  784. {
  785. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  786. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  787. enum port port;
  788. u32 val;
  789. DRM_DEBUG_KMS("\n");
  790. if (is_vid_mode(intel_dsi)) {
  791. for_each_dsi_port(port, intel_dsi->ports)
  792. wait_for_dsi_fifo_empty(intel_dsi, port);
  793. intel_dsi_port_disable(encoder);
  794. usleep_range(2000, 5000);
  795. }
  796. intel_dsi_unprepare(encoder);
  797. /*
  798. * if disable packets are sent before sending shutdown packet then in
  799. * some next enable sequence send turn on packet error is observed
  800. */
  801. if (is_cmd_mode(intel_dsi))
  802. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
  803. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
  804. /* Transition to LP-00 */
  805. intel_dsi_clear_device_ready(encoder);
  806. if (IS_BROXTON(dev_priv)) {
  807. /* Power down DSI regulator to save power */
  808. I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
  809. I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
  810. /* Add MIPI IO reset programming for modeset */
  811. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  812. I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
  813. val & ~MIPIO_RST_CTRL);
  814. }
  815. intel_disable_dsi_pll(encoder);
  816. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  817. u32 val;
  818. val = I915_READ(DSPCLK_GATE_D);
  819. val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
  820. I915_WRITE(DSPCLK_GATE_D, val);
  821. }
  822. /* Assert reset */
  823. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
  824. /* Power off, try both CRC pmic gpio and VBT */
  825. intel_dsi_msleep(intel_dsi, intel_dsi->panel_off_delay);
  826. intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
  827. if (intel_dsi->gpio_panel)
  828. gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
  829. /*
  830. * FIXME As we do with eDP, just make a note of the time here
  831. * and perform the wait before the next panel power on.
  832. */
  833. intel_dsi_msleep(intel_dsi, intel_dsi->panel_pwr_cycle_delay);
  834. }
  835. static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
  836. enum pipe *pipe)
  837. {
  838. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  839. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  840. enum port port;
  841. bool active = false;
  842. DRM_DEBUG_KMS("\n");
  843. if (!intel_display_power_get_if_enabled(dev_priv,
  844. encoder->power_domain))
  845. return false;
  846. /*
  847. * On Broxton the PLL needs to be enabled with a valid divider
  848. * configuration, otherwise accessing DSI registers will hang the
  849. * machine. See BSpec North Display Engine registers/MIPI[BXT].
  850. */
  851. if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
  852. goto out_put_power;
  853. /* XXX: this only works for one DSI output */
  854. for_each_dsi_port(port, intel_dsi->ports) {
  855. i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
  856. BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
  857. bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
  858. /*
  859. * Due to some hardware limitations on VLV/CHV, the DPI enable
  860. * bit in port C control register does not get set. As a
  861. * workaround, check pipe B conf instead.
  862. */
  863. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  864. port == PORT_C)
  865. enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
  866. /* Try command mode if video mode not enabled */
  867. if (!enabled) {
  868. u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
  869. enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
  870. }
  871. if (!enabled)
  872. continue;
  873. if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
  874. continue;
  875. if (IS_GEN9_LP(dev_priv)) {
  876. u32 tmp = I915_READ(MIPI_CTRL(port));
  877. tmp &= BXT_PIPE_SELECT_MASK;
  878. tmp >>= BXT_PIPE_SELECT_SHIFT;
  879. if (WARN_ON(tmp > PIPE_C))
  880. continue;
  881. *pipe = tmp;
  882. } else {
  883. *pipe = port == PORT_A ? PIPE_A : PIPE_B;
  884. }
  885. active = true;
  886. break;
  887. }
  888. out_put_power:
  889. intel_display_power_put(dev_priv, encoder->power_domain);
  890. return active;
  891. }
  892. static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
  893. struct intel_crtc_state *pipe_config)
  894. {
  895. struct drm_device *dev = encoder->base.dev;
  896. struct drm_i915_private *dev_priv = to_i915(dev);
  897. struct drm_display_mode *adjusted_mode =
  898. &pipe_config->base.adjusted_mode;
  899. struct drm_display_mode *adjusted_mode_sw;
  900. struct intel_crtc *intel_crtc;
  901. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  902. unsigned int lane_count = intel_dsi->lane_count;
  903. unsigned int bpp, fmt;
  904. enum port port;
  905. u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
  906. u16 hfp_sw, hsync_sw, hbp_sw;
  907. u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
  908. crtc_hblank_start_sw, crtc_hblank_end_sw;
  909. /* FIXME: hw readout should not depend on SW state */
  910. intel_crtc = to_intel_crtc(encoder->base.crtc);
  911. adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
  912. /*
  913. * Atleast one port is active as encoder->get_config called only if
  914. * encoder->get_hw_state() returns true.
  915. */
  916. for_each_dsi_port(port, intel_dsi->ports) {
  917. if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
  918. break;
  919. }
  920. fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
  921. pipe_config->pipe_bpp =
  922. mipi_dsi_pixel_format_to_bpp(
  923. pixel_format_from_register_bits(fmt));
  924. bpp = pipe_config->pipe_bpp;
  925. /* In terms of pixels */
  926. adjusted_mode->crtc_hdisplay =
  927. I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
  928. adjusted_mode->crtc_vdisplay =
  929. I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
  930. adjusted_mode->crtc_vtotal =
  931. I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
  932. hactive = adjusted_mode->crtc_hdisplay;
  933. hfp = I915_READ(MIPI_HFP_COUNT(port));
  934. /*
  935. * Meaningful for video mode non-burst sync pulse mode only,
  936. * can be zero for non-burst sync events and burst modes
  937. */
  938. hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
  939. hbp = I915_READ(MIPI_HBP_COUNT(port));
  940. /* harizontal values are in terms of high speed byte clock */
  941. hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
  942. intel_dsi->burst_mode_ratio);
  943. hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
  944. intel_dsi->burst_mode_ratio);
  945. hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
  946. intel_dsi->burst_mode_ratio);
  947. if (intel_dsi->dual_link) {
  948. hfp *= 2;
  949. hsync *= 2;
  950. hbp *= 2;
  951. }
  952. /* vertical values are in terms of lines */
  953. vfp = I915_READ(MIPI_VFP_COUNT(port));
  954. vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
  955. vbp = I915_READ(MIPI_VBP_COUNT(port));
  956. adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
  957. adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
  958. adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
  959. adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
  960. adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
  961. adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
  962. adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
  963. adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
  964. adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
  965. /*
  966. * In BXT DSI there is no regs programmed with few horizontal timings
  967. * in Pixels but txbyteclkhs.. So retrieval process adds some
  968. * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
  969. * Actually here for the given adjusted_mode, we are calculating the
  970. * value programmed to the port and then back to the horizontal timing
  971. * param in pixels. This is the expected value, including roundup errors
  972. * And if that is same as retrieved value from port, then
  973. * (HW state) adjusted_mode's horizontal timings are corrected to
  974. * match with SW state to nullify the errors.
  975. */
  976. /* Calculating the value programmed to the Port register */
  977. hfp_sw = adjusted_mode_sw->crtc_hsync_start -
  978. adjusted_mode_sw->crtc_hdisplay;
  979. hsync_sw = adjusted_mode_sw->crtc_hsync_end -
  980. adjusted_mode_sw->crtc_hsync_start;
  981. hbp_sw = adjusted_mode_sw->crtc_htotal -
  982. adjusted_mode_sw->crtc_hsync_end;
  983. if (intel_dsi->dual_link) {
  984. hfp_sw /= 2;
  985. hsync_sw /= 2;
  986. hbp_sw /= 2;
  987. }
  988. hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
  989. intel_dsi->burst_mode_ratio);
  990. hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
  991. intel_dsi->burst_mode_ratio);
  992. hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
  993. intel_dsi->burst_mode_ratio);
  994. /* Reverse calculating the adjusted mode parameters from port reg vals*/
  995. hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
  996. intel_dsi->burst_mode_ratio);
  997. hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
  998. intel_dsi->burst_mode_ratio);
  999. hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
  1000. intel_dsi->burst_mode_ratio);
  1001. if (intel_dsi->dual_link) {
  1002. hfp_sw *= 2;
  1003. hsync_sw *= 2;
  1004. hbp_sw *= 2;
  1005. }
  1006. crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
  1007. hsync_sw + hbp_sw;
  1008. crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
  1009. crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
  1010. crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
  1011. crtc_hblank_end_sw = crtc_htotal_sw;
  1012. if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
  1013. adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
  1014. if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
  1015. adjusted_mode->crtc_hsync_start =
  1016. adjusted_mode_sw->crtc_hsync_start;
  1017. if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
  1018. adjusted_mode->crtc_hsync_end =
  1019. adjusted_mode_sw->crtc_hsync_end;
  1020. if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
  1021. adjusted_mode->crtc_hblank_start =
  1022. adjusted_mode_sw->crtc_hblank_start;
  1023. if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
  1024. adjusted_mode->crtc_hblank_end =
  1025. adjusted_mode_sw->crtc_hblank_end;
  1026. }
  1027. static void intel_dsi_get_config(struct intel_encoder *encoder,
  1028. struct intel_crtc_state *pipe_config)
  1029. {
  1030. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1031. u32 pclk;
  1032. DRM_DEBUG_KMS("\n");
  1033. if (IS_GEN9_LP(dev_priv))
  1034. bxt_dsi_get_pipe_config(encoder, pipe_config);
  1035. pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
  1036. pipe_config);
  1037. if (!pclk)
  1038. return;
  1039. pipe_config->base.adjusted_mode.crtc_clock = pclk;
  1040. pipe_config->port_clock = pclk;
  1041. }
  1042. static enum drm_mode_status
  1043. intel_dsi_mode_valid(struct drm_connector *connector,
  1044. struct drm_display_mode *mode)
  1045. {
  1046. struct intel_connector *intel_connector = to_intel_connector(connector);
  1047. const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  1048. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1049. DRM_DEBUG_KMS("\n");
  1050. if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
  1051. DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
  1052. return MODE_NO_DBLESCAN;
  1053. }
  1054. if (fixed_mode) {
  1055. if (mode->hdisplay > fixed_mode->hdisplay)
  1056. return MODE_PANEL;
  1057. if (mode->vdisplay > fixed_mode->vdisplay)
  1058. return MODE_PANEL;
  1059. if (fixed_mode->clock > max_dotclk)
  1060. return MODE_CLOCK_HIGH;
  1061. }
  1062. return MODE_OK;
  1063. }
  1064. /* return txclkesc cycles in terms of divider and duration in us */
  1065. static u16 txclkesc(u32 divider, unsigned int us)
  1066. {
  1067. switch (divider) {
  1068. case ESCAPE_CLOCK_DIVIDER_1:
  1069. default:
  1070. return 20 * us;
  1071. case ESCAPE_CLOCK_DIVIDER_2:
  1072. return 10 * us;
  1073. case ESCAPE_CLOCK_DIVIDER_4:
  1074. return 5 * us;
  1075. }
  1076. }
  1077. static void set_dsi_timings(struct drm_encoder *encoder,
  1078. const struct drm_display_mode *adjusted_mode)
  1079. {
  1080. struct drm_device *dev = encoder->dev;
  1081. struct drm_i915_private *dev_priv = to_i915(dev);
  1082. struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
  1083. enum port port;
  1084. unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
  1085. unsigned int lane_count = intel_dsi->lane_count;
  1086. u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
  1087. hactive = adjusted_mode->crtc_hdisplay;
  1088. hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
  1089. hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
  1090. hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
  1091. if (intel_dsi->dual_link) {
  1092. hactive /= 2;
  1093. if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
  1094. hactive += intel_dsi->pixel_overlap;
  1095. hfp /= 2;
  1096. hsync /= 2;
  1097. hbp /= 2;
  1098. }
  1099. vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
  1100. vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
  1101. vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
  1102. /* horizontal values are in terms of high speed byte clock */
  1103. hactive = txbyteclkhs(hactive, bpp, lane_count,
  1104. intel_dsi->burst_mode_ratio);
  1105. hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
  1106. hsync = txbyteclkhs(hsync, bpp, lane_count,
  1107. intel_dsi->burst_mode_ratio);
  1108. hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
  1109. for_each_dsi_port(port, intel_dsi->ports) {
  1110. if (IS_GEN9_LP(dev_priv)) {
  1111. /*
  1112. * Program hdisplay and vdisplay on MIPI transcoder.
  1113. * This is different from calculated hactive and
  1114. * vactive, as they are calculated per channel basis,
  1115. * whereas these values should be based on resolution.
  1116. */
  1117. I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
  1118. adjusted_mode->crtc_hdisplay);
  1119. I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
  1120. adjusted_mode->crtc_vdisplay);
  1121. I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
  1122. adjusted_mode->crtc_vtotal);
  1123. }
  1124. I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
  1125. I915_WRITE(MIPI_HFP_COUNT(port), hfp);
  1126. /* meaningful for video mode non-burst sync pulse mode only,
  1127. * can be zero for non-burst sync events and burst modes */
  1128. I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
  1129. I915_WRITE(MIPI_HBP_COUNT(port), hbp);
  1130. /* vertical values are in terms of lines */
  1131. I915_WRITE(MIPI_VFP_COUNT(port), vfp);
  1132. I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
  1133. I915_WRITE(MIPI_VBP_COUNT(port), vbp);
  1134. }
  1135. }
  1136. static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
  1137. {
  1138. switch (fmt) {
  1139. case MIPI_DSI_FMT_RGB888:
  1140. return VID_MODE_FORMAT_RGB888;
  1141. case MIPI_DSI_FMT_RGB666:
  1142. return VID_MODE_FORMAT_RGB666;
  1143. case MIPI_DSI_FMT_RGB666_PACKED:
  1144. return VID_MODE_FORMAT_RGB666_PACKED;
  1145. case MIPI_DSI_FMT_RGB565:
  1146. return VID_MODE_FORMAT_RGB565;
  1147. default:
  1148. MISSING_CASE(fmt);
  1149. return VID_MODE_FORMAT_RGB666;
  1150. }
  1151. }
  1152. static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
  1153. struct intel_crtc_state *pipe_config)
  1154. {
  1155. struct drm_encoder *encoder = &intel_encoder->base;
  1156. struct drm_device *dev = encoder->dev;
  1157. struct drm_i915_private *dev_priv = to_i915(dev);
  1158. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  1159. struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
  1160. const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1161. enum port port;
  1162. unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
  1163. u32 val, tmp;
  1164. u16 mode_hdisplay;
  1165. DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
  1166. mode_hdisplay = adjusted_mode->crtc_hdisplay;
  1167. if (intel_dsi->dual_link) {
  1168. mode_hdisplay /= 2;
  1169. if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
  1170. mode_hdisplay += intel_dsi->pixel_overlap;
  1171. }
  1172. for_each_dsi_port(port, intel_dsi->ports) {
  1173. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1174. /*
  1175. * escape clock divider, 20MHz, shared for A and C.
  1176. * device ready must be off when doing this! txclkesc?
  1177. */
  1178. tmp = I915_READ(MIPI_CTRL(PORT_A));
  1179. tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
  1180. I915_WRITE(MIPI_CTRL(PORT_A), tmp |
  1181. ESCAPE_CLOCK_DIVIDER_1);
  1182. /* read request priority is per pipe */
  1183. tmp = I915_READ(MIPI_CTRL(port));
  1184. tmp &= ~READ_REQUEST_PRIORITY_MASK;
  1185. I915_WRITE(MIPI_CTRL(port), tmp |
  1186. READ_REQUEST_PRIORITY_HIGH);
  1187. } else if (IS_GEN9_LP(dev_priv)) {
  1188. enum pipe pipe = intel_crtc->pipe;
  1189. tmp = I915_READ(MIPI_CTRL(port));
  1190. tmp &= ~BXT_PIPE_SELECT_MASK;
  1191. tmp |= BXT_PIPE_SELECT(pipe);
  1192. I915_WRITE(MIPI_CTRL(port), tmp);
  1193. }
  1194. /* XXX: why here, why like this? handling in irq handler?! */
  1195. I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
  1196. I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
  1197. I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
  1198. I915_WRITE(MIPI_DPI_RESOLUTION(port),
  1199. adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
  1200. mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
  1201. }
  1202. set_dsi_timings(encoder, adjusted_mode);
  1203. val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
  1204. if (is_cmd_mode(intel_dsi)) {
  1205. val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
  1206. val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
  1207. } else {
  1208. val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
  1209. val |= pixel_format_to_reg(intel_dsi->pixel_format);
  1210. }
  1211. tmp = 0;
  1212. if (intel_dsi->eotp_pkt == 0)
  1213. tmp |= EOT_DISABLE;
  1214. if (intel_dsi->clock_stop)
  1215. tmp |= CLOCKSTOP;
  1216. if (IS_GEN9_LP(dev_priv)) {
  1217. tmp |= BXT_DPHY_DEFEATURE_EN;
  1218. if (!is_cmd_mode(intel_dsi))
  1219. tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
  1220. }
  1221. for_each_dsi_port(port, intel_dsi->ports) {
  1222. I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
  1223. /* timeouts for recovery. one frame IIUC. if counter expires,
  1224. * EOT and stop state. */
  1225. /*
  1226. * In burst mode, value greater than one DPI line Time in byte
  1227. * clock (txbyteclkhs) To timeout this timer 1+ of the above
  1228. * said value is recommended.
  1229. *
  1230. * In non-burst mode, Value greater than one DPI frame time in
  1231. * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
  1232. * said value is recommended.
  1233. *
  1234. * In DBI only mode, value greater than one DBI frame time in
  1235. * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
  1236. * said value is recommended.
  1237. */
  1238. if (is_vid_mode(intel_dsi) &&
  1239. intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
  1240. I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
  1241. txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
  1242. intel_dsi->lane_count,
  1243. intel_dsi->burst_mode_ratio) + 1);
  1244. } else {
  1245. I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
  1246. txbyteclkhs(adjusted_mode->crtc_vtotal *
  1247. adjusted_mode->crtc_htotal,
  1248. bpp, intel_dsi->lane_count,
  1249. intel_dsi->burst_mode_ratio) + 1);
  1250. }
  1251. I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
  1252. I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
  1253. intel_dsi->turn_arnd_val);
  1254. I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
  1255. intel_dsi->rst_timer_val);
  1256. /* dphy stuff */
  1257. /* in terms of low power clock */
  1258. I915_WRITE(MIPI_INIT_COUNT(port),
  1259. txclkesc(intel_dsi->escape_clk_div, 100));
  1260. if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
  1261. /*
  1262. * BXT spec says write MIPI_INIT_COUNT for
  1263. * both the ports, even if only one is
  1264. * getting used. So write the other port
  1265. * if not in dual link mode.
  1266. */
  1267. I915_WRITE(MIPI_INIT_COUNT(port ==
  1268. PORT_A ? PORT_C : PORT_A),
  1269. intel_dsi->init_count);
  1270. }
  1271. /* recovery disables */
  1272. I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
  1273. /* in terms of low power clock */
  1274. I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
  1275. /* in terms of txbyteclkhs. actual high to low switch +
  1276. * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
  1277. *
  1278. * XXX: write MIPI_STOP_STATE_STALL?
  1279. */
  1280. I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
  1281. intel_dsi->hs_to_lp_count);
  1282. /* XXX: low power clock equivalence in terms of byte clock.
  1283. * the number of byte clocks occupied in one low power clock.
  1284. * based on txbyteclkhs and txclkesc.
  1285. * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
  1286. * ) / 105.???
  1287. */
  1288. I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
  1289. if (IS_GEMINILAKE(dev_priv)) {
  1290. I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
  1291. intel_dsi->lp_byte_clk);
  1292. /* Shadow of DPHY reg */
  1293. I915_WRITE(MIPI_CLK_LANE_TIMING(port),
  1294. intel_dsi->dphy_reg);
  1295. }
  1296. /* the bw essential for transmitting 16 long packets containing
  1297. * 252 bytes meant for dcs write memory command is programmed in
  1298. * this register in terms of byte clocks. based on dsi transfer
  1299. * rate and the number of lanes configured the time taken to
  1300. * transmit 16 long packets in a dsi stream varies. */
  1301. I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
  1302. I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
  1303. intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
  1304. intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
  1305. if (is_vid_mode(intel_dsi))
  1306. /* Some panels might have resolution which is not a
  1307. * multiple of 64 like 1366 x 768. Enable RANDOM
  1308. * resolution support for such panels by default */
  1309. I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
  1310. intel_dsi->video_frmt_cfg_bits |
  1311. intel_dsi->video_mode_format |
  1312. IP_TG_CONFIG |
  1313. RANDOM_DPI_DISPLAY_RESOLUTION);
  1314. }
  1315. }
  1316. static void intel_dsi_unprepare(struct intel_encoder *encoder)
  1317. {
  1318. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1319. struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
  1320. enum port port;
  1321. u32 val;
  1322. if (!IS_GEMINILAKE(dev_priv)) {
  1323. for_each_dsi_port(port, intel_dsi->ports) {
  1324. /* Panel commands can be sent when clock is in LP11 */
  1325. I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
  1326. intel_dsi_reset_clocks(encoder, port);
  1327. I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
  1328. val = I915_READ(MIPI_DSI_FUNC_PRG(port));
  1329. val &= ~VID_MODE_FORMAT_MASK;
  1330. I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
  1331. I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
  1332. }
  1333. }
  1334. }
  1335. static int intel_dsi_get_modes(struct drm_connector *connector)
  1336. {
  1337. struct intel_connector *intel_connector = to_intel_connector(connector);
  1338. struct drm_display_mode *mode;
  1339. DRM_DEBUG_KMS("\n");
  1340. if (!intel_connector->panel.fixed_mode) {
  1341. DRM_DEBUG_KMS("no fixed mode\n");
  1342. return 0;
  1343. }
  1344. mode = drm_mode_duplicate(connector->dev,
  1345. intel_connector->panel.fixed_mode);
  1346. if (!mode) {
  1347. DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
  1348. return 0;
  1349. }
  1350. drm_mode_probed_add(connector, mode);
  1351. return 1;
  1352. }
  1353. static void intel_dsi_connector_destroy(struct drm_connector *connector)
  1354. {
  1355. struct intel_connector *intel_connector = to_intel_connector(connector);
  1356. DRM_DEBUG_KMS("\n");
  1357. intel_panel_fini(&intel_connector->panel);
  1358. drm_connector_cleanup(connector);
  1359. kfree(connector);
  1360. }
  1361. static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
  1362. {
  1363. struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
  1364. /* dispose of the gpios */
  1365. if (intel_dsi->gpio_panel)
  1366. gpiod_put(intel_dsi->gpio_panel);
  1367. intel_encoder_destroy(encoder);
  1368. }
  1369. static const struct drm_encoder_funcs intel_dsi_funcs = {
  1370. .destroy = intel_dsi_encoder_destroy,
  1371. };
  1372. static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
  1373. .get_modes = intel_dsi_get_modes,
  1374. .mode_valid = intel_dsi_mode_valid,
  1375. .atomic_check = intel_digital_connector_atomic_check,
  1376. };
  1377. static const struct drm_connector_funcs intel_dsi_connector_funcs = {
  1378. .late_register = intel_connector_register,
  1379. .early_unregister = intel_connector_unregister,
  1380. .destroy = intel_dsi_connector_destroy,
  1381. .fill_modes = drm_helper_probe_single_connector_modes,
  1382. .atomic_get_property = intel_digital_connector_atomic_get_property,
  1383. .atomic_set_property = intel_digital_connector_atomic_set_property,
  1384. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1385. .atomic_duplicate_state = intel_digital_connector_duplicate_state,
  1386. };
  1387. static void intel_dsi_add_properties(struct intel_connector *connector)
  1388. {
  1389. struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
  1390. if (connector->panel.fixed_mode) {
  1391. u32 allowed_scalers;
  1392. allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
  1393. if (!HAS_GMCH_DISPLAY(dev_priv))
  1394. allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
  1395. drm_connector_attach_scaling_mode_property(&connector->base,
  1396. allowed_scalers);
  1397. connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT;
  1398. }
  1399. }
  1400. void intel_dsi_init(struct drm_i915_private *dev_priv)
  1401. {
  1402. struct drm_device *dev = &dev_priv->drm;
  1403. struct intel_dsi *intel_dsi;
  1404. struct intel_encoder *intel_encoder;
  1405. struct drm_encoder *encoder;
  1406. struct intel_connector *intel_connector;
  1407. struct drm_connector *connector;
  1408. struct drm_display_mode *scan, *fixed_mode = NULL;
  1409. enum port port;
  1410. DRM_DEBUG_KMS("\n");
  1411. /* There is no detection method for MIPI so rely on VBT */
  1412. if (!intel_bios_is_dsi_present(dev_priv, &port))
  1413. return;
  1414. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1415. dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
  1416. } else if (IS_GEN9_LP(dev_priv)) {
  1417. dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
  1418. } else {
  1419. DRM_ERROR("Unsupported Mipi device to reg base");
  1420. return;
  1421. }
  1422. intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
  1423. if (!intel_dsi)
  1424. return;
  1425. intel_connector = intel_connector_alloc();
  1426. if (!intel_connector) {
  1427. kfree(intel_dsi);
  1428. return;
  1429. }
  1430. intel_encoder = &intel_dsi->base;
  1431. encoder = &intel_encoder->base;
  1432. intel_dsi->attached_connector = intel_connector;
  1433. connector = &intel_connector->base;
  1434. drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
  1435. "DSI %c", port_name(port));
  1436. intel_encoder->compute_config = intel_dsi_compute_config;
  1437. intel_encoder->pre_enable = intel_dsi_pre_enable;
  1438. intel_encoder->enable = intel_dsi_enable_nop;
  1439. intel_encoder->disable = intel_dsi_disable;
  1440. intel_encoder->post_disable = intel_dsi_post_disable;
  1441. intel_encoder->get_hw_state = intel_dsi_get_hw_state;
  1442. intel_encoder->get_config = intel_dsi_get_config;
  1443. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1444. intel_encoder->port = port;
  1445. /*
  1446. * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
  1447. * port C. BXT isn't limited like this.
  1448. */
  1449. if (IS_GEN9_LP(dev_priv))
  1450. intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
  1451. else if (port == PORT_A)
  1452. intel_encoder->crtc_mask = BIT(PIPE_A);
  1453. else
  1454. intel_encoder->crtc_mask = BIT(PIPE_B);
  1455. if (dev_priv->vbt.dsi.config->dual_link) {
  1456. intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
  1457. switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
  1458. case DL_DCS_PORT_A:
  1459. intel_dsi->dcs_backlight_ports = BIT(PORT_A);
  1460. break;
  1461. case DL_DCS_PORT_C:
  1462. intel_dsi->dcs_backlight_ports = BIT(PORT_C);
  1463. break;
  1464. default:
  1465. case DL_DCS_PORT_A_AND_C:
  1466. intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
  1467. break;
  1468. }
  1469. switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
  1470. case DL_DCS_PORT_A:
  1471. intel_dsi->dcs_cabc_ports = BIT(PORT_A);
  1472. break;
  1473. case DL_DCS_PORT_C:
  1474. intel_dsi->dcs_cabc_ports = BIT(PORT_C);
  1475. break;
  1476. default:
  1477. case DL_DCS_PORT_A_AND_C:
  1478. intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
  1479. break;
  1480. }
  1481. } else {
  1482. intel_dsi->ports = BIT(port);
  1483. intel_dsi->dcs_backlight_ports = BIT(port);
  1484. intel_dsi->dcs_cabc_ports = BIT(port);
  1485. }
  1486. if (!dev_priv->vbt.dsi.config->cabc_supported)
  1487. intel_dsi->dcs_cabc_ports = 0;
  1488. /* Create a DSI host (and a device) for each port. */
  1489. for_each_dsi_port(port, intel_dsi->ports) {
  1490. struct intel_dsi_host *host;
  1491. host = intel_dsi_host_init(intel_dsi, port);
  1492. if (!host)
  1493. goto err;
  1494. intel_dsi->dsi_hosts[port] = host;
  1495. }
  1496. if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
  1497. DRM_DEBUG_KMS("no device found\n");
  1498. goto err;
  1499. }
  1500. /*
  1501. * In case of BYT with CRC PMIC, we need to use GPIO for
  1502. * Panel control.
  1503. */
  1504. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  1505. (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
  1506. intel_dsi->gpio_panel =
  1507. gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
  1508. if (IS_ERR(intel_dsi->gpio_panel)) {
  1509. DRM_ERROR("Failed to own gpio for panel control\n");
  1510. intel_dsi->gpio_panel = NULL;
  1511. }
  1512. }
  1513. intel_encoder->type = INTEL_OUTPUT_DSI;
  1514. intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
  1515. intel_encoder->cloneable = 0;
  1516. drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
  1517. DRM_MODE_CONNECTOR_DSI);
  1518. drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
  1519. connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
  1520. connector->interlace_allowed = false;
  1521. connector->doublescan_allowed = false;
  1522. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1523. mutex_lock(&dev->mode_config.mutex);
  1524. intel_dsi_vbt_get_modes(intel_dsi);
  1525. list_for_each_entry(scan, &connector->probed_modes, head) {
  1526. if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
  1527. fixed_mode = drm_mode_duplicate(dev, scan);
  1528. break;
  1529. }
  1530. }
  1531. mutex_unlock(&dev->mode_config.mutex);
  1532. if (!fixed_mode) {
  1533. DRM_DEBUG_KMS("no fixed mode\n");
  1534. goto err;
  1535. }
  1536. connector->display_info.width_mm = fixed_mode->width_mm;
  1537. connector->display_info.height_mm = fixed_mode->height_mm;
  1538. intel_panel_init(&intel_connector->panel, fixed_mode, NULL, NULL);
  1539. intel_panel_setup_backlight(connector, INVALID_PIPE);
  1540. intel_dsi_add_properties(intel_connector);
  1541. return;
  1542. err:
  1543. drm_encoder_cleanup(&intel_encoder->base);
  1544. kfree(intel_dsi);
  1545. kfree(intel_connector);
  1546. }