intel_cdclk.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. /**
  25. * DOC: CDCLK / RAWCLK
  26. *
  27. * The display engine uses several different clocks to do its work. There
  28. * are two main clocks involved that aren't directly related to the actual
  29. * pixel clock or any symbol/bit clock of the actual output port. These
  30. * are the core display clock (CDCLK) and RAWCLK.
  31. *
  32. * CDCLK clocks most of the display pipe logic, and thus its frequency
  33. * must be high enough to support the rate at which pixels are flowing
  34. * through the pipes. Downscaling must also be accounted as that increases
  35. * the effective pixel rate.
  36. *
  37. * On several platforms the CDCLK frequency can be changed dynamically
  38. * to minimize power consumption for a given display configuration.
  39. * Typically changes to the CDCLK frequency require all the display pipes
  40. * to be shut down while the frequency is being changed.
  41. *
  42. * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
  43. * DMC will not change the active CDCLK frequency however, so that part
  44. * will still be performed by the driver directly.
  45. *
  46. * RAWCLK is a fixed frequency clock, often used by various auxiliary
  47. * blocks such as AUX CH or backlight PWM. Hence the only thing we
  48. * really need to know about RAWCLK is its frequency so that various
  49. * dividers can be programmed correctly.
  50. */
  51. static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
  52. struct intel_cdclk_state *cdclk_state)
  53. {
  54. cdclk_state->cdclk = 133333;
  55. }
  56. static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
  57. struct intel_cdclk_state *cdclk_state)
  58. {
  59. cdclk_state->cdclk = 200000;
  60. }
  61. static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
  62. struct intel_cdclk_state *cdclk_state)
  63. {
  64. cdclk_state->cdclk = 266667;
  65. }
  66. static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
  67. struct intel_cdclk_state *cdclk_state)
  68. {
  69. cdclk_state->cdclk = 333333;
  70. }
  71. static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
  72. struct intel_cdclk_state *cdclk_state)
  73. {
  74. cdclk_state->cdclk = 400000;
  75. }
  76. static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
  77. struct intel_cdclk_state *cdclk_state)
  78. {
  79. cdclk_state->cdclk = 450000;
  80. }
  81. static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
  82. struct intel_cdclk_state *cdclk_state)
  83. {
  84. struct pci_dev *pdev = dev_priv->drm.pdev;
  85. u16 hpllcc = 0;
  86. /*
  87. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  88. * encoding is different :(
  89. * FIXME is this the right way to detect 852GM/852GMV?
  90. */
  91. if (pdev->revision == 0x1) {
  92. cdclk_state->cdclk = 133333;
  93. return;
  94. }
  95. pci_bus_read_config_word(pdev->bus,
  96. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  97. /* Assume that the hardware is in the high speed state. This
  98. * should be the default.
  99. */
  100. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  101. case GC_CLOCK_133_200:
  102. case GC_CLOCK_133_200_2:
  103. case GC_CLOCK_100_200:
  104. cdclk_state->cdclk = 200000;
  105. break;
  106. case GC_CLOCK_166_250:
  107. cdclk_state->cdclk = 250000;
  108. break;
  109. case GC_CLOCK_100_133:
  110. cdclk_state->cdclk = 133333;
  111. break;
  112. case GC_CLOCK_133_266:
  113. case GC_CLOCK_133_266_2:
  114. case GC_CLOCK_166_266:
  115. cdclk_state->cdclk = 266667;
  116. break;
  117. }
  118. }
  119. static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
  120. struct intel_cdclk_state *cdclk_state)
  121. {
  122. struct pci_dev *pdev = dev_priv->drm.pdev;
  123. u16 gcfgc = 0;
  124. pci_read_config_word(pdev, GCFGC, &gcfgc);
  125. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  126. cdclk_state->cdclk = 133333;
  127. return;
  128. }
  129. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  130. case GC_DISPLAY_CLOCK_333_320_MHZ:
  131. cdclk_state->cdclk = 333333;
  132. break;
  133. default:
  134. case GC_DISPLAY_CLOCK_190_200_MHZ:
  135. cdclk_state->cdclk = 190000;
  136. break;
  137. }
  138. }
  139. static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
  140. struct intel_cdclk_state *cdclk_state)
  141. {
  142. struct pci_dev *pdev = dev_priv->drm.pdev;
  143. u16 gcfgc = 0;
  144. pci_read_config_word(pdev, GCFGC, &gcfgc);
  145. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  146. cdclk_state->cdclk = 133333;
  147. return;
  148. }
  149. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  150. case GC_DISPLAY_CLOCK_333_320_MHZ:
  151. cdclk_state->cdclk = 320000;
  152. break;
  153. default:
  154. case GC_DISPLAY_CLOCK_190_200_MHZ:
  155. cdclk_state->cdclk = 200000;
  156. break;
  157. }
  158. }
  159. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  160. {
  161. static const unsigned int blb_vco[8] = {
  162. [0] = 3200000,
  163. [1] = 4000000,
  164. [2] = 5333333,
  165. [3] = 4800000,
  166. [4] = 6400000,
  167. };
  168. static const unsigned int pnv_vco[8] = {
  169. [0] = 3200000,
  170. [1] = 4000000,
  171. [2] = 5333333,
  172. [3] = 4800000,
  173. [4] = 2666667,
  174. };
  175. static const unsigned int cl_vco[8] = {
  176. [0] = 3200000,
  177. [1] = 4000000,
  178. [2] = 5333333,
  179. [3] = 6400000,
  180. [4] = 3333333,
  181. [5] = 3566667,
  182. [6] = 4266667,
  183. };
  184. static const unsigned int elk_vco[8] = {
  185. [0] = 3200000,
  186. [1] = 4000000,
  187. [2] = 5333333,
  188. [3] = 4800000,
  189. };
  190. static const unsigned int ctg_vco[8] = {
  191. [0] = 3200000,
  192. [1] = 4000000,
  193. [2] = 5333333,
  194. [3] = 6400000,
  195. [4] = 2666667,
  196. [5] = 4266667,
  197. };
  198. const unsigned int *vco_table;
  199. unsigned int vco;
  200. uint8_t tmp = 0;
  201. /* FIXME other chipsets? */
  202. if (IS_GM45(dev_priv))
  203. vco_table = ctg_vco;
  204. else if (IS_G45(dev_priv))
  205. vco_table = elk_vco;
  206. else if (IS_I965GM(dev_priv))
  207. vco_table = cl_vco;
  208. else if (IS_PINEVIEW(dev_priv))
  209. vco_table = pnv_vco;
  210. else if (IS_G33(dev_priv))
  211. vco_table = blb_vco;
  212. else
  213. return 0;
  214. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  215. vco = vco_table[tmp & 0x7];
  216. if (vco == 0)
  217. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  218. else
  219. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  220. return vco;
  221. }
  222. static void g33_get_cdclk(struct drm_i915_private *dev_priv,
  223. struct intel_cdclk_state *cdclk_state)
  224. {
  225. struct pci_dev *pdev = dev_priv->drm.pdev;
  226. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  227. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  228. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  229. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  230. const uint8_t *div_table;
  231. unsigned int cdclk_sel;
  232. uint16_t tmp = 0;
  233. cdclk_state->vco = intel_hpll_vco(dev_priv);
  234. pci_read_config_word(pdev, GCFGC, &tmp);
  235. cdclk_sel = (tmp >> 4) & 0x7;
  236. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  237. goto fail;
  238. switch (cdclk_state->vco) {
  239. case 3200000:
  240. div_table = div_3200;
  241. break;
  242. case 4000000:
  243. div_table = div_4000;
  244. break;
  245. case 4800000:
  246. div_table = div_4800;
  247. break;
  248. case 5333333:
  249. div_table = div_5333;
  250. break;
  251. default:
  252. goto fail;
  253. }
  254. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  255. div_table[cdclk_sel]);
  256. return;
  257. fail:
  258. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
  259. cdclk_state->vco, tmp);
  260. cdclk_state->cdclk = 190476;
  261. }
  262. static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
  263. struct intel_cdclk_state *cdclk_state)
  264. {
  265. struct pci_dev *pdev = dev_priv->drm.pdev;
  266. u16 gcfgc = 0;
  267. pci_read_config_word(pdev, GCFGC, &gcfgc);
  268. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  269. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  270. cdclk_state->cdclk = 266667;
  271. break;
  272. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  273. cdclk_state->cdclk = 333333;
  274. break;
  275. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  276. cdclk_state->cdclk = 444444;
  277. break;
  278. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  279. cdclk_state->cdclk = 200000;
  280. break;
  281. default:
  282. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  283. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  284. cdclk_state->cdclk = 133333;
  285. break;
  286. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  287. cdclk_state->cdclk = 166667;
  288. break;
  289. }
  290. }
  291. static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
  292. struct intel_cdclk_state *cdclk_state)
  293. {
  294. struct pci_dev *pdev = dev_priv->drm.pdev;
  295. static const uint8_t div_3200[] = { 16, 10, 8 };
  296. static const uint8_t div_4000[] = { 20, 12, 10 };
  297. static const uint8_t div_5333[] = { 24, 16, 14 };
  298. const uint8_t *div_table;
  299. unsigned int cdclk_sel;
  300. uint16_t tmp = 0;
  301. cdclk_state->vco = intel_hpll_vco(dev_priv);
  302. pci_read_config_word(pdev, GCFGC, &tmp);
  303. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  304. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  305. goto fail;
  306. switch (cdclk_state->vco) {
  307. case 3200000:
  308. div_table = div_3200;
  309. break;
  310. case 4000000:
  311. div_table = div_4000;
  312. break;
  313. case 5333333:
  314. div_table = div_5333;
  315. break;
  316. default:
  317. goto fail;
  318. }
  319. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  320. div_table[cdclk_sel]);
  321. return;
  322. fail:
  323. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
  324. cdclk_state->vco, tmp);
  325. cdclk_state->cdclk = 200000;
  326. }
  327. static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
  328. struct intel_cdclk_state *cdclk_state)
  329. {
  330. struct pci_dev *pdev = dev_priv->drm.pdev;
  331. unsigned int cdclk_sel;
  332. uint16_t tmp = 0;
  333. cdclk_state->vco = intel_hpll_vco(dev_priv);
  334. pci_read_config_word(pdev, GCFGC, &tmp);
  335. cdclk_sel = (tmp >> 12) & 0x1;
  336. switch (cdclk_state->vco) {
  337. case 2666667:
  338. case 4000000:
  339. case 5333333:
  340. cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
  341. break;
  342. case 3200000:
  343. cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
  344. break;
  345. default:
  346. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
  347. cdclk_state->vco, tmp);
  348. cdclk_state->cdclk = 222222;
  349. break;
  350. }
  351. }
  352. static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
  353. struct intel_cdclk_state *cdclk_state)
  354. {
  355. uint32_t lcpll = I915_READ(LCPLL_CTL);
  356. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  357. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  358. cdclk_state->cdclk = 800000;
  359. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  360. cdclk_state->cdclk = 450000;
  361. else if (freq == LCPLL_CLK_FREQ_450)
  362. cdclk_state->cdclk = 450000;
  363. else if (IS_HSW_ULT(dev_priv))
  364. cdclk_state->cdclk = 337500;
  365. else
  366. cdclk_state->cdclk = 540000;
  367. }
  368. static int vlv_calc_cdclk(struct drm_i915_private *dev_priv,
  369. int max_pixclk)
  370. {
  371. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
  372. 333333 : 320000;
  373. int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
  374. /*
  375. * We seem to get an unstable or solid color picture at 200MHz.
  376. * Not sure what's wrong. For now use 200MHz only when all pipes
  377. * are off.
  378. */
  379. if (!IS_CHERRYVIEW(dev_priv) &&
  380. max_pixclk > freq_320*limit/100)
  381. return 400000;
  382. else if (max_pixclk > 266667*limit/100)
  383. return freq_320;
  384. else if (max_pixclk > 0)
  385. return 266667;
  386. else
  387. return 200000;
  388. }
  389. static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
  390. struct intel_cdclk_state *cdclk_state)
  391. {
  392. cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
  393. cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
  394. CCK_DISPLAY_CLOCK_CONTROL,
  395. cdclk_state->vco);
  396. }
  397. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  398. {
  399. unsigned int credits, default_credits;
  400. if (IS_CHERRYVIEW(dev_priv))
  401. default_credits = PFI_CREDIT(12);
  402. else
  403. default_credits = PFI_CREDIT(8);
  404. if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
  405. /* CHV suggested value is 31 or 63 */
  406. if (IS_CHERRYVIEW(dev_priv))
  407. credits = PFI_CREDIT_63;
  408. else
  409. credits = PFI_CREDIT(15);
  410. } else {
  411. credits = default_credits;
  412. }
  413. /*
  414. * WA - write default credits before re-programming
  415. * FIXME: should we also set the resend bit here?
  416. */
  417. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  418. default_credits);
  419. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  420. credits | PFI_CREDIT_RESEND);
  421. /*
  422. * FIXME is this guaranteed to clear
  423. * immediately or should we poll for it?
  424. */
  425. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  426. }
  427. static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
  428. const struct intel_cdclk_state *cdclk_state)
  429. {
  430. int cdclk = cdclk_state->cdclk;
  431. u32 val, cmd;
  432. /* There are cases where we can end up here with power domains
  433. * off and a CDCLK frequency other than the minimum, like when
  434. * issuing a modeset without actually changing any display after
  435. * a system suspend. So grab the PIPE-A domain, which covers
  436. * the HW blocks needed for the following programming.
  437. */
  438. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  439. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  440. cmd = 2;
  441. else if (cdclk == 266667)
  442. cmd = 1;
  443. else
  444. cmd = 0;
  445. mutex_lock(&dev_priv->rps.hw_lock);
  446. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  447. val &= ~DSPFREQGUAR_MASK;
  448. val |= (cmd << DSPFREQGUAR_SHIFT);
  449. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  450. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  451. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  452. 50)) {
  453. DRM_ERROR("timed out waiting for CDclk change\n");
  454. }
  455. mutex_unlock(&dev_priv->rps.hw_lock);
  456. mutex_lock(&dev_priv->sb_lock);
  457. if (cdclk == 400000) {
  458. u32 divider;
  459. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
  460. cdclk) - 1;
  461. /* adjust cdclk divider */
  462. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  463. val &= ~CCK_FREQUENCY_VALUES;
  464. val |= divider;
  465. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  466. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  467. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  468. 50))
  469. DRM_ERROR("timed out waiting for CDclk change\n");
  470. }
  471. /* adjust self-refresh exit latency value */
  472. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  473. val &= ~0x7f;
  474. /*
  475. * For high bandwidth configs, we set a higher latency in the bunit
  476. * so that the core display fetch happens in time to avoid underruns.
  477. */
  478. if (cdclk == 400000)
  479. val |= 4500 / 250; /* 4.5 usec */
  480. else
  481. val |= 3000 / 250; /* 3.0 usec */
  482. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  483. mutex_unlock(&dev_priv->sb_lock);
  484. intel_update_cdclk(dev_priv);
  485. vlv_program_pfi_credits(dev_priv);
  486. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  487. }
  488. static void chv_set_cdclk(struct drm_i915_private *dev_priv,
  489. const struct intel_cdclk_state *cdclk_state)
  490. {
  491. int cdclk = cdclk_state->cdclk;
  492. u32 val, cmd;
  493. switch (cdclk) {
  494. case 333333:
  495. case 320000:
  496. case 266667:
  497. case 200000:
  498. break;
  499. default:
  500. MISSING_CASE(cdclk);
  501. return;
  502. }
  503. /* There are cases where we can end up here with power domains
  504. * off and a CDCLK frequency other than the minimum, like when
  505. * issuing a modeset without actually changing any display after
  506. * a system suspend. So grab the PIPE-A domain, which covers
  507. * the HW blocks needed for the following programming.
  508. */
  509. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  510. /*
  511. * Specs are full of misinformation, but testing on actual
  512. * hardware has shown that we just need to write the desired
  513. * CCK divider into the Punit register.
  514. */
  515. cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  516. mutex_lock(&dev_priv->rps.hw_lock);
  517. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  518. val &= ~DSPFREQGUAR_MASK_CHV;
  519. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  520. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  521. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  522. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  523. 50)) {
  524. DRM_ERROR("timed out waiting for CDclk change\n");
  525. }
  526. mutex_unlock(&dev_priv->rps.hw_lock);
  527. intel_update_cdclk(dev_priv);
  528. vlv_program_pfi_credits(dev_priv);
  529. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  530. }
  531. static int bdw_calc_cdclk(int max_pixclk)
  532. {
  533. if (max_pixclk > 540000)
  534. return 675000;
  535. else if (max_pixclk > 450000)
  536. return 540000;
  537. else if (max_pixclk > 337500)
  538. return 450000;
  539. else
  540. return 337500;
  541. }
  542. static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
  543. struct intel_cdclk_state *cdclk_state)
  544. {
  545. uint32_t lcpll = I915_READ(LCPLL_CTL);
  546. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  547. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  548. cdclk_state->cdclk = 800000;
  549. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  550. cdclk_state->cdclk = 450000;
  551. else if (freq == LCPLL_CLK_FREQ_450)
  552. cdclk_state->cdclk = 450000;
  553. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  554. cdclk_state->cdclk = 540000;
  555. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  556. cdclk_state->cdclk = 337500;
  557. else
  558. cdclk_state->cdclk = 675000;
  559. }
  560. static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
  561. const struct intel_cdclk_state *cdclk_state)
  562. {
  563. int cdclk = cdclk_state->cdclk;
  564. uint32_t val, data;
  565. int ret;
  566. if (WARN((I915_READ(LCPLL_CTL) &
  567. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  568. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  569. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  570. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  571. "trying to change cdclk frequency with cdclk not enabled\n"))
  572. return;
  573. mutex_lock(&dev_priv->rps.hw_lock);
  574. ret = sandybridge_pcode_write(dev_priv,
  575. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  576. mutex_unlock(&dev_priv->rps.hw_lock);
  577. if (ret) {
  578. DRM_ERROR("failed to inform pcode about cdclk change\n");
  579. return;
  580. }
  581. val = I915_READ(LCPLL_CTL);
  582. val |= LCPLL_CD_SOURCE_FCLK;
  583. I915_WRITE(LCPLL_CTL, val);
  584. if (wait_for_us(I915_READ(LCPLL_CTL) &
  585. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  586. DRM_ERROR("Switching to FCLK failed\n");
  587. val = I915_READ(LCPLL_CTL);
  588. val &= ~LCPLL_CLK_FREQ_MASK;
  589. switch (cdclk) {
  590. case 450000:
  591. val |= LCPLL_CLK_FREQ_450;
  592. data = 0;
  593. break;
  594. case 540000:
  595. val |= LCPLL_CLK_FREQ_54O_BDW;
  596. data = 1;
  597. break;
  598. case 337500:
  599. val |= LCPLL_CLK_FREQ_337_5_BDW;
  600. data = 2;
  601. break;
  602. case 675000:
  603. val |= LCPLL_CLK_FREQ_675_BDW;
  604. data = 3;
  605. break;
  606. default:
  607. WARN(1, "invalid cdclk frequency\n");
  608. return;
  609. }
  610. I915_WRITE(LCPLL_CTL, val);
  611. val = I915_READ(LCPLL_CTL);
  612. val &= ~LCPLL_CD_SOURCE_FCLK;
  613. I915_WRITE(LCPLL_CTL, val);
  614. if (wait_for_us((I915_READ(LCPLL_CTL) &
  615. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  616. DRM_ERROR("Switching back to LCPLL failed\n");
  617. mutex_lock(&dev_priv->rps.hw_lock);
  618. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
  619. mutex_unlock(&dev_priv->rps.hw_lock);
  620. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  621. intel_update_cdclk(dev_priv);
  622. WARN(cdclk != dev_priv->cdclk.hw.cdclk,
  623. "cdclk requested %d kHz but got %d kHz\n",
  624. cdclk, dev_priv->cdclk.hw.cdclk);
  625. }
  626. static int skl_calc_cdclk(int max_pixclk, int vco)
  627. {
  628. if (vco == 8640000) {
  629. if (max_pixclk > 540000)
  630. return 617143;
  631. else if (max_pixclk > 432000)
  632. return 540000;
  633. else if (max_pixclk > 308571)
  634. return 432000;
  635. else
  636. return 308571;
  637. } else {
  638. if (max_pixclk > 540000)
  639. return 675000;
  640. else if (max_pixclk > 450000)
  641. return 540000;
  642. else if (max_pixclk > 337500)
  643. return 450000;
  644. else
  645. return 337500;
  646. }
  647. }
  648. static void skl_dpll0_update(struct drm_i915_private *dev_priv,
  649. struct intel_cdclk_state *cdclk_state)
  650. {
  651. u32 val;
  652. cdclk_state->ref = 24000;
  653. cdclk_state->vco = 0;
  654. val = I915_READ(LCPLL1_CTL);
  655. if ((val & LCPLL_PLL_ENABLE) == 0)
  656. return;
  657. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  658. return;
  659. val = I915_READ(DPLL_CTRL1);
  660. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  661. DPLL_CTRL1_SSC(SKL_DPLL0) |
  662. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  663. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  664. return;
  665. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  666. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  667. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  668. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  669. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  670. cdclk_state->vco = 8100000;
  671. break;
  672. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  673. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  674. cdclk_state->vco = 8640000;
  675. break;
  676. default:
  677. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  678. break;
  679. }
  680. }
  681. static void skl_get_cdclk(struct drm_i915_private *dev_priv,
  682. struct intel_cdclk_state *cdclk_state)
  683. {
  684. u32 cdctl;
  685. skl_dpll0_update(dev_priv, cdclk_state);
  686. cdclk_state->cdclk = cdclk_state->ref;
  687. if (cdclk_state->vco == 0)
  688. return;
  689. cdctl = I915_READ(CDCLK_CTL);
  690. if (cdclk_state->vco == 8640000) {
  691. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  692. case CDCLK_FREQ_450_432:
  693. cdclk_state->cdclk = 432000;
  694. break;
  695. case CDCLK_FREQ_337_308:
  696. cdclk_state->cdclk = 308571;
  697. break;
  698. case CDCLK_FREQ_540:
  699. cdclk_state->cdclk = 540000;
  700. break;
  701. case CDCLK_FREQ_675_617:
  702. cdclk_state->cdclk = 617143;
  703. break;
  704. default:
  705. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  706. break;
  707. }
  708. } else {
  709. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  710. case CDCLK_FREQ_450_432:
  711. cdclk_state->cdclk = 450000;
  712. break;
  713. case CDCLK_FREQ_337_308:
  714. cdclk_state->cdclk = 337500;
  715. break;
  716. case CDCLK_FREQ_540:
  717. cdclk_state->cdclk = 540000;
  718. break;
  719. case CDCLK_FREQ_675_617:
  720. cdclk_state->cdclk = 675000;
  721. break;
  722. default:
  723. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  724. break;
  725. }
  726. }
  727. }
  728. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  729. static int skl_cdclk_decimal(int cdclk)
  730. {
  731. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  732. }
  733. static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
  734. int vco)
  735. {
  736. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  737. dev_priv->skl_preferred_vco_freq = vco;
  738. if (changed)
  739. intel_update_max_cdclk(dev_priv);
  740. }
  741. static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  742. {
  743. int min_cdclk = skl_calc_cdclk(0, vco);
  744. u32 val;
  745. WARN_ON(vco != 8100000 && vco != 8640000);
  746. /* select the minimum CDCLK before enabling DPLL 0 */
  747. val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
  748. I915_WRITE(CDCLK_CTL, val);
  749. POSTING_READ(CDCLK_CTL);
  750. /*
  751. * We always enable DPLL0 with the lowest link rate possible, but still
  752. * taking into account the VCO required to operate the eDP panel at the
  753. * desired frequency. The usual DP link rates operate with a VCO of
  754. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  755. * The modeset code is responsible for the selection of the exact link
  756. * rate later on, with the constraint of choosing a frequency that
  757. * works with vco.
  758. */
  759. val = I915_READ(DPLL_CTRL1);
  760. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  761. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  762. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  763. if (vco == 8640000)
  764. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  765. SKL_DPLL0);
  766. else
  767. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  768. SKL_DPLL0);
  769. I915_WRITE(DPLL_CTRL1, val);
  770. POSTING_READ(DPLL_CTRL1);
  771. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  772. if (intel_wait_for_register(dev_priv,
  773. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  774. 5))
  775. DRM_ERROR("DPLL0 not locked\n");
  776. dev_priv->cdclk.hw.vco = vco;
  777. /* We'll want to keep using the current vco from now on. */
  778. skl_set_preferred_cdclk_vco(dev_priv, vco);
  779. }
  780. static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
  781. {
  782. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  783. if (intel_wait_for_register(dev_priv,
  784. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  785. 1))
  786. DRM_ERROR("Couldn't disable DPLL0\n");
  787. dev_priv->cdclk.hw.vco = 0;
  788. }
  789. static void skl_set_cdclk(struct drm_i915_private *dev_priv,
  790. const struct intel_cdclk_state *cdclk_state)
  791. {
  792. int cdclk = cdclk_state->cdclk;
  793. int vco = cdclk_state->vco;
  794. u32 freq_select, pcu_ack;
  795. int ret;
  796. WARN_ON((cdclk == 24000) != (vco == 0));
  797. mutex_lock(&dev_priv->rps.hw_lock);
  798. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  799. SKL_CDCLK_PREPARE_FOR_CHANGE,
  800. SKL_CDCLK_READY_FOR_CHANGE,
  801. SKL_CDCLK_READY_FOR_CHANGE, 3);
  802. mutex_unlock(&dev_priv->rps.hw_lock);
  803. if (ret) {
  804. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  805. ret);
  806. return;
  807. }
  808. /* set CDCLK_CTL */
  809. switch (cdclk) {
  810. case 450000:
  811. case 432000:
  812. freq_select = CDCLK_FREQ_450_432;
  813. pcu_ack = 1;
  814. break;
  815. case 540000:
  816. freq_select = CDCLK_FREQ_540;
  817. pcu_ack = 2;
  818. break;
  819. case 308571:
  820. case 337500:
  821. default:
  822. freq_select = CDCLK_FREQ_337_308;
  823. pcu_ack = 0;
  824. break;
  825. case 617143:
  826. case 675000:
  827. freq_select = CDCLK_FREQ_675_617;
  828. pcu_ack = 3;
  829. break;
  830. }
  831. if (dev_priv->cdclk.hw.vco != 0 &&
  832. dev_priv->cdclk.hw.vco != vco)
  833. skl_dpll0_disable(dev_priv);
  834. if (dev_priv->cdclk.hw.vco != vco)
  835. skl_dpll0_enable(dev_priv, vco);
  836. I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
  837. POSTING_READ(CDCLK_CTL);
  838. /* inform PCU of the change */
  839. mutex_lock(&dev_priv->rps.hw_lock);
  840. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
  841. mutex_unlock(&dev_priv->rps.hw_lock);
  842. intel_update_cdclk(dev_priv);
  843. }
  844. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  845. {
  846. uint32_t cdctl, expected;
  847. /*
  848. * check if the pre-os initialized the display
  849. * There is SWF18 scratchpad register defined which is set by the
  850. * pre-os which can be used by the OS drivers to check the status
  851. */
  852. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  853. goto sanitize;
  854. intel_update_cdclk(dev_priv);
  855. /* Is PLL enabled and locked ? */
  856. if (dev_priv->cdclk.hw.vco == 0 ||
  857. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  858. goto sanitize;
  859. /* DPLL okay; verify the cdclock
  860. *
  861. * Noticed in some instances that the freq selection is correct but
  862. * decimal part is programmed wrong from BIOS where pre-os does not
  863. * enable display. Verify the same as well.
  864. */
  865. cdctl = I915_READ(CDCLK_CTL);
  866. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  867. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  868. if (cdctl == expected)
  869. /* All well; nothing to sanitize */
  870. return;
  871. sanitize:
  872. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  873. /* force cdclk programming */
  874. dev_priv->cdclk.hw.cdclk = 0;
  875. /* force full PLL disable + enable */
  876. dev_priv->cdclk.hw.vco = -1;
  877. }
  878. /**
  879. * skl_init_cdclk - Initialize CDCLK on SKL
  880. * @dev_priv: i915 device
  881. *
  882. * Initialize CDCLK for SKL and derivatives. This is generally
  883. * done only during the display core initialization sequence,
  884. * after which the DMC will take care of turning CDCLK off/on
  885. * as needed.
  886. */
  887. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  888. {
  889. struct intel_cdclk_state cdclk_state;
  890. skl_sanitize_cdclk(dev_priv);
  891. if (dev_priv->cdclk.hw.cdclk != 0 &&
  892. dev_priv->cdclk.hw.vco != 0) {
  893. /*
  894. * Use the current vco as our initial
  895. * guess as to what the preferred vco is.
  896. */
  897. if (dev_priv->skl_preferred_vco_freq == 0)
  898. skl_set_preferred_cdclk_vco(dev_priv,
  899. dev_priv->cdclk.hw.vco);
  900. return;
  901. }
  902. cdclk_state = dev_priv->cdclk.hw;
  903. cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
  904. if (cdclk_state.vco == 0)
  905. cdclk_state.vco = 8100000;
  906. cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
  907. skl_set_cdclk(dev_priv, &cdclk_state);
  908. }
  909. /**
  910. * skl_uninit_cdclk - Uninitialize CDCLK on SKL
  911. * @dev_priv: i915 device
  912. *
  913. * Uninitialize CDCLK for SKL and derivatives. This is done only
  914. * during the display core uninitialization sequence.
  915. */
  916. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  917. {
  918. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  919. cdclk_state.cdclk = cdclk_state.ref;
  920. cdclk_state.vco = 0;
  921. skl_set_cdclk(dev_priv, &cdclk_state);
  922. }
  923. static int bxt_calc_cdclk(int max_pixclk)
  924. {
  925. if (max_pixclk > 576000)
  926. return 624000;
  927. else if (max_pixclk > 384000)
  928. return 576000;
  929. else if (max_pixclk > 288000)
  930. return 384000;
  931. else if (max_pixclk > 144000)
  932. return 288000;
  933. else
  934. return 144000;
  935. }
  936. static int glk_calc_cdclk(int max_pixclk)
  937. {
  938. /*
  939. * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
  940. * as a temporary workaround. Use a higher cdclk instead. (Note that
  941. * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
  942. * cdclk.)
  943. */
  944. if (max_pixclk > DIV_ROUND_UP(2 * 158400 * 99, 100))
  945. return 316800;
  946. else if (max_pixclk > DIV_ROUND_UP(2 * 79200 * 99, 100))
  947. return 158400;
  948. else
  949. return 79200;
  950. }
  951. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  952. {
  953. int ratio;
  954. if (cdclk == dev_priv->cdclk.hw.ref)
  955. return 0;
  956. switch (cdclk) {
  957. default:
  958. MISSING_CASE(cdclk);
  959. case 144000:
  960. case 288000:
  961. case 384000:
  962. case 576000:
  963. ratio = 60;
  964. break;
  965. case 624000:
  966. ratio = 65;
  967. break;
  968. }
  969. return dev_priv->cdclk.hw.ref * ratio;
  970. }
  971. static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  972. {
  973. int ratio;
  974. if (cdclk == dev_priv->cdclk.hw.ref)
  975. return 0;
  976. switch (cdclk) {
  977. default:
  978. MISSING_CASE(cdclk);
  979. case 79200:
  980. case 158400:
  981. case 316800:
  982. ratio = 33;
  983. break;
  984. }
  985. return dev_priv->cdclk.hw.ref * ratio;
  986. }
  987. static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
  988. struct intel_cdclk_state *cdclk_state)
  989. {
  990. u32 val;
  991. cdclk_state->ref = 19200;
  992. cdclk_state->vco = 0;
  993. val = I915_READ(BXT_DE_PLL_ENABLE);
  994. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  995. return;
  996. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  997. return;
  998. val = I915_READ(BXT_DE_PLL_CTL);
  999. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  1000. }
  1001. static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
  1002. struct intel_cdclk_state *cdclk_state)
  1003. {
  1004. u32 divider;
  1005. int div;
  1006. bxt_de_pll_update(dev_priv, cdclk_state);
  1007. cdclk_state->cdclk = cdclk_state->ref;
  1008. if (cdclk_state->vco == 0)
  1009. return;
  1010. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1011. switch (divider) {
  1012. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1013. div = 2;
  1014. break;
  1015. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  1016. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1017. div = 3;
  1018. break;
  1019. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1020. div = 4;
  1021. break;
  1022. case BXT_CDCLK_CD2X_DIV_SEL_4:
  1023. div = 8;
  1024. break;
  1025. default:
  1026. MISSING_CASE(divider);
  1027. return;
  1028. }
  1029. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1030. }
  1031. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  1032. {
  1033. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  1034. /* Timeout 200us */
  1035. if (intel_wait_for_register(dev_priv,
  1036. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  1037. 1))
  1038. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  1039. dev_priv->cdclk.hw.vco = 0;
  1040. }
  1041. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1042. {
  1043. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1044. u32 val;
  1045. val = I915_READ(BXT_DE_PLL_CTL);
  1046. val &= ~BXT_DE_PLL_RATIO_MASK;
  1047. val |= BXT_DE_PLL_RATIO(ratio);
  1048. I915_WRITE(BXT_DE_PLL_CTL, val);
  1049. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  1050. /* Timeout 200us */
  1051. if (intel_wait_for_register(dev_priv,
  1052. BXT_DE_PLL_ENABLE,
  1053. BXT_DE_PLL_LOCK,
  1054. BXT_DE_PLL_LOCK,
  1055. 1))
  1056. DRM_ERROR("timeout waiting for DE PLL lock\n");
  1057. dev_priv->cdclk.hw.vco = vco;
  1058. }
  1059. static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
  1060. const struct intel_cdclk_state *cdclk_state)
  1061. {
  1062. int cdclk = cdclk_state->cdclk;
  1063. int vco = cdclk_state->vco;
  1064. u32 val, divider;
  1065. int ret;
  1066. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  1067. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1068. case 8:
  1069. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  1070. break;
  1071. case 4:
  1072. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1073. break;
  1074. case 3:
  1075. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1076. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  1077. break;
  1078. case 2:
  1079. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1080. break;
  1081. default:
  1082. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1083. WARN_ON(vco != 0);
  1084. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1085. break;
  1086. }
  1087. /* Inform power controller of upcoming frequency change */
  1088. mutex_lock(&dev_priv->rps.hw_lock);
  1089. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1090. 0x80000000);
  1091. mutex_unlock(&dev_priv->rps.hw_lock);
  1092. if (ret) {
  1093. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  1094. ret, cdclk);
  1095. return;
  1096. }
  1097. if (dev_priv->cdclk.hw.vco != 0 &&
  1098. dev_priv->cdclk.hw.vco != vco)
  1099. bxt_de_pll_disable(dev_priv);
  1100. if (dev_priv->cdclk.hw.vco != vco)
  1101. bxt_de_pll_enable(dev_priv, vco);
  1102. val = divider | skl_cdclk_decimal(cdclk);
  1103. /*
  1104. * FIXME if only the cd2x divider needs changing, it could be done
  1105. * without shutting off the pipe (if only one pipe is active).
  1106. */
  1107. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1108. /*
  1109. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1110. * enable otherwise.
  1111. */
  1112. if (cdclk >= 500000)
  1113. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1114. I915_WRITE(CDCLK_CTL, val);
  1115. mutex_lock(&dev_priv->rps.hw_lock);
  1116. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1117. DIV_ROUND_UP(cdclk, 25000));
  1118. mutex_unlock(&dev_priv->rps.hw_lock);
  1119. if (ret) {
  1120. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  1121. ret, cdclk);
  1122. return;
  1123. }
  1124. intel_update_cdclk(dev_priv);
  1125. }
  1126. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1127. {
  1128. u32 cdctl, expected;
  1129. intel_update_cdclk(dev_priv);
  1130. if (dev_priv->cdclk.hw.vco == 0 ||
  1131. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1132. goto sanitize;
  1133. /* DPLL okay; verify the cdclock
  1134. *
  1135. * Some BIOS versions leave an incorrect decimal frequency value and
  1136. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1137. * so sanitize this register.
  1138. */
  1139. cdctl = I915_READ(CDCLK_CTL);
  1140. /*
  1141. * Let's ignore the pipe field, since BIOS could have configured the
  1142. * dividers both synching to an active pipe, or asynchronously
  1143. * (PIPE_NONE).
  1144. */
  1145. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1146. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1147. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1148. /*
  1149. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1150. * enable otherwise.
  1151. */
  1152. if (dev_priv->cdclk.hw.cdclk >= 500000)
  1153. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1154. if (cdctl == expected)
  1155. /* All well; nothing to sanitize */
  1156. return;
  1157. sanitize:
  1158. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1159. /* force cdclk programming */
  1160. dev_priv->cdclk.hw.cdclk = 0;
  1161. /* force full PLL disable + enable */
  1162. dev_priv->cdclk.hw.vco = -1;
  1163. }
  1164. /**
  1165. * bxt_init_cdclk - Initialize CDCLK on BXT
  1166. * @dev_priv: i915 device
  1167. *
  1168. * Initialize CDCLK for BXT and derivatives. This is generally
  1169. * done only during the display core initialization sequence,
  1170. * after which the DMC will take care of turning CDCLK off/on
  1171. * as needed.
  1172. */
  1173. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  1174. {
  1175. struct intel_cdclk_state cdclk_state;
  1176. bxt_sanitize_cdclk(dev_priv);
  1177. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1178. dev_priv->cdclk.hw.vco != 0)
  1179. return;
  1180. cdclk_state = dev_priv->cdclk.hw;
  1181. /*
  1182. * FIXME:
  1183. * - The initial CDCLK needs to be read from VBT.
  1184. * Need to make this change after VBT has changes for BXT.
  1185. */
  1186. if (IS_GEMINILAKE(dev_priv)) {
  1187. cdclk_state.cdclk = glk_calc_cdclk(0);
  1188. cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1189. } else {
  1190. cdclk_state.cdclk = bxt_calc_cdclk(0);
  1191. cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1192. }
  1193. bxt_set_cdclk(dev_priv, &cdclk_state);
  1194. }
  1195. /**
  1196. * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
  1197. * @dev_priv: i915 device
  1198. *
  1199. * Uninitialize CDCLK for BXT and derivatives. This is done only
  1200. * during the display core uninitialization sequence.
  1201. */
  1202. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  1203. {
  1204. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1205. cdclk_state.cdclk = cdclk_state.ref;
  1206. cdclk_state.vco = 0;
  1207. bxt_set_cdclk(dev_priv, &cdclk_state);
  1208. }
  1209. static int cnl_calc_cdclk(int max_pixclk)
  1210. {
  1211. if (max_pixclk > 336000)
  1212. return 528000;
  1213. else if (max_pixclk > 168000)
  1214. return 336000;
  1215. else
  1216. return 168000;
  1217. }
  1218. static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
  1219. struct intel_cdclk_state *cdclk_state)
  1220. {
  1221. u32 val;
  1222. if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
  1223. cdclk_state->ref = 24000;
  1224. else
  1225. cdclk_state->ref = 19200;
  1226. cdclk_state->vco = 0;
  1227. val = I915_READ(BXT_DE_PLL_ENABLE);
  1228. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1229. return;
  1230. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1231. return;
  1232. cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
  1233. }
  1234. static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
  1235. struct intel_cdclk_state *cdclk_state)
  1236. {
  1237. u32 divider;
  1238. int div;
  1239. cnl_cdclk_pll_update(dev_priv, cdclk_state);
  1240. cdclk_state->cdclk = cdclk_state->ref;
  1241. if (cdclk_state->vco == 0)
  1242. return;
  1243. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1244. switch (divider) {
  1245. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1246. div = 2;
  1247. break;
  1248. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1249. div = 4;
  1250. break;
  1251. default:
  1252. MISSING_CASE(divider);
  1253. return;
  1254. }
  1255. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1256. }
  1257. static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
  1258. {
  1259. u32 val;
  1260. val = I915_READ(BXT_DE_PLL_ENABLE);
  1261. val &= ~BXT_DE_PLL_PLL_ENABLE;
  1262. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1263. /* Timeout 200us */
  1264. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
  1265. DRM_ERROR("timout waiting for CDCLK PLL unlock\n");
  1266. dev_priv->cdclk.hw.vco = 0;
  1267. }
  1268. static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1269. {
  1270. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1271. u32 val;
  1272. val = CNL_CDCLK_PLL_RATIO(ratio);
  1273. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1274. val |= BXT_DE_PLL_PLL_ENABLE;
  1275. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1276. /* Timeout 200us */
  1277. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
  1278. DRM_ERROR("timout waiting for CDCLK PLL lock\n");
  1279. dev_priv->cdclk.hw.vco = vco;
  1280. }
  1281. static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
  1282. const struct intel_cdclk_state *cdclk_state)
  1283. {
  1284. int cdclk = cdclk_state->cdclk;
  1285. int vco = cdclk_state->vco;
  1286. u32 val, divider, pcu_ack;
  1287. int ret;
  1288. mutex_lock(&dev_priv->rps.hw_lock);
  1289. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1290. SKL_CDCLK_PREPARE_FOR_CHANGE,
  1291. SKL_CDCLK_READY_FOR_CHANGE,
  1292. SKL_CDCLK_READY_FOR_CHANGE, 3);
  1293. mutex_unlock(&dev_priv->rps.hw_lock);
  1294. if (ret) {
  1295. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  1296. ret);
  1297. return;
  1298. }
  1299. /* cdclk = vco / 2 / div{1,2} */
  1300. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1301. case 4:
  1302. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1303. break;
  1304. case 2:
  1305. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1306. break;
  1307. default:
  1308. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1309. WARN_ON(vco != 0);
  1310. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1311. break;
  1312. }
  1313. switch (cdclk) {
  1314. case 528000:
  1315. pcu_ack = 2;
  1316. break;
  1317. case 336000:
  1318. pcu_ack = 1;
  1319. break;
  1320. case 168000:
  1321. default:
  1322. pcu_ack = 0;
  1323. break;
  1324. }
  1325. if (dev_priv->cdclk.hw.vco != 0 &&
  1326. dev_priv->cdclk.hw.vco != vco)
  1327. cnl_cdclk_pll_disable(dev_priv);
  1328. if (dev_priv->cdclk.hw.vco != vco)
  1329. cnl_cdclk_pll_enable(dev_priv, vco);
  1330. val = divider | skl_cdclk_decimal(cdclk);
  1331. /*
  1332. * FIXME if only the cd2x divider needs changing, it could be done
  1333. * without shutting off the pipe (if only one pipe is active).
  1334. */
  1335. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1336. I915_WRITE(CDCLK_CTL, val);
  1337. /* inform PCU of the change */
  1338. mutex_lock(&dev_priv->rps.hw_lock);
  1339. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
  1340. mutex_unlock(&dev_priv->rps.hw_lock);
  1341. intel_update_cdclk(dev_priv);
  1342. }
  1343. static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1344. {
  1345. int ratio;
  1346. if (cdclk == dev_priv->cdclk.hw.ref)
  1347. return 0;
  1348. switch (cdclk) {
  1349. default:
  1350. MISSING_CASE(cdclk);
  1351. case 168000:
  1352. case 336000:
  1353. ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
  1354. break;
  1355. case 528000:
  1356. ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
  1357. break;
  1358. }
  1359. return dev_priv->cdclk.hw.ref * ratio;
  1360. }
  1361. static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1362. {
  1363. u32 cdctl, expected;
  1364. intel_update_cdclk(dev_priv);
  1365. if (dev_priv->cdclk.hw.vco == 0 ||
  1366. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1367. goto sanitize;
  1368. /* DPLL okay; verify the cdclock
  1369. *
  1370. * Some BIOS versions leave an incorrect decimal frequency value and
  1371. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1372. * so sanitize this register.
  1373. */
  1374. cdctl = I915_READ(CDCLK_CTL);
  1375. /*
  1376. * Let's ignore the pipe field, since BIOS could have configured the
  1377. * dividers both synching to an active pipe, or asynchronously
  1378. * (PIPE_NONE).
  1379. */
  1380. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1381. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1382. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1383. if (cdctl == expected)
  1384. /* All well; nothing to sanitize */
  1385. return;
  1386. sanitize:
  1387. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1388. /* force cdclk programming */
  1389. dev_priv->cdclk.hw.cdclk = 0;
  1390. /* force full PLL disable + enable */
  1391. dev_priv->cdclk.hw.vco = -1;
  1392. }
  1393. /**
  1394. * cnl_init_cdclk - Initialize CDCLK on CNL
  1395. * @dev_priv: i915 device
  1396. *
  1397. * Initialize CDCLK for CNL. This is generally
  1398. * done only during the display core initialization sequence,
  1399. * after which the DMC will take care of turning CDCLK off/on
  1400. * as needed.
  1401. */
  1402. void cnl_init_cdclk(struct drm_i915_private *dev_priv)
  1403. {
  1404. struct intel_cdclk_state cdclk_state;
  1405. cnl_sanitize_cdclk(dev_priv);
  1406. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1407. dev_priv->cdclk.hw.vco != 0)
  1408. return;
  1409. cdclk_state = dev_priv->cdclk.hw;
  1410. cdclk_state.cdclk = cnl_calc_cdclk(0);
  1411. cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
  1412. cnl_set_cdclk(dev_priv, &cdclk_state);
  1413. }
  1414. /**
  1415. * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
  1416. * @dev_priv: i915 device
  1417. *
  1418. * Uninitialize CDCLK for CNL. This is done only
  1419. * during the display core uninitialization sequence.
  1420. */
  1421. void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1422. {
  1423. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1424. cdclk_state.cdclk = cdclk_state.ref;
  1425. cdclk_state.vco = 0;
  1426. cnl_set_cdclk(dev_priv, &cdclk_state);
  1427. }
  1428. /**
  1429. * intel_cdclk_state_compare - Determine if two CDCLK states differ
  1430. * @a: first CDCLK state
  1431. * @b: second CDCLK state
  1432. *
  1433. * Returns:
  1434. * True if the CDCLK states are identical, false if they differ.
  1435. */
  1436. bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
  1437. const struct intel_cdclk_state *b)
  1438. {
  1439. return memcmp(a, b, sizeof(*a)) == 0;
  1440. }
  1441. /**
  1442. * intel_set_cdclk - Push the CDCLK state to the hardware
  1443. * @dev_priv: i915 device
  1444. * @cdclk_state: new CDCLK state
  1445. *
  1446. * Program the hardware based on the passed in CDCLK state,
  1447. * if necessary.
  1448. */
  1449. void intel_set_cdclk(struct drm_i915_private *dev_priv,
  1450. const struct intel_cdclk_state *cdclk_state)
  1451. {
  1452. if (intel_cdclk_state_compare(&dev_priv->cdclk.hw, cdclk_state))
  1453. return;
  1454. if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
  1455. return;
  1456. DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz, VCO %d kHz, ref %d kHz\n",
  1457. cdclk_state->cdclk, cdclk_state->vco,
  1458. cdclk_state->ref);
  1459. dev_priv->display.set_cdclk(dev_priv, cdclk_state);
  1460. }
  1461. static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
  1462. int pixel_rate)
  1463. {
  1464. struct drm_i915_private *dev_priv =
  1465. to_i915(crtc_state->base.crtc->dev);
  1466. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  1467. if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
  1468. pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
  1469. /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
  1470. * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
  1471. * there may be audio corruption or screen corruption." This cdclk
  1472. * restriction for GLK is 316.8 MHz and since GLK can output two
  1473. * pixels per clock, the pixel rate becomes 2 * 316.8 MHz.
  1474. */
  1475. if (intel_crtc_has_dp_encoder(crtc_state) &&
  1476. crtc_state->has_audio &&
  1477. crtc_state->port_clock >= 540000 &&
  1478. crtc_state->lane_count == 4) {
  1479. if (IS_CANNONLAKE(dev_priv))
  1480. pixel_rate = max(316800, pixel_rate);
  1481. else if (IS_GEMINILAKE(dev_priv))
  1482. pixel_rate = max(2 * 316800, pixel_rate);
  1483. else
  1484. pixel_rate = max(432000, pixel_rate);
  1485. }
  1486. /* According to BSpec, "The CD clock frequency must be at least twice
  1487. * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
  1488. * The check for GLK has to be adjusted as the platform can output
  1489. * two pixels per clock.
  1490. */
  1491. if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9) {
  1492. if (IS_GEMINILAKE(dev_priv))
  1493. pixel_rate = max(2 * 2 * 96000, pixel_rate);
  1494. else
  1495. pixel_rate = max(2 * 96000, pixel_rate);
  1496. }
  1497. return pixel_rate;
  1498. }
  1499. /* compute the max rate for new configuration */
  1500. static int intel_max_pixel_rate(struct drm_atomic_state *state)
  1501. {
  1502. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1503. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1504. struct drm_crtc *crtc;
  1505. struct drm_crtc_state *cstate;
  1506. struct intel_crtc_state *crtc_state;
  1507. unsigned int max_pixel_rate = 0, i;
  1508. enum pipe pipe;
  1509. memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
  1510. sizeof(intel_state->min_pixclk));
  1511. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1512. int pixel_rate;
  1513. crtc_state = to_intel_crtc_state(cstate);
  1514. if (!crtc_state->base.enable) {
  1515. intel_state->min_pixclk[i] = 0;
  1516. continue;
  1517. }
  1518. pixel_rate = crtc_state->pixel_rate;
  1519. if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
  1520. pixel_rate =
  1521. bdw_adjust_min_pipe_pixel_rate(crtc_state,
  1522. pixel_rate);
  1523. intel_state->min_pixclk[i] = pixel_rate;
  1524. }
  1525. for_each_pipe(dev_priv, pipe)
  1526. max_pixel_rate = max(intel_state->min_pixclk[pipe],
  1527. max_pixel_rate);
  1528. return max_pixel_rate;
  1529. }
  1530. static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
  1531. {
  1532. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1533. int max_pixclk = intel_max_pixel_rate(state);
  1534. struct intel_atomic_state *intel_state =
  1535. to_intel_atomic_state(state);
  1536. int cdclk;
  1537. cdclk = vlv_calc_cdclk(dev_priv, max_pixclk);
  1538. if (cdclk > dev_priv->max_cdclk_freq) {
  1539. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1540. cdclk, dev_priv->max_cdclk_freq);
  1541. return -EINVAL;
  1542. }
  1543. intel_state->cdclk.logical.cdclk = cdclk;
  1544. if (!intel_state->active_crtcs) {
  1545. cdclk = vlv_calc_cdclk(dev_priv, 0);
  1546. intel_state->cdclk.actual.cdclk = cdclk;
  1547. } else {
  1548. intel_state->cdclk.actual =
  1549. intel_state->cdclk.logical;
  1550. }
  1551. return 0;
  1552. }
  1553. static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
  1554. {
  1555. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1556. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1557. int max_pixclk = intel_max_pixel_rate(state);
  1558. int cdclk;
  1559. /*
  1560. * FIXME should also account for plane ratio
  1561. * once 64bpp pixel formats are supported.
  1562. */
  1563. cdclk = bdw_calc_cdclk(max_pixclk);
  1564. if (cdclk > dev_priv->max_cdclk_freq) {
  1565. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1566. cdclk, dev_priv->max_cdclk_freq);
  1567. return -EINVAL;
  1568. }
  1569. intel_state->cdclk.logical.cdclk = cdclk;
  1570. if (!intel_state->active_crtcs) {
  1571. cdclk = bdw_calc_cdclk(0);
  1572. intel_state->cdclk.actual.cdclk = cdclk;
  1573. } else {
  1574. intel_state->cdclk.actual =
  1575. intel_state->cdclk.logical;
  1576. }
  1577. return 0;
  1578. }
  1579. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1580. {
  1581. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1582. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1583. const int max_pixclk = intel_max_pixel_rate(state);
  1584. int cdclk, vco;
  1585. vco = intel_state->cdclk.logical.vco;
  1586. if (!vco)
  1587. vco = dev_priv->skl_preferred_vco_freq;
  1588. /*
  1589. * FIXME should also account for plane ratio
  1590. * once 64bpp pixel formats are supported.
  1591. */
  1592. cdclk = skl_calc_cdclk(max_pixclk, vco);
  1593. if (cdclk > dev_priv->max_cdclk_freq) {
  1594. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1595. cdclk, dev_priv->max_cdclk_freq);
  1596. return -EINVAL;
  1597. }
  1598. intel_state->cdclk.logical.vco = vco;
  1599. intel_state->cdclk.logical.cdclk = cdclk;
  1600. if (!intel_state->active_crtcs) {
  1601. cdclk = skl_calc_cdclk(0, vco);
  1602. intel_state->cdclk.actual.vco = vco;
  1603. intel_state->cdclk.actual.cdclk = cdclk;
  1604. } else {
  1605. intel_state->cdclk.actual =
  1606. intel_state->cdclk.logical;
  1607. }
  1608. return 0;
  1609. }
  1610. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  1611. {
  1612. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1613. int max_pixclk = intel_max_pixel_rate(state);
  1614. struct intel_atomic_state *intel_state =
  1615. to_intel_atomic_state(state);
  1616. int cdclk, vco;
  1617. if (IS_GEMINILAKE(dev_priv)) {
  1618. cdclk = glk_calc_cdclk(max_pixclk);
  1619. vco = glk_de_pll_vco(dev_priv, cdclk);
  1620. } else {
  1621. cdclk = bxt_calc_cdclk(max_pixclk);
  1622. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1623. }
  1624. if (cdclk > dev_priv->max_cdclk_freq) {
  1625. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1626. cdclk, dev_priv->max_cdclk_freq);
  1627. return -EINVAL;
  1628. }
  1629. intel_state->cdclk.logical.vco = vco;
  1630. intel_state->cdclk.logical.cdclk = cdclk;
  1631. if (!intel_state->active_crtcs) {
  1632. if (IS_GEMINILAKE(dev_priv)) {
  1633. cdclk = glk_calc_cdclk(0);
  1634. vco = glk_de_pll_vco(dev_priv, cdclk);
  1635. } else {
  1636. cdclk = bxt_calc_cdclk(0);
  1637. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1638. }
  1639. intel_state->cdclk.actual.vco = vco;
  1640. intel_state->cdclk.actual.cdclk = cdclk;
  1641. } else {
  1642. intel_state->cdclk.actual =
  1643. intel_state->cdclk.logical;
  1644. }
  1645. return 0;
  1646. }
  1647. static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1648. {
  1649. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1650. struct intel_atomic_state *intel_state =
  1651. to_intel_atomic_state(state);
  1652. int max_pixclk = intel_max_pixel_rate(state);
  1653. int cdclk, vco;
  1654. cdclk = cnl_calc_cdclk(max_pixclk);
  1655. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1656. if (cdclk > dev_priv->max_cdclk_freq) {
  1657. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  1658. cdclk, dev_priv->max_cdclk_freq);
  1659. return -EINVAL;
  1660. }
  1661. intel_state->cdclk.logical.vco = vco;
  1662. intel_state->cdclk.logical.cdclk = cdclk;
  1663. if (!intel_state->active_crtcs) {
  1664. cdclk = cnl_calc_cdclk(0);
  1665. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1666. intel_state->cdclk.actual.vco = vco;
  1667. intel_state->cdclk.actual.cdclk = cdclk;
  1668. } else {
  1669. intel_state->cdclk.actual =
  1670. intel_state->cdclk.logical;
  1671. }
  1672. return 0;
  1673. }
  1674. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  1675. {
  1676. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  1677. if (IS_GEMINILAKE(dev_priv))
  1678. /*
  1679. * FIXME: Limiting to 99% as a temporary workaround. See
  1680. * glk_calc_cdclk() for details.
  1681. */
  1682. return 2 * max_cdclk_freq * 99 / 100;
  1683. else if (INTEL_INFO(dev_priv)->gen >= 9 ||
  1684. IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  1685. return max_cdclk_freq;
  1686. else if (IS_CHERRYVIEW(dev_priv))
  1687. return max_cdclk_freq*95/100;
  1688. else if (INTEL_INFO(dev_priv)->gen < 4)
  1689. return 2*max_cdclk_freq*90/100;
  1690. else
  1691. return max_cdclk_freq*90/100;
  1692. }
  1693. /**
  1694. * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
  1695. * @dev_priv: i915 device
  1696. *
  1697. * Determine the maximum CDCLK frequency the platform supports, and also
  1698. * derive the maximum dot clock frequency the maximum CDCLK frequency
  1699. * allows.
  1700. */
  1701. void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  1702. {
  1703. if (IS_CANNONLAKE(dev_priv)) {
  1704. dev_priv->max_cdclk_freq = 528000;
  1705. } else if (IS_GEN9_BC(dev_priv)) {
  1706. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  1707. int max_cdclk, vco;
  1708. vco = dev_priv->skl_preferred_vco_freq;
  1709. WARN_ON(vco != 8100000 && vco != 8640000);
  1710. /*
  1711. * Use the lower (vco 8640) cdclk values as a
  1712. * first guess. skl_calc_cdclk() will correct it
  1713. * if the preferred vco is 8100 instead.
  1714. */
  1715. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  1716. max_cdclk = 617143;
  1717. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  1718. max_cdclk = 540000;
  1719. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  1720. max_cdclk = 432000;
  1721. else
  1722. max_cdclk = 308571;
  1723. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  1724. } else if (IS_GEMINILAKE(dev_priv)) {
  1725. dev_priv->max_cdclk_freq = 316800;
  1726. } else if (IS_BROXTON(dev_priv)) {
  1727. dev_priv->max_cdclk_freq = 624000;
  1728. } else if (IS_BROADWELL(dev_priv)) {
  1729. /*
  1730. * FIXME with extra cooling we can allow
  1731. * 540 MHz for ULX and 675 Mhz for ULT.
  1732. * How can we know if extra cooling is
  1733. * available? PCI ID, VTB, something else?
  1734. */
  1735. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1736. dev_priv->max_cdclk_freq = 450000;
  1737. else if (IS_BDW_ULX(dev_priv))
  1738. dev_priv->max_cdclk_freq = 450000;
  1739. else if (IS_BDW_ULT(dev_priv))
  1740. dev_priv->max_cdclk_freq = 540000;
  1741. else
  1742. dev_priv->max_cdclk_freq = 675000;
  1743. } else if (IS_CHERRYVIEW(dev_priv)) {
  1744. dev_priv->max_cdclk_freq = 320000;
  1745. } else if (IS_VALLEYVIEW(dev_priv)) {
  1746. dev_priv->max_cdclk_freq = 400000;
  1747. } else {
  1748. /* otherwise assume cdclk is fixed */
  1749. dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
  1750. }
  1751. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  1752. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  1753. dev_priv->max_cdclk_freq);
  1754. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  1755. dev_priv->max_dotclk_freq);
  1756. }
  1757. /**
  1758. * intel_update_cdclk - Determine the current CDCLK frequency
  1759. * @dev_priv: i915 device
  1760. *
  1761. * Determine the current CDCLK frequency.
  1762. */
  1763. void intel_update_cdclk(struct drm_i915_private *dev_priv)
  1764. {
  1765. dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
  1766. DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
  1767. dev_priv->cdclk.hw.cdclk, dev_priv->cdclk.hw.vco,
  1768. dev_priv->cdclk.hw.ref);
  1769. /*
  1770. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  1771. * Programmng [sic] note: bit[9:2] should be programmed to the number
  1772. * of cdclk that generates 4MHz reference clock freq which is used to
  1773. * generate GMBus clock. This will vary with the cdclk freq.
  1774. */
  1775. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1776. I915_WRITE(GMBUSFREQ_VLV,
  1777. DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
  1778. }
  1779. static int cnp_rawclk(struct drm_i915_private *dev_priv)
  1780. {
  1781. u32 rawclk;
  1782. int divider, fraction;
  1783. if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
  1784. /* 24 MHz */
  1785. divider = 24000;
  1786. fraction = 0;
  1787. } else {
  1788. /* 19.2 MHz */
  1789. divider = 19000;
  1790. fraction = 200;
  1791. }
  1792. rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
  1793. if (fraction)
  1794. rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
  1795. fraction) - 1);
  1796. I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
  1797. return divider + fraction;
  1798. }
  1799. static int pch_rawclk(struct drm_i915_private *dev_priv)
  1800. {
  1801. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  1802. }
  1803. static int vlv_hrawclk(struct drm_i915_private *dev_priv)
  1804. {
  1805. /* RAWCLK_FREQ_VLV register updated from power well code */
  1806. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  1807. CCK_DISPLAY_REF_CLOCK_CONTROL);
  1808. }
  1809. static int g4x_hrawclk(struct drm_i915_private *dev_priv)
  1810. {
  1811. uint32_t clkcfg;
  1812. /* hrawclock is 1/4 the FSB frequency */
  1813. clkcfg = I915_READ(CLKCFG);
  1814. switch (clkcfg & CLKCFG_FSB_MASK) {
  1815. case CLKCFG_FSB_400:
  1816. return 100000;
  1817. case CLKCFG_FSB_533:
  1818. return 133333;
  1819. case CLKCFG_FSB_667:
  1820. return 166667;
  1821. case CLKCFG_FSB_800:
  1822. return 200000;
  1823. case CLKCFG_FSB_1067:
  1824. case CLKCFG_FSB_1067_ALT:
  1825. return 266667;
  1826. case CLKCFG_FSB_1333:
  1827. case CLKCFG_FSB_1333_ALT:
  1828. return 333333;
  1829. default:
  1830. return 133333;
  1831. }
  1832. }
  1833. /**
  1834. * intel_update_rawclk - Determine the current RAWCLK frequency
  1835. * @dev_priv: i915 device
  1836. *
  1837. * Determine the current RAWCLK frequency. RAWCLK is a fixed
  1838. * frequency clock so this needs to done only once.
  1839. */
  1840. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  1841. {
  1842. if (HAS_PCH_CNP(dev_priv))
  1843. dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
  1844. else if (HAS_PCH_SPLIT(dev_priv))
  1845. dev_priv->rawclk_freq = pch_rawclk(dev_priv);
  1846. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1847. dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
  1848. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  1849. dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
  1850. else
  1851. /* no rawclk on other platforms, or no need to know it */
  1852. return;
  1853. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  1854. }
  1855. /**
  1856. * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
  1857. * @dev_priv: i915 device
  1858. */
  1859. void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
  1860. {
  1861. if (IS_CHERRYVIEW(dev_priv)) {
  1862. dev_priv->display.set_cdclk = chv_set_cdclk;
  1863. dev_priv->display.modeset_calc_cdclk =
  1864. vlv_modeset_calc_cdclk;
  1865. } else if (IS_VALLEYVIEW(dev_priv)) {
  1866. dev_priv->display.set_cdclk = vlv_set_cdclk;
  1867. dev_priv->display.modeset_calc_cdclk =
  1868. vlv_modeset_calc_cdclk;
  1869. } else if (IS_BROADWELL(dev_priv)) {
  1870. dev_priv->display.set_cdclk = bdw_set_cdclk;
  1871. dev_priv->display.modeset_calc_cdclk =
  1872. bdw_modeset_calc_cdclk;
  1873. } else if (IS_GEN9_LP(dev_priv)) {
  1874. dev_priv->display.set_cdclk = bxt_set_cdclk;
  1875. dev_priv->display.modeset_calc_cdclk =
  1876. bxt_modeset_calc_cdclk;
  1877. } else if (IS_GEN9_BC(dev_priv)) {
  1878. dev_priv->display.set_cdclk = skl_set_cdclk;
  1879. dev_priv->display.modeset_calc_cdclk =
  1880. skl_modeset_calc_cdclk;
  1881. } else if (IS_CANNONLAKE(dev_priv)) {
  1882. dev_priv->display.set_cdclk = cnl_set_cdclk;
  1883. dev_priv->display.modeset_calc_cdclk =
  1884. cnl_modeset_calc_cdclk;
  1885. }
  1886. if (IS_CANNONLAKE(dev_priv))
  1887. dev_priv->display.get_cdclk = cnl_get_cdclk;
  1888. else if (IS_GEN9_BC(dev_priv))
  1889. dev_priv->display.get_cdclk = skl_get_cdclk;
  1890. else if (IS_GEN9_LP(dev_priv))
  1891. dev_priv->display.get_cdclk = bxt_get_cdclk;
  1892. else if (IS_BROADWELL(dev_priv))
  1893. dev_priv->display.get_cdclk = bdw_get_cdclk;
  1894. else if (IS_HASWELL(dev_priv))
  1895. dev_priv->display.get_cdclk = hsw_get_cdclk;
  1896. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1897. dev_priv->display.get_cdclk = vlv_get_cdclk;
  1898. else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  1899. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1900. else if (IS_GEN5(dev_priv))
  1901. dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
  1902. else if (IS_GM45(dev_priv))
  1903. dev_priv->display.get_cdclk = gm45_get_cdclk;
  1904. else if (IS_G45(dev_priv))
  1905. dev_priv->display.get_cdclk = g33_get_cdclk;
  1906. else if (IS_I965GM(dev_priv))
  1907. dev_priv->display.get_cdclk = i965gm_get_cdclk;
  1908. else if (IS_I965G(dev_priv))
  1909. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1910. else if (IS_PINEVIEW(dev_priv))
  1911. dev_priv->display.get_cdclk = pnv_get_cdclk;
  1912. else if (IS_G33(dev_priv))
  1913. dev_priv->display.get_cdclk = g33_get_cdclk;
  1914. else if (IS_I945GM(dev_priv))
  1915. dev_priv->display.get_cdclk = i945gm_get_cdclk;
  1916. else if (IS_I945G(dev_priv))
  1917. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  1918. else if (IS_I915GM(dev_priv))
  1919. dev_priv->display.get_cdclk = i915gm_get_cdclk;
  1920. else if (IS_I915G(dev_priv))
  1921. dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
  1922. else if (IS_I865G(dev_priv))
  1923. dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
  1924. else if (IS_I85X(dev_priv))
  1925. dev_priv->display.get_cdclk = i85x_get_cdclk;
  1926. else if (IS_I845G(dev_priv))
  1927. dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
  1928. else { /* 830 */
  1929. WARN(!IS_I830(dev_priv),
  1930. "Unknown platform. Assuming 133 MHz CDCLK\n");
  1931. dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
  1932. }
  1933. }