i915_irq.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. /* IIR can theoretically queue up two events. Be paranoid. */
  105. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  106. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  107. POSTING_READ(GEN8_##type##_IMR(which)); \
  108. I915_WRITE(GEN8_##type##_IER(which), 0); \
  109. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  110. POSTING_READ(GEN8_##type##_IIR(which)); \
  111. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  112. POSTING_READ(GEN8_##type##_IIR(which)); \
  113. } while (0)
  114. #define GEN5_IRQ_RESET(type) do { \
  115. I915_WRITE(type##IMR, 0xffffffff); \
  116. POSTING_READ(type##IMR); \
  117. I915_WRITE(type##IER, 0); \
  118. I915_WRITE(type##IIR, 0xffffffff); \
  119. POSTING_READ(type##IIR); \
  120. I915_WRITE(type##IIR, 0xffffffff); \
  121. POSTING_READ(type##IIR); \
  122. } while (0)
  123. /*
  124. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  125. */
  126. static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  127. i915_reg_t reg)
  128. {
  129. u32 val = I915_READ(reg);
  130. if (val == 0)
  131. return;
  132. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  133. i915_mmio_reg_offset(reg), val);
  134. I915_WRITE(reg, 0xffffffff);
  135. POSTING_READ(reg);
  136. I915_WRITE(reg, 0xffffffff);
  137. POSTING_READ(reg);
  138. }
  139. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  140. gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  141. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  142. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  143. POSTING_READ(GEN8_##type##_IMR(which)); \
  144. } while (0)
  145. #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
  146. gen5_assert_iir_is_zero(dev_priv, type##IIR); \
  147. I915_WRITE(type##IER, (ier_val)); \
  148. I915_WRITE(type##IMR, (imr_val)); \
  149. POSTING_READ(type##IMR); \
  150. } while (0)
  151. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  152. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  153. /* For display hotplug interrupt */
  154. static inline void
  155. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  156. uint32_t mask,
  157. uint32_t bits)
  158. {
  159. uint32_t val;
  160. lockdep_assert_held(&dev_priv->irq_lock);
  161. WARN_ON(bits & ~mask);
  162. val = I915_READ(PORT_HOTPLUG_EN);
  163. val &= ~mask;
  164. val |= bits;
  165. I915_WRITE(PORT_HOTPLUG_EN, val);
  166. }
  167. /**
  168. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  169. * @dev_priv: driver private
  170. * @mask: bits to update
  171. * @bits: bits to enable
  172. * NOTE: the HPD enable bits are modified both inside and outside
  173. * of an interrupt context. To avoid that read-modify-write cycles
  174. * interfer, these bits are protected by a spinlock. Since this
  175. * function is usually not called from a context where the lock is
  176. * held already, this function acquires the lock itself. A non-locking
  177. * version is also available.
  178. */
  179. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  180. uint32_t mask,
  181. uint32_t bits)
  182. {
  183. spin_lock_irq(&dev_priv->irq_lock);
  184. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  185. spin_unlock_irq(&dev_priv->irq_lock);
  186. }
  187. /**
  188. * ilk_update_display_irq - update DEIMR
  189. * @dev_priv: driver private
  190. * @interrupt_mask: mask of interrupt bits to update
  191. * @enabled_irq_mask: mask of interrupt bits to enable
  192. */
  193. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  194. uint32_t interrupt_mask,
  195. uint32_t enabled_irq_mask)
  196. {
  197. uint32_t new_val;
  198. lockdep_assert_held(&dev_priv->irq_lock);
  199. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  200. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  201. return;
  202. new_val = dev_priv->irq_mask;
  203. new_val &= ~interrupt_mask;
  204. new_val |= (~enabled_irq_mask & interrupt_mask);
  205. if (new_val != dev_priv->irq_mask) {
  206. dev_priv->irq_mask = new_val;
  207. I915_WRITE(DEIMR, dev_priv->irq_mask);
  208. POSTING_READ(DEIMR);
  209. }
  210. }
  211. /**
  212. * ilk_update_gt_irq - update GTIMR
  213. * @dev_priv: driver private
  214. * @interrupt_mask: mask of interrupt bits to update
  215. * @enabled_irq_mask: mask of interrupt bits to enable
  216. */
  217. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  218. uint32_t interrupt_mask,
  219. uint32_t enabled_irq_mask)
  220. {
  221. lockdep_assert_held(&dev_priv->irq_lock);
  222. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  223. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  224. return;
  225. dev_priv->gt_irq_mask &= ~interrupt_mask;
  226. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  227. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  228. }
  229. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  230. {
  231. ilk_update_gt_irq(dev_priv, mask, mask);
  232. POSTING_READ_FW(GTIMR);
  233. }
  234. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  235. {
  236. ilk_update_gt_irq(dev_priv, mask, 0);
  237. }
  238. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  239. {
  240. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  241. }
  242. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  243. {
  244. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
  245. }
  246. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  247. {
  248. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
  249. }
  250. /**
  251. * snb_update_pm_irq - update GEN6_PMIMR
  252. * @dev_priv: driver private
  253. * @interrupt_mask: mask of interrupt bits to update
  254. * @enabled_irq_mask: mask of interrupt bits to enable
  255. */
  256. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  257. uint32_t interrupt_mask,
  258. uint32_t enabled_irq_mask)
  259. {
  260. uint32_t new_val;
  261. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  262. lockdep_assert_held(&dev_priv->irq_lock);
  263. new_val = dev_priv->pm_imr;
  264. new_val &= ~interrupt_mask;
  265. new_val |= (~enabled_irq_mask & interrupt_mask);
  266. if (new_val != dev_priv->pm_imr) {
  267. dev_priv->pm_imr = new_val;
  268. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  269. POSTING_READ(gen6_pm_imr(dev_priv));
  270. }
  271. }
  272. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  273. {
  274. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  275. return;
  276. snb_update_pm_irq(dev_priv, mask, mask);
  277. }
  278. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  279. {
  280. snb_update_pm_irq(dev_priv, mask, 0);
  281. }
  282. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  283. {
  284. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  285. return;
  286. __gen6_mask_pm_irq(dev_priv, mask);
  287. }
  288. void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  289. {
  290. i915_reg_t reg = gen6_pm_iir(dev_priv);
  291. lockdep_assert_held(&dev_priv->irq_lock);
  292. I915_WRITE(reg, reset_mask);
  293. I915_WRITE(reg, reset_mask);
  294. POSTING_READ(reg);
  295. }
  296. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  297. {
  298. lockdep_assert_held(&dev_priv->irq_lock);
  299. dev_priv->pm_ier |= enable_mask;
  300. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  301. gen6_unmask_pm_irq(dev_priv, enable_mask);
  302. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  303. }
  304. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  305. {
  306. lockdep_assert_held(&dev_priv->irq_lock);
  307. dev_priv->pm_ier &= ~disable_mask;
  308. __gen6_mask_pm_irq(dev_priv, disable_mask);
  309. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  310. /* though a barrier is missing here, but don't really need a one */
  311. }
  312. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  313. {
  314. spin_lock_irq(&dev_priv->irq_lock);
  315. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  316. dev_priv->rps.pm_iir = 0;
  317. spin_unlock_irq(&dev_priv->irq_lock);
  318. }
  319. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  320. {
  321. if (READ_ONCE(dev_priv->rps.interrupts_enabled))
  322. return;
  323. spin_lock_irq(&dev_priv->irq_lock);
  324. WARN_ON_ONCE(dev_priv->rps.pm_iir);
  325. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  326. dev_priv->rps.interrupts_enabled = true;
  327. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  328. spin_unlock_irq(&dev_priv->irq_lock);
  329. }
  330. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  331. {
  332. if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
  333. return;
  334. spin_lock_irq(&dev_priv->irq_lock);
  335. dev_priv->rps.interrupts_enabled = false;
  336. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  337. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  338. spin_unlock_irq(&dev_priv->irq_lock);
  339. synchronize_irq(dev_priv->drm.irq);
  340. /* Now that we will not be generating any more work, flush any
  341. * outsanding tasks. As we are called on the RPS idle path,
  342. * we will reset the GPU to minimum frequencies, so the current
  343. * state of the worker can be discarded.
  344. */
  345. cancel_work_sync(&dev_priv->rps.work);
  346. gen6_reset_rps_interrupts(dev_priv);
  347. }
  348. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  349. {
  350. spin_lock_irq(&dev_priv->irq_lock);
  351. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  352. spin_unlock_irq(&dev_priv->irq_lock);
  353. }
  354. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  355. {
  356. spin_lock_irq(&dev_priv->irq_lock);
  357. if (!dev_priv->guc.interrupts_enabled) {
  358. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  359. dev_priv->pm_guc_events);
  360. dev_priv->guc.interrupts_enabled = true;
  361. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  362. }
  363. spin_unlock_irq(&dev_priv->irq_lock);
  364. }
  365. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  366. {
  367. spin_lock_irq(&dev_priv->irq_lock);
  368. dev_priv->guc.interrupts_enabled = false;
  369. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  370. spin_unlock_irq(&dev_priv->irq_lock);
  371. synchronize_irq(dev_priv->drm.irq);
  372. gen9_reset_guc_interrupts(dev_priv);
  373. }
  374. /**
  375. * bdw_update_port_irq - update DE port interrupt
  376. * @dev_priv: driver private
  377. * @interrupt_mask: mask of interrupt bits to update
  378. * @enabled_irq_mask: mask of interrupt bits to enable
  379. */
  380. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  381. uint32_t interrupt_mask,
  382. uint32_t enabled_irq_mask)
  383. {
  384. uint32_t new_val;
  385. uint32_t old_val;
  386. lockdep_assert_held(&dev_priv->irq_lock);
  387. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  388. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  389. return;
  390. old_val = I915_READ(GEN8_DE_PORT_IMR);
  391. new_val = old_val;
  392. new_val &= ~interrupt_mask;
  393. new_val |= (~enabled_irq_mask & interrupt_mask);
  394. if (new_val != old_val) {
  395. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  396. POSTING_READ(GEN8_DE_PORT_IMR);
  397. }
  398. }
  399. /**
  400. * bdw_update_pipe_irq - update DE pipe interrupt
  401. * @dev_priv: driver private
  402. * @pipe: pipe whose interrupt to update
  403. * @interrupt_mask: mask of interrupt bits to update
  404. * @enabled_irq_mask: mask of interrupt bits to enable
  405. */
  406. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  407. enum pipe pipe,
  408. uint32_t interrupt_mask,
  409. uint32_t enabled_irq_mask)
  410. {
  411. uint32_t new_val;
  412. lockdep_assert_held(&dev_priv->irq_lock);
  413. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  414. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  415. return;
  416. new_val = dev_priv->de_irq_mask[pipe];
  417. new_val &= ~interrupt_mask;
  418. new_val |= (~enabled_irq_mask & interrupt_mask);
  419. if (new_val != dev_priv->de_irq_mask[pipe]) {
  420. dev_priv->de_irq_mask[pipe] = new_val;
  421. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  422. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  423. }
  424. }
  425. /**
  426. * ibx_display_interrupt_update - update SDEIMR
  427. * @dev_priv: driver private
  428. * @interrupt_mask: mask of interrupt bits to update
  429. * @enabled_irq_mask: mask of interrupt bits to enable
  430. */
  431. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  432. uint32_t interrupt_mask,
  433. uint32_t enabled_irq_mask)
  434. {
  435. uint32_t sdeimr = I915_READ(SDEIMR);
  436. sdeimr &= ~interrupt_mask;
  437. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  438. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  439. lockdep_assert_held(&dev_priv->irq_lock);
  440. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  441. return;
  442. I915_WRITE(SDEIMR, sdeimr);
  443. POSTING_READ(SDEIMR);
  444. }
  445. static void
  446. __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  447. u32 enable_mask, u32 status_mask)
  448. {
  449. i915_reg_t reg = PIPESTAT(pipe);
  450. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  451. lockdep_assert_held(&dev_priv->irq_lock);
  452. WARN_ON(!intel_irqs_enabled(dev_priv));
  453. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  454. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  455. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  456. pipe_name(pipe), enable_mask, status_mask))
  457. return;
  458. if ((pipestat & enable_mask) == enable_mask)
  459. return;
  460. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  461. /* Enable the interrupt, clear any pending status */
  462. pipestat |= enable_mask | status_mask;
  463. I915_WRITE(reg, pipestat);
  464. POSTING_READ(reg);
  465. }
  466. static void
  467. __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  468. u32 enable_mask, u32 status_mask)
  469. {
  470. i915_reg_t reg = PIPESTAT(pipe);
  471. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  472. lockdep_assert_held(&dev_priv->irq_lock);
  473. WARN_ON(!intel_irqs_enabled(dev_priv));
  474. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  475. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  476. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  477. pipe_name(pipe), enable_mask, status_mask))
  478. return;
  479. if ((pipestat & enable_mask) == 0)
  480. return;
  481. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  482. pipestat &= ~enable_mask;
  483. I915_WRITE(reg, pipestat);
  484. POSTING_READ(reg);
  485. }
  486. static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
  487. {
  488. u32 enable_mask = status_mask << 16;
  489. /*
  490. * On pipe A we don't support the PSR interrupt yet,
  491. * on pipe B and C the same bit MBZ.
  492. */
  493. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  494. return 0;
  495. /*
  496. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  497. * A the same bit is for perf counters which we don't use either.
  498. */
  499. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  500. return 0;
  501. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  502. SPRITE0_FLIP_DONE_INT_EN_VLV |
  503. SPRITE1_FLIP_DONE_INT_EN_VLV);
  504. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  505. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  506. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  507. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  508. return enable_mask;
  509. }
  510. void
  511. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  512. u32 status_mask)
  513. {
  514. u32 enable_mask;
  515. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  516. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  517. status_mask);
  518. else
  519. enable_mask = status_mask << 16;
  520. __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  521. }
  522. void
  523. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  524. u32 status_mask)
  525. {
  526. u32 enable_mask;
  527. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  528. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  529. status_mask);
  530. else
  531. enable_mask = status_mask << 16;
  532. __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  533. }
  534. /**
  535. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  536. * @dev_priv: i915 device private
  537. */
  538. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  539. {
  540. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  541. return;
  542. spin_lock_irq(&dev_priv->irq_lock);
  543. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  544. if (INTEL_GEN(dev_priv) >= 4)
  545. i915_enable_pipestat(dev_priv, PIPE_A,
  546. PIPE_LEGACY_BLC_EVENT_STATUS);
  547. spin_unlock_irq(&dev_priv->irq_lock);
  548. }
  549. /*
  550. * This timing diagram depicts the video signal in and
  551. * around the vertical blanking period.
  552. *
  553. * Assumptions about the fictitious mode used in this example:
  554. * vblank_start >= 3
  555. * vsync_start = vblank_start + 1
  556. * vsync_end = vblank_start + 2
  557. * vtotal = vblank_start + 3
  558. *
  559. * start of vblank:
  560. * latch double buffered registers
  561. * increment frame counter (ctg+)
  562. * generate start of vblank interrupt (gen4+)
  563. * |
  564. * | frame start:
  565. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  566. * | may be shifted forward 1-3 extra lines via PIPECONF
  567. * | |
  568. * | | start of vsync:
  569. * | | generate vsync interrupt
  570. * | | |
  571. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  572. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  573. * ----va---> <-----------------vb--------------------> <--------va-------------
  574. * | | <----vs-----> |
  575. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  576. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  577. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  578. * | | |
  579. * last visible pixel first visible pixel
  580. * | increment frame counter (gen3/4)
  581. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  582. *
  583. * x = horizontal active
  584. * _ = horizontal blanking
  585. * hs = horizontal sync
  586. * va = vertical active
  587. * vb = vertical blanking
  588. * vs = vertical sync
  589. * vbs = vblank_start (number)
  590. *
  591. * Summary:
  592. * - most events happen at the start of horizontal sync
  593. * - frame start happens at the start of horizontal blank, 1-4 lines
  594. * (depending on PIPECONF settings) after the start of vblank
  595. * - gen3/4 pixel and frame counter are synchronized with the start
  596. * of horizontal active on the first line of vertical active
  597. */
  598. /* Called from drm generic code, passed a 'crtc', which
  599. * we use as a pipe index
  600. */
  601. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  602. {
  603. struct drm_i915_private *dev_priv = to_i915(dev);
  604. i915_reg_t high_frame, low_frame;
  605. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  606. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  607. unsigned long irqflags;
  608. htotal = mode->crtc_htotal;
  609. hsync_start = mode->crtc_hsync_start;
  610. vbl_start = mode->crtc_vblank_start;
  611. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  612. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  613. /* Convert to pixel count */
  614. vbl_start *= htotal;
  615. /* Start of vblank event occurs at start of hsync */
  616. vbl_start -= htotal - hsync_start;
  617. high_frame = PIPEFRAME(pipe);
  618. low_frame = PIPEFRAMEPIXEL(pipe);
  619. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  620. /*
  621. * High & low register fields aren't synchronized, so make sure
  622. * we get a low value that's stable across two reads of the high
  623. * register.
  624. */
  625. do {
  626. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  627. low = I915_READ_FW(low_frame);
  628. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  629. } while (high1 != high2);
  630. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  631. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  632. pixel = low & PIPE_PIXEL_MASK;
  633. low >>= PIPE_FRAME_LOW_SHIFT;
  634. /*
  635. * The frame counter increments at beginning of active.
  636. * Cook up a vblank counter by also checking the pixel
  637. * counter against vblank start.
  638. */
  639. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  640. }
  641. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  642. {
  643. struct drm_i915_private *dev_priv = to_i915(dev);
  644. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  645. }
  646. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  647. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  648. {
  649. struct drm_device *dev = crtc->base.dev;
  650. struct drm_i915_private *dev_priv = to_i915(dev);
  651. const struct drm_display_mode *mode;
  652. struct drm_vblank_crtc *vblank;
  653. enum pipe pipe = crtc->pipe;
  654. int position, vtotal;
  655. if (!crtc->active)
  656. return -1;
  657. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  658. mode = &vblank->hwmode;
  659. vtotal = mode->crtc_vtotal;
  660. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  661. vtotal /= 2;
  662. if (IS_GEN2(dev_priv))
  663. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  664. else
  665. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  666. /*
  667. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  668. * read it just before the start of vblank. So try it again
  669. * so we don't accidentally end up spanning a vblank frame
  670. * increment, causing the pipe_update_end() code to squak at us.
  671. *
  672. * The nature of this problem means we can't simply check the ISR
  673. * bit and return the vblank start value; nor can we use the scanline
  674. * debug register in the transcoder as it appears to have the same
  675. * problem. We may need to extend this to include other platforms,
  676. * but so far testing only shows the problem on HSW.
  677. */
  678. if (HAS_DDI(dev_priv) && !position) {
  679. int i, temp;
  680. for (i = 0; i < 100; i++) {
  681. udelay(1);
  682. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  683. if (temp != position) {
  684. position = temp;
  685. break;
  686. }
  687. }
  688. }
  689. /*
  690. * See update_scanline_offset() for the details on the
  691. * scanline_offset adjustment.
  692. */
  693. return (position + crtc->scanline_offset) % vtotal;
  694. }
  695. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  696. bool in_vblank_irq, int *vpos, int *hpos,
  697. ktime_t *stime, ktime_t *etime,
  698. const struct drm_display_mode *mode)
  699. {
  700. struct drm_i915_private *dev_priv = to_i915(dev);
  701. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  702. pipe);
  703. int position;
  704. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  705. unsigned long irqflags;
  706. if (WARN_ON(!mode->crtc_clock)) {
  707. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  708. "pipe %c\n", pipe_name(pipe));
  709. return false;
  710. }
  711. htotal = mode->crtc_htotal;
  712. hsync_start = mode->crtc_hsync_start;
  713. vtotal = mode->crtc_vtotal;
  714. vbl_start = mode->crtc_vblank_start;
  715. vbl_end = mode->crtc_vblank_end;
  716. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  717. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  718. vbl_end /= 2;
  719. vtotal /= 2;
  720. }
  721. /*
  722. * Lock uncore.lock, as we will do multiple timing critical raw
  723. * register reads, potentially with preemption disabled, so the
  724. * following code must not block on uncore.lock.
  725. */
  726. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  727. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  728. /* Get optional system timestamp before query. */
  729. if (stime)
  730. *stime = ktime_get();
  731. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  732. /* No obvious pixelcount register. Only query vertical
  733. * scanout position from Display scan line register.
  734. */
  735. position = __intel_get_crtc_scanline(intel_crtc);
  736. } else {
  737. /* Have access to pixelcount since start of frame.
  738. * We can split this into vertical and horizontal
  739. * scanout position.
  740. */
  741. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  742. /* convert to pixel counts */
  743. vbl_start *= htotal;
  744. vbl_end *= htotal;
  745. vtotal *= htotal;
  746. /*
  747. * In interlaced modes, the pixel counter counts all pixels,
  748. * so one field will have htotal more pixels. In order to avoid
  749. * the reported position from jumping backwards when the pixel
  750. * counter is beyond the length of the shorter field, just
  751. * clamp the position the length of the shorter field. This
  752. * matches how the scanline counter based position works since
  753. * the scanline counter doesn't count the two half lines.
  754. */
  755. if (position >= vtotal)
  756. position = vtotal - 1;
  757. /*
  758. * Start of vblank interrupt is triggered at start of hsync,
  759. * just prior to the first active line of vblank. However we
  760. * consider lines to start at the leading edge of horizontal
  761. * active. So, should we get here before we've crossed into
  762. * the horizontal active of the first line in vblank, we would
  763. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  764. * always add htotal-hsync_start to the current pixel position.
  765. */
  766. position = (position + htotal - hsync_start) % vtotal;
  767. }
  768. /* Get optional system timestamp after query. */
  769. if (etime)
  770. *etime = ktime_get();
  771. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  772. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  773. /*
  774. * While in vblank, position will be negative
  775. * counting up towards 0 at vbl_end. And outside
  776. * vblank, position will be positive counting
  777. * up since vbl_end.
  778. */
  779. if (position >= vbl_start)
  780. position -= vbl_end;
  781. else
  782. position += vtotal - vbl_end;
  783. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  784. *vpos = position;
  785. *hpos = 0;
  786. } else {
  787. *vpos = position / htotal;
  788. *hpos = position - (*vpos * htotal);
  789. }
  790. return true;
  791. }
  792. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  793. {
  794. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  795. unsigned long irqflags;
  796. int position;
  797. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  798. position = __intel_get_crtc_scanline(crtc);
  799. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  800. return position;
  801. }
  802. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  803. {
  804. u32 busy_up, busy_down, max_avg, min_avg;
  805. u8 new_delay;
  806. spin_lock(&mchdev_lock);
  807. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  808. new_delay = dev_priv->ips.cur_delay;
  809. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  810. busy_up = I915_READ(RCPREVBSYTUPAVG);
  811. busy_down = I915_READ(RCPREVBSYTDNAVG);
  812. max_avg = I915_READ(RCBMAXAVG);
  813. min_avg = I915_READ(RCBMINAVG);
  814. /* Handle RCS change request from hw */
  815. if (busy_up > max_avg) {
  816. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  817. new_delay = dev_priv->ips.cur_delay - 1;
  818. if (new_delay < dev_priv->ips.max_delay)
  819. new_delay = dev_priv->ips.max_delay;
  820. } else if (busy_down < min_avg) {
  821. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  822. new_delay = dev_priv->ips.cur_delay + 1;
  823. if (new_delay > dev_priv->ips.min_delay)
  824. new_delay = dev_priv->ips.min_delay;
  825. }
  826. if (ironlake_set_drps(dev_priv, new_delay))
  827. dev_priv->ips.cur_delay = new_delay;
  828. spin_unlock(&mchdev_lock);
  829. return;
  830. }
  831. static void notify_ring(struct intel_engine_cs *engine)
  832. {
  833. struct drm_i915_gem_request *rq = NULL;
  834. struct intel_wait *wait;
  835. atomic_inc(&engine->irq_count);
  836. set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  837. spin_lock(&engine->breadcrumbs.irq_lock);
  838. wait = engine->breadcrumbs.irq_wait;
  839. if (wait) {
  840. /* We use a callback from the dma-fence to submit
  841. * requests after waiting on our own requests. To
  842. * ensure minimum delay in queuing the next request to
  843. * hardware, signal the fence now rather than wait for
  844. * the signaler to be woken up. We still wake up the
  845. * waiter in order to handle the irq-seqno coherency
  846. * issues (we may receive the interrupt before the
  847. * seqno is written, see __i915_request_irq_complete())
  848. * and to handle coalescing of multiple seqno updates
  849. * and many waiters.
  850. */
  851. if (i915_seqno_passed(intel_engine_get_seqno(engine),
  852. wait->seqno) &&
  853. !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  854. &wait->request->fence.flags))
  855. rq = i915_gem_request_get(wait->request);
  856. wake_up_process(wait->tsk);
  857. } else {
  858. __intel_engine_disarm_breadcrumbs(engine);
  859. }
  860. spin_unlock(&engine->breadcrumbs.irq_lock);
  861. if (rq) {
  862. dma_fence_signal(&rq->fence);
  863. i915_gem_request_put(rq);
  864. }
  865. trace_intel_engine_notify(engine, wait);
  866. }
  867. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  868. struct intel_rps_ei *ei)
  869. {
  870. ei->ktime = ktime_get_raw();
  871. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  872. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  873. }
  874. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  875. {
  876. memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
  877. }
  878. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  879. {
  880. const struct intel_rps_ei *prev = &dev_priv->rps.ei;
  881. struct intel_rps_ei now;
  882. u32 events = 0;
  883. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  884. return 0;
  885. vlv_c0_read(dev_priv, &now);
  886. if (prev->ktime) {
  887. u64 time, c0;
  888. u32 render, media;
  889. time = ktime_us_delta(now.ktime, prev->ktime);
  890. time *= dev_priv->czclk_freq;
  891. /* Workload can be split between render + media,
  892. * e.g. SwapBuffers being blitted in X after being rendered in
  893. * mesa. To account for this we need to combine both engines
  894. * into our activity counter.
  895. */
  896. render = now.render_c0 - prev->render_c0;
  897. media = now.media_c0 - prev->media_c0;
  898. c0 = max(render, media);
  899. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  900. if (c0 > time * dev_priv->rps.up_threshold)
  901. events = GEN6_PM_RP_UP_THRESHOLD;
  902. else if (c0 < time * dev_priv->rps.down_threshold)
  903. events = GEN6_PM_RP_DOWN_THRESHOLD;
  904. }
  905. dev_priv->rps.ei = now;
  906. return events;
  907. }
  908. static void gen6_pm_rps_work(struct work_struct *work)
  909. {
  910. struct drm_i915_private *dev_priv =
  911. container_of(work, struct drm_i915_private, rps.work);
  912. bool client_boost = false;
  913. int new_delay, adj, min, max;
  914. u32 pm_iir = 0;
  915. spin_lock_irq(&dev_priv->irq_lock);
  916. if (dev_priv->rps.interrupts_enabled) {
  917. pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
  918. client_boost = atomic_read(&dev_priv->rps.num_waiters);
  919. }
  920. spin_unlock_irq(&dev_priv->irq_lock);
  921. /* Make sure we didn't queue anything we're not going to process. */
  922. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  923. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  924. goto out;
  925. mutex_lock(&dev_priv->rps.hw_lock);
  926. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  927. adj = dev_priv->rps.last_adj;
  928. new_delay = dev_priv->rps.cur_freq;
  929. min = dev_priv->rps.min_freq_softlimit;
  930. max = dev_priv->rps.max_freq_softlimit;
  931. if (client_boost)
  932. max = dev_priv->rps.max_freq;
  933. if (client_boost && new_delay < dev_priv->rps.boost_freq) {
  934. new_delay = dev_priv->rps.boost_freq;
  935. adj = 0;
  936. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  937. if (adj > 0)
  938. adj *= 2;
  939. else /* CHV needs even encode values */
  940. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  941. if (new_delay >= dev_priv->rps.max_freq_softlimit)
  942. adj = 0;
  943. } else if (client_boost) {
  944. adj = 0;
  945. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  946. if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
  947. new_delay = dev_priv->rps.efficient_freq;
  948. else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
  949. new_delay = dev_priv->rps.min_freq_softlimit;
  950. adj = 0;
  951. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  952. if (adj < 0)
  953. adj *= 2;
  954. else /* CHV needs even encode values */
  955. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  956. if (new_delay <= dev_priv->rps.min_freq_softlimit)
  957. adj = 0;
  958. } else { /* unknown event */
  959. adj = 0;
  960. }
  961. dev_priv->rps.last_adj = adj;
  962. /* sysfs frequency interfaces may have snuck in while servicing the
  963. * interrupt
  964. */
  965. new_delay += adj;
  966. new_delay = clamp_t(int, new_delay, min, max);
  967. if (intel_set_rps(dev_priv, new_delay)) {
  968. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  969. dev_priv->rps.last_adj = 0;
  970. }
  971. mutex_unlock(&dev_priv->rps.hw_lock);
  972. out:
  973. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  974. spin_lock_irq(&dev_priv->irq_lock);
  975. if (dev_priv->rps.interrupts_enabled)
  976. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  977. spin_unlock_irq(&dev_priv->irq_lock);
  978. }
  979. /**
  980. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  981. * occurred.
  982. * @work: workqueue struct
  983. *
  984. * Doesn't actually do anything except notify userspace. As a consequence of
  985. * this event, userspace should try to remap the bad rows since statistically
  986. * it is likely the same row is more likely to go bad again.
  987. */
  988. static void ivybridge_parity_work(struct work_struct *work)
  989. {
  990. struct drm_i915_private *dev_priv =
  991. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  992. u32 error_status, row, bank, subbank;
  993. char *parity_event[6];
  994. uint32_t misccpctl;
  995. uint8_t slice = 0;
  996. /* We must turn off DOP level clock gating to access the L3 registers.
  997. * In order to prevent a get/put style interface, acquire struct mutex
  998. * any time we access those registers.
  999. */
  1000. mutex_lock(&dev_priv->drm.struct_mutex);
  1001. /* If we've screwed up tracking, just let the interrupt fire again */
  1002. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1003. goto out;
  1004. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1005. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1006. POSTING_READ(GEN7_MISCCPCTL);
  1007. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1008. i915_reg_t reg;
  1009. slice--;
  1010. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1011. break;
  1012. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1013. reg = GEN7_L3CDERRST1(slice);
  1014. error_status = I915_READ(reg);
  1015. row = GEN7_PARITY_ERROR_ROW(error_status);
  1016. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1017. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1018. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1019. POSTING_READ(reg);
  1020. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1021. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1022. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1023. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1024. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1025. parity_event[5] = NULL;
  1026. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1027. KOBJ_CHANGE, parity_event);
  1028. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1029. slice, row, bank, subbank);
  1030. kfree(parity_event[4]);
  1031. kfree(parity_event[3]);
  1032. kfree(parity_event[2]);
  1033. kfree(parity_event[1]);
  1034. }
  1035. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1036. out:
  1037. WARN_ON(dev_priv->l3_parity.which_slice);
  1038. spin_lock_irq(&dev_priv->irq_lock);
  1039. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1040. spin_unlock_irq(&dev_priv->irq_lock);
  1041. mutex_unlock(&dev_priv->drm.struct_mutex);
  1042. }
  1043. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1044. u32 iir)
  1045. {
  1046. if (!HAS_L3_DPF(dev_priv))
  1047. return;
  1048. spin_lock(&dev_priv->irq_lock);
  1049. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1050. spin_unlock(&dev_priv->irq_lock);
  1051. iir &= GT_PARITY_ERROR(dev_priv);
  1052. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1053. dev_priv->l3_parity.which_slice |= 1 << 1;
  1054. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1055. dev_priv->l3_parity.which_slice |= 1 << 0;
  1056. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1057. }
  1058. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1059. u32 gt_iir)
  1060. {
  1061. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1062. notify_ring(dev_priv->engine[RCS]);
  1063. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1064. notify_ring(dev_priv->engine[VCS]);
  1065. }
  1066. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1067. u32 gt_iir)
  1068. {
  1069. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1070. notify_ring(dev_priv->engine[RCS]);
  1071. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1072. notify_ring(dev_priv->engine[VCS]);
  1073. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1074. notify_ring(dev_priv->engine[BCS]);
  1075. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1076. GT_BSD_CS_ERROR_INTERRUPT |
  1077. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1078. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1079. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1080. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1081. }
  1082. static void
  1083. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
  1084. {
  1085. bool tasklet = false;
  1086. if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
  1087. if (port_count(&engine->execlist_port[0])) {
  1088. __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
  1089. tasklet = true;
  1090. }
  1091. }
  1092. if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
  1093. notify_ring(engine);
  1094. tasklet |= i915.enable_guc_submission;
  1095. }
  1096. if (tasklet)
  1097. tasklet_hi_schedule(&engine->irq_tasklet);
  1098. }
  1099. static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
  1100. u32 master_ctl,
  1101. u32 gt_iir[4])
  1102. {
  1103. irqreturn_t ret = IRQ_NONE;
  1104. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1105. gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
  1106. if (gt_iir[0]) {
  1107. I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
  1108. ret = IRQ_HANDLED;
  1109. } else
  1110. DRM_ERROR("The master control interrupt lied (GT0)!\n");
  1111. }
  1112. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1113. gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
  1114. if (gt_iir[1]) {
  1115. I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
  1116. ret = IRQ_HANDLED;
  1117. } else
  1118. DRM_ERROR("The master control interrupt lied (GT1)!\n");
  1119. }
  1120. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1121. gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
  1122. if (gt_iir[3]) {
  1123. I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
  1124. ret = IRQ_HANDLED;
  1125. } else
  1126. DRM_ERROR("The master control interrupt lied (GT3)!\n");
  1127. }
  1128. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1129. gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
  1130. if (gt_iir[2] & (dev_priv->pm_rps_events |
  1131. dev_priv->pm_guc_events)) {
  1132. I915_WRITE_FW(GEN8_GT_IIR(2),
  1133. gt_iir[2] & (dev_priv->pm_rps_events |
  1134. dev_priv->pm_guc_events));
  1135. ret = IRQ_HANDLED;
  1136. } else
  1137. DRM_ERROR("The master control interrupt lied (PM)!\n");
  1138. }
  1139. return ret;
  1140. }
  1141. static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
  1142. u32 gt_iir[4])
  1143. {
  1144. if (gt_iir[0]) {
  1145. gen8_cs_irq_handler(dev_priv->engine[RCS],
  1146. gt_iir[0], GEN8_RCS_IRQ_SHIFT);
  1147. gen8_cs_irq_handler(dev_priv->engine[BCS],
  1148. gt_iir[0], GEN8_BCS_IRQ_SHIFT);
  1149. }
  1150. if (gt_iir[1]) {
  1151. gen8_cs_irq_handler(dev_priv->engine[VCS],
  1152. gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
  1153. gen8_cs_irq_handler(dev_priv->engine[VCS2],
  1154. gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
  1155. }
  1156. if (gt_iir[3])
  1157. gen8_cs_irq_handler(dev_priv->engine[VECS],
  1158. gt_iir[3], GEN8_VECS_IRQ_SHIFT);
  1159. if (gt_iir[2] & dev_priv->pm_rps_events)
  1160. gen6_rps_irq_handler(dev_priv, gt_iir[2]);
  1161. if (gt_iir[2] & dev_priv->pm_guc_events)
  1162. gen9_guc_irq_handler(dev_priv, gt_iir[2]);
  1163. }
  1164. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1165. {
  1166. switch (port) {
  1167. case PORT_A:
  1168. return val & PORTA_HOTPLUG_LONG_DETECT;
  1169. case PORT_B:
  1170. return val & PORTB_HOTPLUG_LONG_DETECT;
  1171. case PORT_C:
  1172. return val & PORTC_HOTPLUG_LONG_DETECT;
  1173. default:
  1174. return false;
  1175. }
  1176. }
  1177. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1178. {
  1179. switch (port) {
  1180. case PORT_E:
  1181. return val & PORTE_HOTPLUG_LONG_DETECT;
  1182. default:
  1183. return false;
  1184. }
  1185. }
  1186. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1187. {
  1188. switch (port) {
  1189. case PORT_A:
  1190. return val & PORTA_HOTPLUG_LONG_DETECT;
  1191. case PORT_B:
  1192. return val & PORTB_HOTPLUG_LONG_DETECT;
  1193. case PORT_C:
  1194. return val & PORTC_HOTPLUG_LONG_DETECT;
  1195. case PORT_D:
  1196. return val & PORTD_HOTPLUG_LONG_DETECT;
  1197. default:
  1198. return false;
  1199. }
  1200. }
  1201. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1202. {
  1203. switch (port) {
  1204. case PORT_A:
  1205. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1206. default:
  1207. return false;
  1208. }
  1209. }
  1210. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1211. {
  1212. switch (port) {
  1213. case PORT_B:
  1214. return val & PORTB_HOTPLUG_LONG_DETECT;
  1215. case PORT_C:
  1216. return val & PORTC_HOTPLUG_LONG_DETECT;
  1217. case PORT_D:
  1218. return val & PORTD_HOTPLUG_LONG_DETECT;
  1219. default:
  1220. return false;
  1221. }
  1222. }
  1223. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1224. {
  1225. switch (port) {
  1226. case PORT_B:
  1227. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1228. case PORT_C:
  1229. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1230. case PORT_D:
  1231. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1232. default:
  1233. return false;
  1234. }
  1235. }
  1236. /*
  1237. * Get a bit mask of pins that have triggered, and which ones may be long.
  1238. * This can be called multiple times with the same masks to accumulate
  1239. * hotplug detection results from several registers.
  1240. *
  1241. * Note that the caller is expected to zero out the masks initially.
  1242. */
  1243. static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
  1244. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1245. const u32 hpd[HPD_NUM_PINS],
  1246. bool long_pulse_detect(enum port port, u32 val))
  1247. {
  1248. enum port port;
  1249. int i;
  1250. for_each_hpd_pin(i) {
  1251. if ((hpd[i] & hotplug_trigger) == 0)
  1252. continue;
  1253. *pin_mask |= BIT(i);
  1254. port = intel_hpd_pin_to_port(i);
  1255. if (port == PORT_NONE)
  1256. continue;
  1257. if (long_pulse_detect(port, dig_hotplug_reg))
  1258. *long_mask |= BIT(i);
  1259. }
  1260. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1261. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1262. }
  1263. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1264. {
  1265. wake_up_all(&dev_priv->gmbus_wait_queue);
  1266. }
  1267. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1268. {
  1269. wake_up_all(&dev_priv->gmbus_wait_queue);
  1270. }
  1271. #if defined(CONFIG_DEBUG_FS)
  1272. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1273. enum pipe pipe,
  1274. uint32_t crc0, uint32_t crc1,
  1275. uint32_t crc2, uint32_t crc3,
  1276. uint32_t crc4)
  1277. {
  1278. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1279. struct intel_pipe_crc_entry *entry;
  1280. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1281. struct drm_driver *driver = dev_priv->drm.driver;
  1282. uint32_t crcs[5];
  1283. int head, tail;
  1284. spin_lock(&pipe_crc->lock);
  1285. if (pipe_crc->source) {
  1286. if (!pipe_crc->entries) {
  1287. spin_unlock(&pipe_crc->lock);
  1288. DRM_DEBUG_KMS("spurious interrupt\n");
  1289. return;
  1290. }
  1291. head = pipe_crc->head;
  1292. tail = pipe_crc->tail;
  1293. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1294. spin_unlock(&pipe_crc->lock);
  1295. DRM_ERROR("CRC buffer overflowing\n");
  1296. return;
  1297. }
  1298. entry = &pipe_crc->entries[head];
  1299. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1300. entry->crc[0] = crc0;
  1301. entry->crc[1] = crc1;
  1302. entry->crc[2] = crc2;
  1303. entry->crc[3] = crc3;
  1304. entry->crc[4] = crc4;
  1305. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1306. pipe_crc->head = head;
  1307. spin_unlock(&pipe_crc->lock);
  1308. wake_up_interruptible(&pipe_crc->wq);
  1309. } else {
  1310. /*
  1311. * For some not yet identified reason, the first CRC is
  1312. * bonkers. So let's just wait for the next vblank and read
  1313. * out the buggy result.
  1314. *
  1315. * On CHV sometimes the second CRC is bonkers as well, so
  1316. * don't trust that one either.
  1317. */
  1318. if (pipe_crc->skipped == 0 ||
  1319. (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
  1320. pipe_crc->skipped++;
  1321. spin_unlock(&pipe_crc->lock);
  1322. return;
  1323. }
  1324. spin_unlock(&pipe_crc->lock);
  1325. crcs[0] = crc0;
  1326. crcs[1] = crc1;
  1327. crcs[2] = crc2;
  1328. crcs[3] = crc3;
  1329. crcs[4] = crc4;
  1330. drm_crtc_add_crc_entry(&crtc->base, true,
  1331. drm_crtc_accurate_vblank_count(&crtc->base),
  1332. crcs);
  1333. }
  1334. }
  1335. #else
  1336. static inline void
  1337. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1338. enum pipe pipe,
  1339. uint32_t crc0, uint32_t crc1,
  1340. uint32_t crc2, uint32_t crc3,
  1341. uint32_t crc4) {}
  1342. #endif
  1343. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1344. enum pipe pipe)
  1345. {
  1346. display_pipe_crc_irq_handler(dev_priv, pipe,
  1347. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1348. 0, 0, 0, 0);
  1349. }
  1350. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1351. enum pipe pipe)
  1352. {
  1353. display_pipe_crc_irq_handler(dev_priv, pipe,
  1354. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1355. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1356. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1357. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1358. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1359. }
  1360. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1361. enum pipe pipe)
  1362. {
  1363. uint32_t res1, res2;
  1364. if (INTEL_GEN(dev_priv) >= 3)
  1365. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1366. else
  1367. res1 = 0;
  1368. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1369. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1370. else
  1371. res2 = 0;
  1372. display_pipe_crc_irq_handler(dev_priv, pipe,
  1373. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1374. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1375. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1376. res1, res2);
  1377. }
  1378. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1379. * IMR bits until the work is done. Other interrupts can be processed without
  1380. * the work queue. */
  1381. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1382. {
  1383. if (pm_iir & dev_priv->pm_rps_events) {
  1384. spin_lock(&dev_priv->irq_lock);
  1385. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1386. if (dev_priv->rps.interrupts_enabled) {
  1387. dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1388. schedule_work(&dev_priv->rps.work);
  1389. }
  1390. spin_unlock(&dev_priv->irq_lock);
  1391. }
  1392. if (INTEL_GEN(dev_priv) >= 8)
  1393. return;
  1394. if (HAS_VEBOX(dev_priv)) {
  1395. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1396. notify_ring(dev_priv->engine[VECS]);
  1397. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1398. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1399. }
  1400. }
  1401. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1402. {
  1403. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
  1404. /* Sample the log buffer flush related bits & clear them out now
  1405. * itself from the message identity register to minimize the
  1406. * probability of losing a flush interrupt, when there are back
  1407. * to back flush interrupts.
  1408. * There can be a new flush interrupt, for different log buffer
  1409. * type (like for ISR), whilst Host is handling one (for DPC).
  1410. * Since same bit is used in message register for ISR & DPC, it
  1411. * could happen that GuC sets the bit for 2nd interrupt but Host
  1412. * clears out the bit on handling the 1st interrupt.
  1413. */
  1414. u32 msg, flush;
  1415. msg = I915_READ(SOFT_SCRATCH(15));
  1416. flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
  1417. INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
  1418. if (flush) {
  1419. /* Clear the message bits that are handled */
  1420. I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
  1421. /* Handle flush interrupt in bottom half */
  1422. queue_work(dev_priv->guc.log.runtime.flush_wq,
  1423. &dev_priv->guc.log.runtime.flush_work);
  1424. dev_priv->guc.log.flush_interrupt_count++;
  1425. } else {
  1426. /* Not clearing of unhandled event bits won't result in
  1427. * re-triggering of the interrupt.
  1428. */
  1429. }
  1430. }
  1431. }
  1432. static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1433. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1434. {
  1435. int pipe;
  1436. spin_lock(&dev_priv->irq_lock);
  1437. if (!dev_priv->display_irqs_enabled) {
  1438. spin_unlock(&dev_priv->irq_lock);
  1439. return;
  1440. }
  1441. for_each_pipe(dev_priv, pipe) {
  1442. i915_reg_t reg;
  1443. u32 mask, iir_bit = 0;
  1444. /*
  1445. * PIPESTAT bits get signalled even when the interrupt is
  1446. * disabled with the mask bits, and some of the status bits do
  1447. * not generate interrupts at all (like the underrun bit). Hence
  1448. * we need to be careful that we only handle what we want to
  1449. * handle.
  1450. */
  1451. /* fifo underruns are filterered in the underrun handler. */
  1452. mask = PIPE_FIFO_UNDERRUN_STATUS;
  1453. switch (pipe) {
  1454. case PIPE_A:
  1455. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1456. break;
  1457. case PIPE_B:
  1458. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1459. break;
  1460. case PIPE_C:
  1461. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1462. break;
  1463. }
  1464. if (iir & iir_bit)
  1465. mask |= dev_priv->pipestat_irq_mask[pipe];
  1466. if (!mask)
  1467. continue;
  1468. reg = PIPESTAT(pipe);
  1469. mask |= PIPESTAT_INT_ENABLE_MASK;
  1470. pipe_stats[pipe] = I915_READ(reg) & mask;
  1471. /*
  1472. * Clear the PIPE*STAT regs before the IIR
  1473. */
  1474. if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
  1475. PIPESTAT_INT_STATUS_MASK))
  1476. I915_WRITE(reg, pipe_stats[pipe]);
  1477. }
  1478. spin_unlock(&dev_priv->irq_lock);
  1479. }
  1480. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1481. u32 pipe_stats[I915_MAX_PIPES])
  1482. {
  1483. enum pipe pipe;
  1484. for_each_pipe(dev_priv, pipe) {
  1485. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1486. drm_handle_vblank(&dev_priv->drm, pipe);
  1487. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1488. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1489. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1490. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1491. }
  1492. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1493. gmbus_irq_handler(dev_priv);
  1494. }
  1495. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1496. {
  1497. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1498. if (hotplug_status)
  1499. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1500. return hotplug_status;
  1501. }
  1502. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1503. u32 hotplug_status)
  1504. {
  1505. u32 pin_mask = 0, long_mask = 0;
  1506. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1507. IS_CHERRYVIEW(dev_priv)) {
  1508. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1509. if (hotplug_trigger) {
  1510. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1511. hotplug_trigger, hpd_status_g4x,
  1512. i9xx_port_hotplug_long_detect);
  1513. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1514. }
  1515. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1516. dp_aux_irq_handler(dev_priv);
  1517. } else {
  1518. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1519. if (hotplug_trigger) {
  1520. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1521. hotplug_trigger, hpd_status_i915,
  1522. i9xx_port_hotplug_long_detect);
  1523. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1524. }
  1525. }
  1526. }
  1527. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1528. {
  1529. struct drm_device *dev = arg;
  1530. struct drm_i915_private *dev_priv = to_i915(dev);
  1531. irqreturn_t ret = IRQ_NONE;
  1532. if (!intel_irqs_enabled(dev_priv))
  1533. return IRQ_NONE;
  1534. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1535. disable_rpm_wakeref_asserts(dev_priv);
  1536. do {
  1537. u32 iir, gt_iir, pm_iir;
  1538. u32 pipe_stats[I915_MAX_PIPES] = {};
  1539. u32 hotplug_status = 0;
  1540. u32 ier = 0;
  1541. gt_iir = I915_READ(GTIIR);
  1542. pm_iir = I915_READ(GEN6_PMIIR);
  1543. iir = I915_READ(VLV_IIR);
  1544. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1545. break;
  1546. ret = IRQ_HANDLED;
  1547. /*
  1548. * Theory on interrupt generation, based on empirical evidence:
  1549. *
  1550. * x = ((VLV_IIR & VLV_IER) ||
  1551. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1552. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1553. *
  1554. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1555. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1556. * guarantee the CPU interrupt will be raised again even if we
  1557. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1558. * bits this time around.
  1559. */
  1560. I915_WRITE(VLV_MASTER_IER, 0);
  1561. ier = I915_READ(VLV_IER);
  1562. I915_WRITE(VLV_IER, 0);
  1563. if (gt_iir)
  1564. I915_WRITE(GTIIR, gt_iir);
  1565. if (pm_iir)
  1566. I915_WRITE(GEN6_PMIIR, pm_iir);
  1567. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1568. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1569. /* Call regardless, as some status bits might not be
  1570. * signalled in iir */
  1571. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1572. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1573. I915_LPE_PIPE_B_INTERRUPT))
  1574. intel_lpe_audio_irq_handler(dev_priv);
  1575. /*
  1576. * VLV_IIR is single buffered, and reflects the level
  1577. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1578. */
  1579. if (iir)
  1580. I915_WRITE(VLV_IIR, iir);
  1581. I915_WRITE(VLV_IER, ier);
  1582. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1583. POSTING_READ(VLV_MASTER_IER);
  1584. if (gt_iir)
  1585. snb_gt_irq_handler(dev_priv, gt_iir);
  1586. if (pm_iir)
  1587. gen6_rps_irq_handler(dev_priv, pm_iir);
  1588. if (hotplug_status)
  1589. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1590. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1591. } while (0);
  1592. enable_rpm_wakeref_asserts(dev_priv);
  1593. return ret;
  1594. }
  1595. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1596. {
  1597. struct drm_device *dev = arg;
  1598. struct drm_i915_private *dev_priv = to_i915(dev);
  1599. irqreturn_t ret = IRQ_NONE;
  1600. if (!intel_irqs_enabled(dev_priv))
  1601. return IRQ_NONE;
  1602. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1603. disable_rpm_wakeref_asserts(dev_priv);
  1604. do {
  1605. u32 master_ctl, iir;
  1606. u32 gt_iir[4] = {};
  1607. u32 pipe_stats[I915_MAX_PIPES] = {};
  1608. u32 hotplug_status = 0;
  1609. u32 ier = 0;
  1610. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1611. iir = I915_READ(VLV_IIR);
  1612. if (master_ctl == 0 && iir == 0)
  1613. break;
  1614. ret = IRQ_HANDLED;
  1615. /*
  1616. * Theory on interrupt generation, based on empirical evidence:
  1617. *
  1618. * x = ((VLV_IIR & VLV_IER) ||
  1619. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1620. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1621. *
  1622. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1623. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1624. * guarantee the CPU interrupt will be raised again even if we
  1625. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1626. * bits this time around.
  1627. */
  1628. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1629. ier = I915_READ(VLV_IER);
  1630. I915_WRITE(VLV_IER, 0);
  1631. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1632. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1633. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1634. /* Call regardless, as some status bits might not be
  1635. * signalled in iir */
  1636. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1637. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1638. I915_LPE_PIPE_B_INTERRUPT |
  1639. I915_LPE_PIPE_C_INTERRUPT))
  1640. intel_lpe_audio_irq_handler(dev_priv);
  1641. /*
  1642. * VLV_IIR is single buffered, and reflects the level
  1643. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1644. */
  1645. if (iir)
  1646. I915_WRITE(VLV_IIR, iir);
  1647. I915_WRITE(VLV_IER, ier);
  1648. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1649. POSTING_READ(GEN8_MASTER_IRQ);
  1650. gen8_gt_irq_handler(dev_priv, gt_iir);
  1651. if (hotplug_status)
  1652. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1653. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1654. } while (0);
  1655. enable_rpm_wakeref_asserts(dev_priv);
  1656. return ret;
  1657. }
  1658. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1659. u32 hotplug_trigger,
  1660. const u32 hpd[HPD_NUM_PINS])
  1661. {
  1662. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1663. /*
  1664. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1665. * unless we touch the hotplug register, even if hotplug_trigger is
  1666. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1667. * errors.
  1668. */
  1669. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1670. if (!hotplug_trigger) {
  1671. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1672. PORTD_HOTPLUG_STATUS_MASK |
  1673. PORTC_HOTPLUG_STATUS_MASK |
  1674. PORTB_HOTPLUG_STATUS_MASK;
  1675. dig_hotplug_reg &= ~mask;
  1676. }
  1677. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1678. if (!hotplug_trigger)
  1679. return;
  1680. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1681. dig_hotplug_reg, hpd,
  1682. pch_port_hotplug_long_detect);
  1683. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1684. }
  1685. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1686. {
  1687. int pipe;
  1688. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1689. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1690. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1691. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1692. SDE_AUDIO_POWER_SHIFT);
  1693. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1694. port_name(port));
  1695. }
  1696. if (pch_iir & SDE_AUX_MASK)
  1697. dp_aux_irq_handler(dev_priv);
  1698. if (pch_iir & SDE_GMBUS)
  1699. gmbus_irq_handler(dev_priv);
  1700. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1701. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1702. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1703. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1704. if (pch_iir & SDE_POISON)
  1705. DRM_ERROR("PCH poison interrupt\n");
  1706. if (pch_iir & SDE_FDI_MASK)
  1707. for_each_pipe(dev_priv, pipe)
  1708. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1709. pipe_name(pipe),
  1710. I915_READ(FDI_RX_IIR(pipe)));
  1711. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1712. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1713. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1714. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1715. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1716. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1717. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1718. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1719. }
  1720. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1721. {
  1722. u32 err_int = I915_READ(GEN7_ERR_INT);
  1723. enum pipe pipe;
  1724. if (err_int & ERR_INT_POISON)
  1725. DRM_ERROR("Poison interrupt\n");
  1726. for_each_pipe(dev_priv, pipe) {
  1727. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1728. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1729. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1730. if (IS_IVYBRIDGE(dev_priv))
  1731. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1732. else
  1733. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1734. }
  1735. }
  1736. I915_WRITE(GEN7_ERR_INT, err_int);
  1737. }
  1738. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1739. {
  1740. u32 serr_int = I915_READ(SERR_INT);
  1741. if (serr_int & SERR_INT_POISON)
  1742. DRM_ERROR("PCH poison interrupt\n");
  1743. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1744. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1745. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1746. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1747. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1748. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
  1749. I915_WRITE(SERR_INT, serr_int);
  1750. }
  1751. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1752. {
  1753. int pipe;
  1754. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1755. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1756. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1757. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1758. SDE_AUDIO_POWER_SHIFT_CPT);
  1759. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1760. port_name(port));
  1761. }
  1762. if (pch_iir & SDE_AUX_MASK_CPT)
  1763. dp_aux_irq_handler(dev_priv);
  1764. if (pch_iir & SDE_GMBUS_CPT)
  1765. gmbus_irq_handler(dev_priv);
  1766. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1767. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1768. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1769. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1770. if (pch_iir & SDE_FDI_MASK_CPT)
  1771. for_each_pipe(dev_priv, pipe)
  1772. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1773. pipe_name(pipe),
  1774. I915_READ(FDI_RX_IIR(pipe)));
  1775. if (pch_iir & SDE_ERROR_CPT)
  1776. cpt_serr_int_handler(dev_priv);
  1777. }
  1778. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1779. {
  1780. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1781. ~SDE_PORTE_HOTPLUG_SPT;
  1782. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1783. u32 pin_mask = 0, long_mask = 0;
  1784. if (hotplug_trigger) {
  1785. u32 dig_hotplug_reg;
  1786. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1787. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1788. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1789. dig_hotplug_reg, hpd_spt,
  1790. spt_port_hotplug_long_detect);
  1791. }
  1792. if (hotplug2_trigger) {
  1793. u32 dig_hotplug_reg;
  1794. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1795. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1796. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
  1797. dig_hotplug_reg, hpd_spt,
  1798. spt_port_hotplug2_long_detect);
  1799. }
  1800. if (pin_mask)
  1801. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1802. if (pch_iir & SDE_GMBUS_CPT)
  1803. gmbus_irq_handler(dev_priv);
  1804. }
  1805. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1806. u32 hotplug_trigger,
  1807. const u32 hpd[HPD_NUM_PINS])
  1808. {
  1809. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1810. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1811. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1812. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1813. dig_hotplug_reg, hpd,
  1814. ilk_port_hotplug_long_detect);
  1815. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1816. }
  1817. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  1818. u32 de_iir)
  1819. {
  1820. enum pipe pipe;
  1821. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  1822. if (hotplug_trigger)
  1823. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  1824. if (de_iir & DE_AUX_CHANNEL_A)
  1825. dp_aux_irq_handler(dev_priv);
  1826. if (de_iir & DE_GSE)
  1827. intel_opregion_asle_intr(dev_priv);
  1828. if (de_iir & DE_POISON)
  1829. DRM_ERROR("Poison interrupt\n");
  1830. for_each_pipe(dev_priv, pipe) {
  1831. if (de_iir & DE_PIPE_VBLANK(pipe))
  1832. drm_handle_vblank(&dev_priv->drm, pipe);
  1833. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  1834. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1835. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  1836. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1837. }
  1838. /* check event from PCH */
  1839. if (de_iir & DE_PCH_EVENT) {
  1840. u32 pch_iir = I915_READ(SDEIIR);
  1841. if (HAS_PCH_CPT(dev_priv))
  1842. cpt_irq_handler(dev_priv, pch_iir);
  1843. else
  1844. ibx_irq_handler(dev_priv, pch_iir);
  1845. /* should clear PCH hotplug event before clear CPU irq */
  1846. I915_WRITE(SDEIIR, pch_iir);
  1847. }
  1848. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  1849. ironlake_rps_change_irq_handler(dev_priv);
  1850. }
  1851. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  1852. u32 de_iir)
  1853. {
  1854. enum pipe pipe;
  1855. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  1856. if (hotplug_trigger)
  1857. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  1858. if (de_iir & DE_ERR_INT_IVB)
  1859. ivb_err_int_handler(dev_priv);
  1860. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1861. dp_aux_irq_handler(dev_priv);
  1862. if (de_iir & DE_GSE_IVB)
  1863. intel_opregion_asle_intr(dev_priv);
  1864. for_each_pipe(dev_priv, pipe) {
  1865. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  1866. drm_handle_vblank(&dev_priv->drm, pipe);
  1867. }
  1868. /* check event from PCH */
  1869. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  1870. u32 pch_iir = I915_READ(SDEIIR);
  1871. cpt_irq_handler(dev_priv, pch_iir);
  1872. /* clear PCH hotplug event before clear CPU irq */
  1873. I915_WRITE(SDEIIR, pch_iir);
  1874. }
  1875. }
  1876. /*
  1877. * To handle irqs with the minimum potential races with fresh interrupts, we:
  1878. * 1 - Disable Master Interrupt Control.
  1879. * 2 - Find the source(s) of the interrupt.
  1880. * 3 - Clear the Interrupt Identity bits (IIR).
  1881. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  1882. * 5 - Re-enable Master Interrupt Control.
  1883. */
  1884. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1885. {
  1886. struct drm_device *dev = arg;
  1887. struct drm_i915_private *dev_priv = to_i915(dev);
  1888. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1889. irqreturn_t ret = IRQ_NONE;
  1890. if (!intel_irqs_enabled(dev_priv))
  1891. return IRQ_NONE;
  1892. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1893. disable_rpm_wakeref_asserts(dev_priv);
  1894. /* disable master interrupt before clearing iir */
  1895. de_ier = I915_READ(DEIER);
  1896. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1897. POSTING_READ(DEIER);
  1898. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1899. * interrupts will will be stored on its back queue, and then we'll be
  1900. * able to process them after we restore SDEIER (as soon as we restore
  1901. * it, we'll get an interrupt if SDEIIR still has something to process
  1902. * due to its back queue). */
  1903. if (!HAS_PCH_NOP(dev_priv)) {
  1904. sde_ier = I915_READ(SDEIER);
  1905. I915_WRITE(SDEIER, 0);
  1906. POSTING_READ(SDEIER);
  1907. }
  1908. /* Find, clear, then process each source of interrupt */
  1909. gt_iir = I915_READ(GTIIR);
  1910. if (gt_iir) {
  1911. I915_WRITE(GTIIR, gt_iir);
  1912. ret = IRQ_HANDLED;
  1913. if (INTEL_GEN(dev_priv) >= 6)
  1914. snb_gt_irq_handler(dev_priv, gt_iir);
  1915. else
  1916. ilk_gt_irq_handler(dev_priv, gt_iir);
  1917. }
  1918. de_iir = I915_READ(DEIIR);
  1919. if (de_iir) {
  1920. I915_WRITE(DEIIR, de_iir);
  1921. ret = IRQ_HANDLED;
  1922. if (INTEL_GEN(dev_priv) >= 7)
  1923. ivb_display_irq_handler(dev_priv, de_iir);
  1924. else
  1925. ilk_display_irq_handler(dev_priv, de_iir);
  1926. }
  1927. if (INTEL_GEN(dev_priv) >= 6) {
  1928. u32 pm_iir = I915_READ(GEN6_PMIIR);
  1929. if (pm_iir) {
  1930. I915_WRITE(GEN6_PMIIR, pm_iir);
  1931. ret = IRQ_HANDLED;
  1932. gen6_rps_irq_handler(dev_priv, pm_iir);
  1933. }
  1934. }
  1935. I915_WRITE(DEIER, de_ier);
  1936. POSTING_READ(DEIER);
  1937. if (!HAS_PCH_NOP(dev_priv)) {
  1938. I915_WRITE(SDEIER, sde_ier);
  1939. POSTING_READ(SDEIER);
  1940. }
  1941. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1942. enable_rpm_wakeref_asserts(dev_priv);
  1943. return ret;
  1944. }
  1945. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1946. u32 hotplug_trigger,
  1947. const u32 hpd[HPD_NUM_PINS])
  1948. {
  1949. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1950. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1951. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1952. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1953. dig_hotplug_reg, hpd,
  1954. bxt_port_hotplug_long_detect);
  1955. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1956. }
  1957. static irqreturn_t
  1958. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  1959. {
  1960. irqreturn_t ret = IRQ_NONE;
  1961. u32 iir;
  1962. enum pipe pipe;
  1963. if (master_ctl & GEN8_DE_MISC_IRQ) {
  1964. iir = I915_READ(GEN8_DE_MISC_IIR);
  1965. if (iir) {
  1966. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  1967. ret = IRQ_HANDLED;
  1968. if (iir & GEN8_DE_MISC_GSE)
  1969. intel_opregion_asle_intr(dev_priv);
  1970. else
  1971. DRM_ERROR("Unexpected DE Misc interrupt\n");
  1972. }
  1973. else
  1974. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  1975. }
  1976. if (master_ctl & GEN8_DE_PORT_IRQ) {
  1977. iir = I915_READ(GEN8_DE_PORT_IIR);
  1978. if (iir) {
  1979. u32 tmp_mask;
  1980. bool found = false;
  1981. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  1982. ret = IRQ_HANDLED;
  1983. tmp_mask = GEN8_AUX_CHANNEL_A;
  1984. if (INTEL_GEN(dev_priv) >= 9)
  1985. tmp_mask |= GEN9_AUX_CHANNEL_B |
  1986. GEN9_AUX_CHANNEL_C |
  1987. GEN9_AUX_CHANNEL_D;
  1988. if (iir & tmp_mask) {
  1989. dp_aux_irq_handler(dev_priv);
  1990. found = true;
  1991. }
  1992. if (IS_GEN9_LP(dev_priv)) {
  1993. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  1994. if (tmp_mask) {
  1995. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  1996. hpd_bxt);
  1997. found = true;
  1998. }
  1999. } else if (IS_BROADWELL(dev_priv)) {
  2000. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2001. if (tmp_mask) {
  2002. ilk_hpd_irq_handler(dev_priv,
  2003. tmp_mask, hpd_bdw);
  2004. found = true;
  2005. }
  2006. }
  2007. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2008. gmbus_irq_handler(dev_priv);
  2009. found = true;
  2010. }
  2011. if (!found)
  2012. DRM_ERROR("Unexpected DE Port interrupt\n");
  2013. }
  2014. else
  2015. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2016. }
  2017. for_each_pipe(dev_priv, pipe) {
  2018. u32 fault_errors;
  2019. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2020. continue;
  2021. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2022. if (!iir) {
  2023. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2024. continue;
  2025. }
  2026. ret = IRQ_HANDLED;
  2027. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2028. if (iir & GEN8_PIPE_VBLANK)
  2029. drm_handle_vblank(&dev_priv->drm, pipe);
  2030. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2031. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2032. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2033. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2034. fault_errors = iir;
  2035. if (INTEL_GEN(dev_priv) >= 9)
  2036. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2037. else
  2038. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2039. if (fault_errors)
  2040. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2041. pipe_name(pipe),
  2042. fault_errors);
  2043. }
  2044. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2045. master_ctl & GEN8_DE_PCH_IRQ) {
  2046. /*
  2047. * FIXME(BDW): Assume for now that the new interrupt handling
  2048. * scheme also closed the SDE interrupt handling race we've seen
  2049. * on older pch-split platforms. But this needs testing.
  2050. */
  2051. iir = I915_READ(SDEIIR);
  2052. if (iir) {
  2053. I915_WRITE(SDEIIR, iir);
  2054. ret = IRQ_HANDLED;
  2055. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  2056. HAS_PCH_CNP(dev_priv))
  2057. spt_irq_handler(dev_priv, iir);
  2058. else
  2059. cpt_irq_handler(dev_priv, iir);
  2060. } else {
  2061. /*
  2062. * Like on previous PCH there seems to be something
  2063. * fishy going on with forwarding PCH interrupts.
  2064. */
  2065. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2066. }
  2067. }
  2068. return ret;
  2069. }
  2070. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2071. {
  2072. struct drm_device *dev = arg;
  2073. struct drm_i915_private *dev_priv = to_i915(dev);
  2074. u32 master_ctl;
  2075. u32 gt_iir[4] = {};
  2076. irqreturn_t ret;
  2077. if (!intel_irqs_enabled(dev_priv))
  2078. return IRQ_NONE;
  2079. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2080. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2081. if (!master_ctl)
  2082. return IRQ_NONE;
  2083. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2084. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2085. disable_rpm_wakeref_asserts(dev_priv);
  2086. /* Find, clear, then process each source of interrupt */
  2087. ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2088. gen8_gt_irq_handler(dev_priv, gt_iir);
  2089. ret |= gen8_de_irq_handler(dev_priv, master_ctl);
  2090. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2091. POSTING_READ_FW(GEN8_MASTER_IRQ);
  2092. enable_rpm_wakeref_asserts(dev_priv);
  2093. return ret;
  2094. }
  2095. struct wedge_me {
  2096. struct delayed_work work;
  2097. struct drm_i915_private *i915;
  2098. const char *name;
  2099. };
  2100. static void wedge_me(struct work_struct *work)
  2101. {
  2102. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2103. dev_err(w->i915->drm.dev,
  2104. "%s timed out, cancelling all in-flight rendering.\n",
  2105. w->name);
  2106. i915_gem_set_wedged(w->i915);
  2107. }
  2108. static void __init_wedge(struct wedge_me *w,
  2109. struct drm_i915_private *i915,
  2110. long timeout,
  2111. const char *name)
  2112. {
  2113. w->i915 = i915;
  2114. w->name = name;
  2115. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2116. schedule_delayed_work(&w->work, timeout);
  2117. }
  2118. static void __fini_wedge(struct wedge_me *w)
  2119. {
  2120. cancel_delayed_work_sync(&w->work);
  2121. destroy_delayed_work_on_stack(&w->work);
  2122. w->i915 = NULL;
  2123. }
  2124. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2125. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2126. (W)->i915; \
  2127. __fini_wedge((W)))
  2128. /**
  2129. * i915_reset_device - do process context error handling work
  2130. * @dev_priv: i915 device private
  2131. *
  2132. * Fire an error uevent so userspace can see that a hang or error
  2133. * was detected.
  2134. */
  2135. static void i915_reset_device(struct drm_i915_private *dev_priv)
  2136. {
  2137. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2138. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2139. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2140. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2141. struct wedge_me w;
  2142. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2143. DRM_DEBUG_DRIVER("resetting chip\n");
  2144. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2145. /* Use a watchdog to ensure that our reset completes */
  2146. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2147. intel_prepare_reset(dev_priv);
  2148. /* Signal that locked waiters should reset the GPU */
  2149. set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
  2150. wake_up_all(&dev_priv->gpu_error.wait_queue);
  2151. /* Wait for anyone holding the lock to wakeup, without
  2152. * blocking indefinitely on struct_mutex.
  2153. */
  2154. do {
  2155. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2156. i915_reset(dev_priv, 0);
  2157. mutex_unlock(&dev_priv->drm.struct_mutex);
  2158. }
  2159. } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
  2160. I915_RESET_HANDOFF,
  2161. TASK_UNINTERRUPTIBLE,
  2162. 1));
  2163. intel_finish_reset(dev_priv);
  2164. }
  2165. if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  2166. kobject_uevent_env(kobj,
  2167. KOBJ_CHANGE, reset_done_event);
  2168. }
  2169. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2170. {
  2171. u32 eir;
  2172. if (!IS_GEN2(dev_priv))
  2173. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2174. if (INTEL_GEN(dev_priv) < 4)
  2175. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2176. else
  2177. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2178. I915_WRITE(EIR, I915_READ(EIR));
  2179. eir = I915_READ(EIR);
  2180. if (eir) {
  2181. /*
  2182. * some errors might have become stuck,
  2183. * mask them.
  2184. */
  2185. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2186. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2187. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2188. }
  2189. }
  2190. /**
  2191. * i915_handle_error - handle a gpu error
  2192. * @dev_priv: i915 device private
  2193. * @engine_mask: mask representing engines that are hung
  2194. * @fmt: Error message format string
  2195. *
  2196. * Do some basic checking of register state at error time and
  2197. * dump it to the syslog. Also call i915_capture_error_state() to make
  2198. * sure we get a record and make it available in debugfs. Fire a uevent
  2199. * so userspace knows something bad happened (should trigger collection
  2200. * of a ring dump etc.).
  2201. */
  2202. void i915_handle_error(struct drm_i915_private *dev_priv,
  2203. u32 engine_mask,
  2204. const char *fmt, ...)
  2205. {
  2206. struct intel_engine_cs *engine;
  2207. unsigned int tmp;
  2208. va_list args;
  2209. char error_msg[80];
  2210. va_start(args, fmt);
  2211. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2212. va_end(args);
  2213. /*
  2214. * In most cases it's guaranteed that we get here with an RPM
  2215. * reference held, for example because there is a pending GPU
  2216. * request that won't finish until the reset is done. This
  2217. * isn't the case at least when we get here by doing a
  2218. * simulated reset via debugfs, so get an RPM reference.
  2219. */
  2220. intel_runtime_pm_get(dev_priv);
  2221. i915_capture_error_state(dev_priv, engine_mask, error_msg);
  2222. i915_clear_error_registers(dev_priv);
  2223. /*
  2224. * Try engine reset when available. We fall back to full reset if
  2225. * single reset fails.
  2226. */
  2227. if (intel_has_reset_engine(dev_priv)) {
  2228. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2229. BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
  2230. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2231. &dev_priv->gpu_error.flags))
  2232. continue;
  2233. if (i915_reset_engine(engine, 0) == 0)
  2234. engine_mask &= ~intel_engine_flag(engine);
  2235. clear_bit(I915_RESET_ENGINE + engine->id,
  2236. &dev_priv->gpu_error.flags);
  2237. wake_up_bit(&dev_priv->gpu_error.flags,
  2238. I915_RESET_ENGINE + engine->id);
  2239. }
  2240. }
  2241. if (!engine_mask)
  2242. goto out;
  2243. /* Full reset needs the mutex, stop any other user trying to do so. */
  2244. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2245. wait_event(dev_priv->gpu_error.reset_queue,
  2246. !test_bit(I915_RESET_BACKOFF,
  2247. &dev_priv->gpu_error.flags));
  2248. goto out;
  2249. }
  2250. /* Prevent any other reset-engine attempt. */
  2251. for_each_engine(engine, dev_priv, tmp) {
  2252. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2253. &dev_priv->gpu_error.flags))
  2254. wait_on_bit(&dev_priv->gpu_error.flags,
  2255. I915_RESET_ENGINE + engine->id,
  2256. TASK_UNINTERRUPTIBLE);
  2257. }
  2258. i915_reset_device(dev_priv);
  2259. for_each_engine(engine, dev_priv, tmp) {
  2260. clear_bit(I915_RESET_ENGINE + engine->id,
  2261. &dev_priv->gpu_error.flags);
  2262. }
  2263. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2264. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2265. out:
  2266. intel_runtime_pm_put(dev_priv);
  2267. }
  2268. /* Called from drm generic code, passed 'crtc' which
  2269. * we use as a pipe index
  2270. */
  2271. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2272. {
  2273. struct drm_i915_private *dev_priv = to_i915(dev);
  2274. unsigned long irqflags;
  2275. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2276. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2277. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2278. return 0;
  2279. }
  2280. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2281. {
  2282. struct drm_i915_private *dev_priv = to_i915(dev);
  2283. unsigned long irqflags;
  2284. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2285. i915_enable_pipestat(dev_priv, pipe,
  2286. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2287. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2288. return 0;
  2289. }
  2290. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2291. {
  2292. struct drm_i915_private *dev_priv = to_i915(dev);
  2293. unsigned long irqflags;
  2294. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2295. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2296. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2297. ilk_enable_display_irq(dev_priv, bit);
  2298. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2299. return 0;
  2300. }
  2301. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2302. {
  2303. struct drm_i915_private *dev_priv = to_i915(dev);
  2304. unsigned long irqflags;
  2305. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2306. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2307. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2308. return 0;
  2309. }
  2310. /* Called from drm generic code, passed 'crtc' which
  2311. * we use as a pipe index
  2312. */
  2313. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2314. {
  2315. struct drm_i915_private *dev_priv = to_i915(dev);
  2316. unsigned long irqflags;
  2317. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2318. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2319. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2320. }
  2321. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2322. {
  2323. struct drm_i915_private *dev_priv = to_i915(dev);
  2324. unsigned long irqflags;
  2325. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2326. i915_disable_pipestat(dev_priv, pipe,
  2327. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2328. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2329. }
  2330. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2331. {
  2332. struct drm_i915_private *dev_priv = to_i915(dev);
  2333. unsigned long irqflags;
  2334. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2335. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2336. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2337. ilk_disable_display_irq(dev_priv, bit);
  2338. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2339. }
  2340. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2341. {
  2342. struct drm_i915_private *dev_priv = to_i915(dev);
  2343. unsigned long irqflags;
  2344. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2345. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2346. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2347. }
  2348. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2349. {
  2350. if (HAS_PCH_NOP(dev_priv))
  2351. return;
  2352. GEN5_IRQ_RESET(SDE);
  2353. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2354. I915_WRITE(SERR_INT, 0xffffffff);
  2355. }
  2356. /*
  2357. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2358. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2359. * instead we unconditionally enable all PCH interrupt sources here, but then
  2360. * only unmask them as needed with SDEIMR.
  2361. *
  2362. * This function needs to be called before interrupts are enabled.
  2363. */
  2364. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2365. {
  2366. struct drm_i915_private *dev_priv = to_i915(dev);
  2367. if (HAS_PCH_NOP(dev_priv))
  2368. return;
  2369. WARN_ON(I915_READ(SDEIER) != 0);
  2370. I915_WRITE(SDEIER, 0xffffffff);
  2371. POSTING_READ(SDEIER);
  2372. }
  2373. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2374. {
  2375. GEN5_IRQ_RESET(GT);
  2376. if (INTEL_GEN(dev_priv) >= 6)
  2377. GEN5_IRQ_RESET(GEN6_PM);
  2378. }
  2379. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2380. {
  2381. enum pipe pipe;
  2382. if (IS_CHERRYVIEW(dev_priv))
  2383. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2384. else
  2385. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2386. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2387. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2388. for_each_pipe(dev_priv, pipe) {
  2389. I915_WRITE(PIPESTAT(pipe),
  2390. PIPE_FIFO_UNDERRUN_STATUS |
  2391. PIPESTAT_INT_STATUS_MASK);
  2392. dev_priv->pipestat_irq_mask[pipe] = 0;
  2393. }
  2394. GEN5_IRQ_RESET(VLV_);
  2395. dev_priv->irq_mask = ~0;
  2396. }
  2397. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2398. {
  2399. u32 pipestat_mask;
  2400. u32 enable_mask;
  2401. enum pipe pipe;
  2402. pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
  2403. PIPE_CRC_DONE_INTERRUPT_STATUS;
  2404. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2405. for_each_pipe(dev_priv, pipe)
  2406. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2407. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2408. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2409. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2410. I915_LPE_PIPE_A_INTERRUPT |
  2411. I915_LPE_PIPE_B_INTERRUPT;
  2412. if (IS_CHERRYVIEW(dev_priv))
  2413. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2414. I915_LPE_PIPE_C_INTERRUPT;
  2415. WARN_ON(dev_priv->irq_mask != ~0);
  2416. dev_priv->irq_mask = ~enable_mask;
  2417. GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2418. }
  2419. /* drm_dma.h hooks
  2420. */
  2421. static void ironlake_irq_reset(struct drm_device *dev)
  2422. {
  2423. struct drm_i915_private *dev_priv = to_i915(dev);
  2424. I915_WRITE(HWSTAM, 0xffffffff);
  2425. GEN5_IRQ_RESET(DE);
  2426. if (IS_GEN7(dev_priv))
  2427. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2428. gen5_gt_irq_reset(dev_priv);
  2429. ibx_irq_reset(dev_priv);
  2430. }
  2431. static void valleyview_irq_preinstall(struct drm_device *dev)
  2432. {
  2433. struct drm_i915_private *dev_priv = to_i915(dev);
  2434. I915_WRITE(VLV_MASTER_IER, 0);
  2435. POSTING_READ(VLV_MASTER_IER);
  2436. gen5_gt_irq_reset(dev_priv);
  2437. spin_lock_irq(&dev_priv->irq_lock);
  2438. if (dev_priv->display_irqs_enabled)
  2439. vlv_display_irq_reset(dev_priv);
  2440. spin_unlock_irq(&dev_priv->irq_lock);
  2441. }
  2442. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2443. {
  2444. GEN8_IRQ_RESET_NDX(GT, 0);
  2445. GEN8_IRQ_RESET_NDX(GT, 1);
  2446. GEN8_IRQ_RESET_NDX(GT, 2);
  2447. GEN8_IRQ_RESET_NDX(GT, 3);
  2448. }
  2449. static void gen8_irq_reset(struct drm_device *dev)
  2450. {
  2451. struct drm_i915_private *dev_priv = to_i915(dev);
  2452. int pipe;
  2453. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2454. POSTING_READ(GEN8_MASTER_IRQ);
  2455. gen8_gt_irq_reset(dev_priv);
  2456. for_each_pipe(dev_priv, pipe)
  2457. if (intel_display_power_is_enabled(dev_priv,
  2458. POWER_DOMAIN_PIPE(pipe)))
  2459. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2460. GEN5_IRQ_RESET(GEN8_DE_PORT_);
  2461. GEN5_IRQ_RESET(GEN8_DE_MISC_);
  2462. GEN5_IRQ_RESET(GEN8_PCU_);
  2463. if (HAS_PCH_SPLIT(dev_priv))
  2464. ibx_irq_reset(dev_priv);
  2465. }
  2466. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2467. u8 pipe_mask)
  2468. {
  2469. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2470. enum pipe pipe;
  2471. spin_lock_irq(&dev_priv->irq_lock);
  2472. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2473. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2474. dev_priv->de_irq_mask[pipe],
  2475. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2476. spin_unlock_irq(&dev_priv->irq_lock);
  2477. }
  2478. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2479. u8 pipe_mask)
  2480. {
  2481. enum pipe pipe;
  2482. spin_lock_irq(&dev_priv->irq_lock);
  2483. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2484. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2485. spin_unlock_irq(&dev_priv->irq_lock);
  2486. /* make sure we're done processing display irqs */
  2487. synchronize_irq(dev_priv->drm.irq);
  2488. }
  2489. static void cherryview_irq_preinstall(struct drm_device *dev)
  2490. {
  2491. struct drm_i915_private *dev_priv = to_i915(dev);
  2492. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2493. POSTING_READ(GEN8_MASTER_IRQ);
  2494. gen8_gt_irq_reset(dev_priv);
  2495. GEN5_IRQ_RESET(GEN8_PCU_);
  2496. spin_lock_irq(&dev_priv->irq_lock);
  2497. if (dev_priv->display_irqs_enabled)
  2498. vlv_display_irq_reset(dev_priv);
  2499. spin_unlock_irq(&dev_priv->irq_lock);
  2500. }
  2501. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2502. const u32 hpd[HPD_NUM_PINS])
  2503. {
  2504. struct intel_encoder *encoder;
  2505. u32 enabled_irqs = 0;
  2506. for_each_intel_encoder(&dev_priv->drm, encoder)
  2507. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2508. enabled_irqs |= hpd[encoder->hpd_pin];
  2509. return enabled_irqs;
  2510. }
  2511. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2512. {
  2513. u32 hotplug;
  2514. /*
  2515. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2516. * duration to 2ms (which is the minimum in the Display Port spec).
  2517. * The pulse duration bits are reserved on LPT+.
  2518. */
  2519. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2520. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  2521. PORTC_PULSE_DURATION_MASK |
  2522. PORTD_PULSE_DURATION_MASK);
  2523. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2524. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2525. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2526. /*
  2527. * When CPU and PCH are on the same package, port A
  2528. * HPD must be enabled in both north and south.
  2529. */
  2530. if (HAS_PCH_LPT_LP(dev_priv))
  2531. hotplug |= PORTA_HOTPLUG_ENABLE;
  2532. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2533. }
  2534. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2535. {
  2536. u32 hotplug_irqs, enabled_irqs;
  2537. if (HAS_PCH_IBX(dev_priv)) {
  2538. hotplug_irqs = SDE_HOTPLUG_MASK;
  2539. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2540. } else {
  2541. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2542. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2543. }
  2544. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2545. ibx_hpd_detection_setup(dev_priv);
  2546. }
  2547. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2548. {
  2549. u32 hotplug;
  2550. /* Enable digital hotplug on the PCH */
  2551. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2552. hotplug |= PORTA_HOTPLUG_ENABLE |
  2553. PORTB_HOTPLUG_ENABLE |
  2554. PORTC_HOTPLUG_ENABLE |
  2555. PORTD_HOTPLUG_ENABLE;
  2556. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2557. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  2558. hotplug |= PORTE_HOTPLUG_ENABLE;
  2559. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  2560. }
  2561. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2562. {
  2563. u32 hotplug_irqs, enabled_irqs;
  2564. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  2565. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  2566. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2567. spt_hpd_detection_setup(dev_priv);
  2568. }
  2569. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2570. {
  2571. u32 hotplug;
  2572. /*
  2573. * Enable digital hotplug on the CPU, and configure the DP short pulse
  2574. * duration to 2ms (which is the minimum in the Display Port spec)
  2575. * The pulse duration bits are reserved on HSW+.
  2576. */
  2577. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2578. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  2579. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  2580. DIGITAL_PORTA_PULSE_DURATION_2ms;
  2581. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  2582. }
  2583. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2584. {
  2585. u32 hotplug_irqs, enabled_irqs;
  2586. if (INTEL_GEN(dev_priv) >= 8) {
  2587. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  2588. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  2589. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2590. } else if (INTEL_GEN(dev_priv) >= 7) {
  2591. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  2592. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  2593. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2594. } else {
  2595. hotplug_irqs = DE_DP_A_HOTPLUG;
  2596. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  2597. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2598. }
  2599. ilk_hpd_detection_setup(dev_priv);
  2600. ibx_hpd_irq_setup(dev_priv);
  2601. }
  2602. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  2603. u32 enabled_irqs)
  2604. {
  2605. u32 hotplug;
  2606. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2607. hotplug |= PORTA_HOTPLUG_ENABLE |
  2608. PORTB_HOTPLUG_ENABLE |
  2609. PORTC_HOTPLUG_ENABLE;
  2610. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  2611. hotplug, enabled_irqs);
  2612. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  2613. /*
  2614. * For BXT invert bit has to be set based on AOB design
  2615. * for HPD detection logic, update it based on VBT fields.
  2616. */
  2617. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  2618. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  2619. hotplug |= BXT_DDIA_HPD_INVERT;
  2620. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  2621. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  2622. hotplug |= BXT_DDIB_HPD_INVERT;
  2623. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  2624. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  2625. hotplug |= BXT_DDIC_HPD_INVERT;
  2626. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2627. }
  2628. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2629. {
  2630. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  2631. }
  2632. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2633. {
  2634. u32 hotplug_irqs, enabled_irqs;
  2635. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  2636. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  2637. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2638. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  2639. }
  2640. static void ibx_irq_postinstall(struct drm_device *dev)
  2641. {
  2642. struct drm_i915_private *dev_priv = to_i915(dev);
  2643. u32 mask;
  2644. if (HAS_PCH_NOP(dev_priv))
  2645. return;
  2646. if (HAS_PCH_IBX(dev_priv))
  2647. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  2648. else
  2649. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  2650. gen5_assert_iir_is_zero(dev_priv, SDEIIR);
  2651. I915_WRITE(SDEIMR, ~mask);
  2652. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  2653. HAS_PCH_LPT(dev_priv))
  2654. ibx_hpd_detection_setup(dev_priv);
  2655. else
  2656. spt_hpd_detection_setup(dev_priv);
  2657. }
  2658. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  2659. {
  2660. struct drm_i915_private *dev_priv = to_i915(dev);
  2661. u32 pm_irqs, gt_irqs;
  2662. pm_irqs = gt_irqs = 0;
  2663. dev_priv->gt_irq_mask = ~0;
  2664. if (HAS_L3_DPF(dev_priv)) {
  2665. /* L3 parity interrupt is always unmasked. */
  2666. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  2667. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  2668. }
  2669. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  2670. if (IS_GEN5(dev_priv)) {
  2671. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  2672. } else {
  2673. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2674. }
  2675. GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  2676. if (INTEL_GEN(dev_priv) >= 6) {
  2677. /*
  2678. * RPS interrupts will get enabled/disabled on demand when RPS
  2679. * itself is enabled/disabled.
  2680. */
  2681. if (HAS_VEBOX(dev_priv)) {
  2682. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  2683. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  2684. }
  2685. dev_priv->pm_imr = 0xffffffff;
  2686. GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  2687. }
  2688. }
  2689. static int ironlake_irq_postinstall(struct drm_device *dev)
  2690. {
  2691. struct drm_i915_private *dev_priv = to_i915(dev);
  2692. u32 display_mask, extra_mask;
  2693. if (INTEL_GEN(dev_priv) >= 7) {
  2694. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  2695. DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
  2696. DE_PLANEB_FLIP_DONE_IVB |
  2697. DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
  2698. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  2699. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  2700. DE_DP_A_HOTPLUG_IVB);
  2701. } else {
  2702. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2703. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2704. DE_AUX_CHANNEL_A |
  2705. DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
  2706. DE_POISON);
  2707. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  2708. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  2709. DE_DP_A_HOTPLUG);
  2710. }
  2711. dev_priv->irq_mask = ~display_mask;
  2712. I915_WRITE(HWSTAM, 0xeffe);
  2713. ibx_irq_pre_postinstall(dev);
  2714. GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  2715. gen5_gt_irq_postinstall(dev);
  2716. ilk_hpd_detection_setup(dev_priv);
  2717. ibx_irq_postinstall(dev);
  2718. if (IS_IRONLAKE_M(dev_priv)) {
  2719. /* Enable PCU event interrupts
  2720. *
  2721. * spinlocking not required here for correctness since interrupt
  2722. * setup is guaranteed to run in single-threaded context. But we
  2723. * need it to make the assert_spin_locked happy. */
  2724. spin_lock_irq(&dev_priv->irq_lock);
  2725. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2726. spin_unlock_irq(&dev_priv->irq_lock);
  2727. }
  2728. return 0;
  2729. }
  2730. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  2731. {
  2732. lockdep_assert_held(&dev_priv->irq_lock);
  2733. if (dev_priv->display_irqs_enabled)
  2734. return;
  2735. dev_priv->display_irqs_enabled = true;
  2736. if (intel_irqs_enabled(dev_priv)) {
  2737. vlv_display_irq_reset(dev_priv);
  2738. vlv_display_irq_postinstall(dev_priv);
  2739. }
  2740. }
  2741. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  2742. {
  2743. lockdep_assert_held(&dev_priv->irq_lock);
  2744. if (!dev_priv->display_irqs_enabled)
  2745. return;
  2746. dev_priv->display_irqs_enabled = false;
  2747. if (intel_irqs_enabled(dev_priv))
  2748. vlv_display_irq_reset(dev_priv);
  2749. }
  2750. static int valleyview_irq_postinstall(struct drm_device *dev)
  2751. {
  2752. struct drm_i915_private *dev_priv = to_i915(dev);
  2753. gen5_gt_irq_postinstall(dev);
  2754. spin_lock_irq(&dev_priv->irq_lock);
  2755. if (dev_priv->display_irqs_enabled)
  2756. vlv_display_irq_postinstall(dev_priv);
  2757. spin_unlock_irq(&dev_priv->irq_lock);
  2758. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2759. POSTING_READ(VLV_MASTER_IER);
  2760. return 0;
  2761. }
  2762. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  2763. {
  2764. /* These are interrupts we'll toggle with the ring mask register */
  2765. uint32_t gt_interrupts[] = {
  2766. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2767. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2768. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  2769. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  2770. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2771. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2772. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  2773. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  2774. 0,
  2775. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  2776. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  2777. };
  2778. if (HAS_L3_DPF(dev_priv))
  2779. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2780. dev_priv->pm_ier = 0x0;
  2781. dev_priv->pm_imr = ~dev_priv->pm_ier;
  2782. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  2783. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  2784. /*
  2785. * RPS interrupts will get enabled/disabled on demand when RPS itself
  2786. * is enabled/disabled. Same wil be the case for GuC interrupts.
  2787. */
  2788. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  2789. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  2790. }
  2791. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  2792. {
  2793. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  2794. uint32_t de_pipe_enables;
  2795. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  2796. u32 de_port_enables;
  2797. u32 de_misc_masked = GEN8_DE_MISC_GSE;
  2798. enum pipe pipe;
  2799. if (INTEL_GEN(dev_priv) >= 9) {
  2800. de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
  2801. GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2802. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  2803. GEN9_AUX_CHANNEL_D;
  2804. if (IS_GEN9_LP(dev_priv))
  2805. de_port_masked |= BXT_DE_PORT_GMBUS;
  2806. } else {
  2807. de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
  2808. GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2809. }
  2810. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  2811. GEN8_PIPE_FIFO_UNDERRUN;
  2812. de_port_enables = de_port_masked;
  2813. if (IS_GEN9_LP(dev_priv))
  2814. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  2815. else if (IS_BROADWELL(dev_priv))
  2816. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  2817. dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
  2818. dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
  2819. dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
  2820. for_each_pipe(dev_priv, pipe)
  2821. if (intel_display_power_is_enabled(dev_priv,
  2822. POWER_DOMAIN_PIPE(pipe)))
  2823. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2824. dev_priv->de_irq_mask[pipe],
  2825. de_pipe_enables);
  2826. GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  2827. GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  2828. if (IS_GEN9_LP(dev_priv))
  2829. bxt_hpd_detection_setup(dev_priv);
  2830. else if (IS_BROADWELL(dev_priv))
  2831. ilk_hpd_detection_setup(dev_priv);
  2832. }
  2833. static int gen8_irq_postinstall(struct drm_device *dev)
  2834. {
  2835. struct drm_i915_private *dev_priv = to_i915(dev);
  2836. if (HAS_PCH_SPLIT(dev_priv))
  2837. ibx_irq_pre_postinstall(dev);
  2838. gen8_gt_irq_postinstall(dev_priv);
  2839. gen8_de_irq_postinstall(dev_priv);
  2840. if (HAS_PCH_SPLIT(dev_priv))
  2841. ibx_irq_postinstall(dev);
  2842. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2843. POSTING_READ(GEN8_MASTER_IRQ);
  2844. return 0;
  2845. }
  2846. static int cherryview_irq_postinstall(struct drm_device *dev)
  2847. {
  2848. struct drm_i915_private *dev_priv = to_i915(dev);
  2849. gen8_gt_irq_postinstall(dev_priv);
  2850. spin_lock_irq(&dev_priv->irq_lock);
  2851. if (dev_priv->display_irqs_enabled)
  2852. vlv_display_irq_postinstall(dev_priv);
  2853. spin_unlock_irq(&dev_priv->irq_lock);
  2854. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2855. POSTING_READ(GEN8_MASTER_IRQ);
  2856. return 0;
  2857. }
  2858. static void gen8_irq_uninstall(struct drm_device *dev)
  2859. {
  2860. struct drm_i915_private *dev_priv = to_i915(dev);
  2861. if (!dev_priv)
  2862. return;
  2863. gen8_irq_reset(dev);
  2864. }
  2865. static void valleyview_irq_uninstall(struct drm_device *dev)
  2866. {
  2867. struct drm_i915_private *dev_priv = to_i915(dev);
  2868. if (!dev_priv)
  2869. return;
  2870. I915_WRITE(VLV_MASTER_IER, 0);
  2871. POSTING_READ(VLV_MASTER_IER);
  2872. gen5_gt_irq_reset(dev_priv);
  2873. I915_WRITE(HWSTAM, 0xffffffff);
  2874. spin_lock_irq(&dev_priv->irq_lock);
  2875. if (dev_priv->display_irqs_enabled)
  2876. vlv_display_irq_reset(dev_priv);
  2877. spin_unlock_irq(&dev_priv->irq_lock);
  2878. }
  2879. static void cherryview_irq_uninstall(struct drm_device *dev)
  2880. {
  2881. struct drm_i915_private *dev_priv = to_i915(dev);
  2882. if (!dev_priv)
  2883. return;
  2884. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2885. POSTING_READ(GEN8_MASTER_IRQ);
  2886. gen8_gt_irq_reset(dev_priv);
  2887. GEN5_IRQ_RESET(GEN8_PCU_);
  2888. spin_lock_irq(&dev_priv->irq_lock);
  2889. if (dev_priv->display_irqs_enabled)
  2890. vlv_display_irq_reset(dev_priv);
  2891. spin_unlock_irq(&dev_priv->irq_lock);
  2892. }
  2893. static void ironlake_irq_uninstall(struct drm_device *dev)
  2894. {
  2895. struct drm_i915_private *dev_priv = to_i915(dev);
  2896. if (!dev_priv)
  2897. return;
  2898. ironlake_irq_reset(dev);
  2899. }
  2900. static void i8xx_irq_preinstall(struct drm_device * dev)
  2901. {
  2902. struct drm_i915_private *dev_priv = to_i915(dev);
  2903. int pipe;
  2904. for_each_pipe(dev_priv, pipe)
  2905. I915_WRITE(PIPESTAT(pipe), 0);
  2906. I915_WRITE16(IMR, 0xffff);
  2907. I915_WRITE16(IER, 0x0);
  2908. POSTING_READ16(IER);
  2909. }
  2910. static int i8xx_irq_postinstall(struct drm_device *dev)
  2911. {
  2912. struct drm_i915_private *dev_priv = to_i915(dev);
  2913. I915_WRITE16(EMR,
  2914. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2915. /* Unmask the interrupts that we always want on. */
  2916. dev_priv->irq_mask =
  2917. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2918. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2919. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2920. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2921. I915_WRITE16(IMR, dev_priv->irq_mask);
  2922. I915_WRITE16(IER,
  2923. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2924. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2925. I915_USER_INTERRUPT);
  2926. POSTING_READ16(IER);
  2927. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2928. * just to make the assert_spin_locked check happy. */
  2929. spin_lock_irq(&dev_priv->irq_lock);
  2930. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2931. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2932. spin_unlock_irq(&dev_priv->irq_lock);
  2933. return 0;
  2934. }
  2935. /*
  2936. * Returns true when a page flip has completed.
  2937. */
  2938. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2939. {
  2940. struct drm_device *dev = arg;
  2941. struct drm_i915_private *dev_priv = to_i915(dev);
  2942. u16 iir, new_iir;
  2943. u32 pipe_stats[2];
  2944. int pipe;
  2945. irqreturn_t ret;
  2946. if (!intel_irqs_enabled(dev_priv))
  2947. return IRQ_NONE;
  2948. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2949. disable_rpm_wakeref_asserts(dev_priv);
  2950. ret = IRQ_NONE;
  2951. iir = I915_READ16(IIR);
  2952. if (iir == 0)
  2953. goto out;
  2954. while (iir) {
  2955. /* Can't rely on pipestat interrupt bit in iir as it might
  2956. * have been cleared after the pipestat interrupt was received.
  2957. * It doesn't set the bit in iir again, but it still produces
  2958. * interrupts (for non-MSI).
  2959. */
  2960. spin_lock(&dev_priv->irq_lock);
  2961. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2962. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  2963. for_each_pipe(dev_priv, pipe) {
  2964. i915_reg_t reg = PIPESTAT(pipe);
  2965. pipe_stats[pipe] = I915_READ(reg);
  2966. /*
  2967. * Clear the PIPE*STAT regs before the IIR
  2968. */
  2969. if (pipe_stats[pipe] & 0x8000ffff)
  2970. I915_WRITE(reg, pipe_stats[pipe]);
  2971. }
  2972. spin_unlock(&dev_priv->irq_lock);
  2973. I915_WRITE16(IIR, iir);
  2974. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2975. if (iir & I915_USER_INTERRUPT)
  2976. notify_ring(dev_priv->engine[RCS]);
  2977. for_each_pipe(dev_priv, pipe) {
  2978. int plane = pipe;
  2979. if (HAS_FBC(dev_priv))
  2980. plane = !plane;
  2981. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  2982. drm_handle_vblank(&dev_priv->drm, pipe);
  2983. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  2984. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  2985. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2986. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  2987. pipe);
  2988. }
  2989. iir = new_iir;
  2990. }
  2991. ret = IRQ_HANDLED;
  2992. out:
  2993. enable_rpm_wakeref_asserts(dev_priv);
  2994. return ret;
  2995. }
  2996. static void i8xx_irq_uninstall(struct drm_device * dev)
  2997. {
  2998. struct drm_i915_private *dev_priv = to_i915(dev);
  2999. int pipe;
  3000. for_each_pipe(dev_priv, pipe) {
  3001. /* Clear enable bits; then clear status bits */
  3002. I915_WRITE(PIPESTAT(pipe), 0);
  3003. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3004. }
  3005. I915_WRITE16(IMR, 0xffff);
  3006. I915_WRITE16(IER, 0x0);
  3007. I915_WRITE16(IIR, I915_READ16(IIR));
  3008. }
  3009. static void i915_irq_preinstall(struct drm_device * dev)
  3010. {
  3011. struct drm_i915_private *dev_priv = to_i915(dev);
  3012. int pipe;
  3013. if (I915_HAS_HOTPLUG(dev_priv)) {
  3014. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3015. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3016. }
  3017. I915_WRITE16(HWSTAM, 0xeffe);
  3018. for_each_pipe(dev_priv, pipe)
  3019. I915_WRITE(PIPESTAT(pipe), 0);
  3020. I915_WRITE(IMR, 0xffffffff);
  3021. I915_WRITE(IER, 0x0);
  3022. POSTING_READ(IER);
  3023. }
  3024. static int i915_irq_postinstall(struct drm_device *dev)
  3025. {
  3026. struct drm_i915_private *dev_priv = to_i915(dev);
  3027. u32 enable_mask;
  3028. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  3029. /* Unmask the interrupts that we always want on. */
  3030. dev_priv->irq_mask =
  3031. ~(I915_ASLE_INTERRUPT |
  3032. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3033. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3034. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3035. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3036. enable_mask =
  3037. I915_ASLE_INTERRUPT |
  3038. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3039. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3040. I915_USER_INTERRUPT;
  3041. if (I915_HAS_HOTPLUG(dev_priv)) {
  3042. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3043. POSTING_READ(PORT_HOTPLUG_EN);
  3044. /* Enable in IER... */
  3045. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3046. /* and unmask in IMR */
  3047. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3048. }
  3049. I915_WRITE(IMR, dev_priv->irq_mask);
  3050. I915_WRITE(IER, enable_mask);
  3051. POSTING_READ(IER);
  3052. i915_enable_asle_pipestat(dev_priv);
  3053. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3054. * just to make the assert_spin_locked check happy. */
  3055. spin_lock_irq(&dev_priv->irq_lock);
  3056. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3057. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3058. spin_unlock_irq(&dev_priv->irq_lock);
  3059. return 0;
  3060. }
  3061. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3062. {
  3063. struct drm_device *dev = arg;
  3064. struct drm_i915_private *dev_priv = to_i915(dev);
  3065. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  3066. int pipe, ret = IRQ_NONE;
  3067. if (!intel_irqs_enabled(dev_priv))
  3068. return IRQ_NONE;
  3069. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3070. disable_rpm_wakeref_asserts(dev_priv);
  3071. iir = I915_READ(IIR);
  3072. do {
  3073. bool irq_received = (iir) != 0;
  3074. bool blc_event = false;
  3075. /* Can't rely on pipestat interrupt bit in iir as it might
  3076. * have been cleared after the pipestat interrupt was received.
  3077. * It doesn't set the bit in iir again, but it still produces
  3078. * interrupts (for non-MSI).
  3079. */
  3080. spin_lock(&dev_priv->irq_lock);
  3081. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3082. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3083. for_each_pipe(dev_priv, pipe) {
  3084. i915_reg_t reg = PIPESTAT(pipe);
  3085. pipe_stats[pipe] = I915_READ(reg);
  3086. /* Clear the PIPE*STAT regs before the IIR */
  3087. if (pipe_stats[pipe] & 0x8000ffff) {
  3088. I915_WRITE(reg, pipe_stats[pipe]);
  3089. irq_received = true;
  3090. }
  3091. }
  3092. spin_unlock(&dev_priv->irq_lock);
  3093. if (!irq_received)
  3094. break;
  3095. /* Consume port. Then clear IIR or we'll miss events */
  3096. if (I915_HAS_HOTPLUG(dev_priv) &&
  3097. iir & I915_DISPLAY_PORT_INTERRUPT) {
  3098. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3099. if (hotplug_status)
  3100. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3101. }
  3102. I915_WRITE(IIR, iir);
  3103. new_iir = I915_READ(IIR); /* Flush posted writes */
  3104. if (iir & I915_USER_INTERRUPT)
  3105. notify_ring(dev_priv->engine[RCS]);
  3106. for_each_pipe(dev_priv, pipe) {
  3107. int plane = pipe;
  3108. if (HAS_FBC(dev_priv))
  3109. plane = !plane;
  3110. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  3111. drm_handle_vblank(&dev_priv->drm, pipe);
  3112. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3113. blc_event = true;
  3114. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3115. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3116. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3117. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3118. pipe);
  3119. }
  3120. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3121. intel_opregion_asle_intr(dev_priv);
  3122. /* With MSI, interrupts are only generated when iir
  3123. * transitions from zero to nonzero. If another bit got
  3124. * set while we were handling the existing iir bits, then
  3125. * we would never get another interrupt.
  3126. *
  3127. * This is fine on non-MSI as well, as if we hit this path
  3128. * we avoid exiting the interrupt handler only to generate
  3129. * another one.
  3130. *
  3131. * Note that for MSI this could cause a stray interrupt report
  3132. * if an interrupt landed in the time between writing IIR and
  3133. * the posting read. This should be rare enough to never
  3134. * trigger the 99% of 100,000 interrupts test for disabling
  3135. * stray interrupts.
  3136. */
  3137. ret = IRQ_HANDLED;
  3138. iir = new_iir;
  3139. } while (iir);
  3140. enable_rpm_wakeref_asserts(dev_priv);
  3141. return ret;
  3142. }
  3143. static void i915_irq_uninstall(struct drm_device * dev)
  3144. {
  3145. struct drm_i915_private *dev_priv = to_i915(dev);
  3146. int pipe;
  3147. if (I915_HAS_HOTPLUG(dev_priv)) {
  3148. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3149. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3150. }
  3151. I915_WRITE16(HWSTAM, 0xffff);
  3152. for_each_pipe(dev_priv, pipe) {
  3153. /* Clear enable bits; then clear status bits */
  3154. I915_WRITE(PIPESTAT(pipe), 0);
  3155. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3156. }
  3157. I915_WRITE(IMR, 0xffffffff);
  3158. I915_WRITE(IER, 0x0);
  3159. I915_WRITE(IIR, I915_READ(IIR));
  3160. }
  3161. static void i965_irq_preinstall(struct drm_device * dev)
  3162. {
  3163. struct drm_i915_private *dev_priv = to_i915(dev);
  3164. int pipe;
  3165. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3166. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3167. I915_WRITE(HWSTAM, 0xeffe);
  3168. for_each_pipe(dev_priv, pipe)
  3169. I915_WRITE(PIPESTAT(pipe), 0);
  3170. I915_WRITE(IMR, 0xffffffff);
  3171. I915_WRITE(IER, 0x0);
  3172. POSTING_READ(IER);
  3173. }
  3174. static int i965_irq_postinstall(struct drm_device *dev)
  3175. {
  3176. struct drm_i915_private *dev_priv = to_i915(dev);
  3177. u32 enable_mask;
  3178. u32 error_mask;
  3179. /* Unmask the interrupts that we always want on. */
  3180. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  3181. I915_DISPLAY_PORT_INTERRUPT |
  3182. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3183. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3184. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3185. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  3186. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3187. enable_mask = ~dev_priv->irq_mask;
  3188. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3189. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3190. enable_mask |= I915_USER_INTERRUPT;
  3191. if (IS_G4X(dev_priv))
  3192. enable_mask |= I915_BSD_USER_INTERRUPT;
  3193. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3194. * just to make the assert_spin_locked check happy. */
  3195. spin_lock_irq(&dev_priv->irq_lock);
  3196. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3197. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3198. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3199. spin_unlock_irq(&dev_priv->irq_lock);
  3200. /*
  3201. * Enable some error detection, note the instruction error mask
  3202. * bit is reserved, so we leave it masked.
  3203. */
  3204. if (IS_G4X(dev_priv)) {
  3205. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3206. GM45_ERROR_MEM_PRIV |
  3207. GM45_ERROR_CP_PRIV |
  3208. I915_ERROR_MEMORY_REFRESH);
  3209. } else {
  3210. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3211. I915_ERROR_MEMORY_REFRESH);
  3212. }
  3213. I915_WRITE(EMR, error_mask);
  3214. I915_WRITE(IMR, dev_priv->irq_mask);
  3215. I915_WRITE(IER, enable_mask);
  3216. POSTING_READ(IER);
  3217. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3218. POSTING_READ(PORT_HOTPLUG_EN);
  3219. i915_enable_asle_pipestat(dev_priv);
  3220. return 0;
  3221. }
  3222. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3223. {
  3224. u32 hotplug_en;
  3225. lockdep_assert_held(&dev_priv->irq_lock);
  3226. /* Note HDMI and DP share hotplug bits */
  3227. /* enable bits are the same for all generations */
  3228. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3229. /* Programming the CRT detection parameters tends
  3230. to generate a spurious hotplug event about three
  3231. seconds later. So just do it once.
  3232. */
  3233. if (IS_G4X(dev_priv))
  3234. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3235. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3236. /* Ignore TV since it's buggy */
  3237. i915_hotplug_interrupt_update_locked(dev_priv,
  3238. HOTPLUG_INT_EN_MASK |
  3239. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3240. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3241. hotplug_en);
  3242. }
  3243. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3244. {
  3245. struct drm_device *dev = arg;
  3246. struct drm_i915_private *dev_priv = to_i915(dev);
  3247. u32 iir, new_iir;
  3248. u32 pipe_stats[I915_MAX_PIPES];
  3249. int ret = IRQ_NONE, pipe;
  3250. if (!intel_irqs_enabled(dev_priv))
  3251. return IRQ_NONE;
  3252. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3253. disable_rpm_wakeref_asserts(dev_priv);
  3254. iir = I915_READ(IIR);
  3255. for (;;) {
  3256. bool irq_received = (iir) != 0;
  3257. bool blc_event = false;
  3258. /* Can't rely on pipestat interrupt bit in iir as it might
  3259. * have been cleared after the pipestat interrupt was received.
  3260. * It doesn't set the bit in iir again, but it still produces
  3261. * interrupts (for non-MSI).
  3262. */
  3263. spin_lock(&dev_priv->irq_lock);
  3264. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3265. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3266. for_each_pipe(dev_priv, pipe) {
  3267. i915_reg_t reg = PIPESTAT(pipe);
  3268. pipe_stats[pipe] = I915_READ(reg);
  3269. /*
  3270. * Clear the PIPE*STAT regs before the IIR
  3271. */
  3272. if (pipe_stats[pipe] & 0x8000ffff) {
  3273. I915_WRITE(reg, pipe_stats[pipe]);
  3274. irq_received = true;
  3275. }
  3276. }
  3277. spin_unlock(&dev_priv->irq_lock);
  3278. if (!irq_received)
  3279. break;
  3280. ret = IRQ_HANDLED;
  3281. /* Consume port. Then clear IIR or we'll miss events */
  3282. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  3283. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3284. if (hotplug_status)
  3285. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3286. }
  3287. I915_WRITE(IIR, iir);
  3288. new_iir = I915_READ(IIR); /* Flush posted writes */
  3289. if (iir & I915_USER_INTERRUPT)
  3290. notify_ring(dev_priv->engine[RCS]);
  3291. if (iir & I915_BSD_USER_INTERRUPT)
  3292. notify_ring(dev_priv->engine[VCS]);
  3293. for_each_pipe(dev_priv, pipe) {
  3294. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  3295. drm_handle_vblank(&dev_priv->drm, pipe);
  3296. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3297. blc_event = true;
  3298. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3299. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3300. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3301. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  3302. }
  3303. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3304. intel_opregion_asle_intr(dev_priv);
  3305. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  3306. gmbus_irq_handler(dev_priv);
  3307. /* With MSI, interrupts are only generated when iir
  3308. * transitions from zero to nonzero. If another bit got
  3309. * set while we were handling the existing iir bits, then
  3310. * we would never get another interrupt.
  3311. *
  3312. * This is fine on non-MSI as well, as if we hit this path
  3313. * we avoid exiting the interrupt handler only to generate
  3314. * another one.
  3315. *
  3316. * Note that for MSI this could cause a stray interrupt report
  3317. * if an interrupt landed in the time between writing IIR and
  3318. * the posting read. This should be rare enough to never
  3319. * trigger the 99% of 100,000 interrupts test for disabling
  3320. * stray interrupts.
  3321. */
  3322. iir = new_iir;
  3323. }
  3324. enable_rpm_wakeref_asserts(dev_priv);
  3325. return ret;
  3326. }
  3327. static void i965_irq_uninstall(struct drm_device * dev)
  3328. {
  3329. struct drm_i915_private *dev_priv = to_i915(dev);
  3330. int pipe;
  3331. if (!dev_priv)
  3332. return;
  3333. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3334. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3335. I915_WRITE(HWSTAM, 0xffffffff);
  3336. for_each_pipe(dev_priv, pipe)
  3337. I915_WRITE(PIPESTAT(pipe), 0);
  3338. I915_WRITE(IMR, 0xffffffff);
  3339. I915_WRITE(IER, 0x0);
  3340. for_each_pipe(dev_priv, pipe)
  3341. I915_WRITE(PIPESTAT(pipe),
  3342. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  3343. I915_WRITE(IIR, I915_READ(IIR));
  3344. }
  3345. /**
  3346. * intel_irq_init - initializes irq support
  3347. * @dev_priv: i915 device instance
  3348. *
  3349. * This function initializes all the irq support including work items, timers
  3350. * and all the vtables. It does not setup the interrupt itself though.
  3351. */
  3352. void intel_irq_init(struct drm_i915_private *dev_priv)
  3353. {
  3354. struct drm_device *dev = &dev_priv->drm;
  3355. int i;
  3356. intel_hpd_init_work(dev_priv);
  3357. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  3358. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3359. for (i = 0; i < MAX_L3_SLICES; ++i)
  3360. dev_priv->l3_parity.remap_info[i] = NULL;
  3361. if (HAS_GUC_SCHED(dev_priv))
  3362. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3363. /* Let's track the enabled rps events */
  3364. if (IS_VALLEYVIEW(dev_priv))
  3365. /* WaGsvRC0ResidencyMethod:vlv */
  3366. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3367. else
  3368. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3369. dev_priv->rps.pm_intrmsk_mbz = 0;
  3370. /*
  3371. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3372. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3373. *
  3374. * TODO: verify if this can be reproduced on VLV,CHV.
  3375. */
  3376. if (INTEL_GEN(dev_priv) <= 7)
  3377. dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3378. if (INTEL_GEN(dev_priv) >= 8)
  3379. dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3380. if (IS_GEN2(dev_priv)) {
  3381. /* Gen2 doesn't have a hardware frame counter */
  3382. dev->max_vblank_count = 0;
  3383. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3384. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3385. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3386. } else {
  3387. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3388. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3389. }
  3390. /*
  3391. * Opt out of the vblank disable timer on everything except gen2.
  3392. * Gen2 doesn't have a hardware frame counter and so depends on
  3393. * vblank interrupts to produce sane vblank seuquence numbers.
  3394. */
  3395. if (!IS_GEN2(dev_priv))
  3396. dev->vblank_disable_immediate = true;
  3397. /* Most platforms treat the display irq block as an always-on
  3398. * power domain. vlv/chv can disable it at runtime and need
  3399. * special care to avoid writing any of the display block registers
  3400. * outside of the power domain. We defer setting up the display irqs
  3401. * in this case to the runtime pm.
  3402. */
  3403. dev_priv->display_irqs_enabled = true;
  3404. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3405. dev_priv->display_irqs_enabled = false;
  3406. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3407. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3408. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3409. if (IS_CHERRYVIEW(dev_priv)) {
  3410. dev->driver->irq_handler = cherryview_irq_handler;
  3411. dev->driver->irq_preinstall = cherryview_irq_preinstall;
  3412. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3413. dev->driver->irq_uninstall = cherryview_irq_uninstall;
  3414. dev->driver->enable_vblank = i965_enable_vblank;
  3415. dev->driver->disable_vblank = i965_disable_vblank;
  3416. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3417. } else if (IS_VALLEYVIEW(dev_priv)) {
  3418. dev->driver->irq_handler = valleyview_irq_handler;
  3419. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  3420. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3421. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  3422. dev->driver->enable_vblank = i965_enable_vblank;
  3423. dev->driver->disable_vblank = i965_disable_vblank;
  3424. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3425. } else if (INTEL_GEN(dev_priv) >= 8) {
  3426. dev->driver->irq_handler = gen8_irq_handler;
  3427. dev->driver->irq_preinstall = gen8_irq_reset;
  3428. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3429. dev->driver->irq_uninstall = gen8_irq_uninstall;
  3430. dev->driver->enable_vblank = gen8_enable_vblank;
  3431. dev->driver->disable_vblank = gen8_disable_vblank;
  3432. if (IS_GEN9_LP(dev_priv))
  3433. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3434. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3435. HAS_PCH_CNP(dev_priv))
  3436. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3437. else
  3438. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3439. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3440. dev->driver->irq_handler = ironlake_irq_handler;
  3441. dev->driver->irq_preinstall = ironlake_irq_reset;
  3442. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3443. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3444. dev->driver->enable_vblank = ironlake_enable_vblank;
  3445. dev->driver->disable_vblank = ironlake_disable_vblank;
  3446. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3447. } else {
  3448. if (IS_GEN2(dev_priv)) {
  3449. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3450. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3451. dev->driver->irq_handler = i8xx_irq_handler;
  3452. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3453. dev->driver->enable_vblank = i8xx_enable_vblank;
  3454. dev->driver->disable_vblank = i8xx_disable_vblank;
  3455. } else if (IS_GEN3(dev_priv)) {
  3456. dev->driver->irq_preinstall = i915_irq_preinstall;
  3457. dev->driver->irq_postinstall = i915_irq_postinstall;
  3458. dev->driver->irq_uninstall = i915_irq_uninstall;
  3459. dev->driver->irq_handler = i915_irq_handler;
  3460. dev->driver->enable_vblank = i8xx_enable_vblank;
  3461. dev->driver->disable_vblank = i8xx_disable_vblank;
  3462. } else {
  3463. dev->driver->irq_preinstall = i965_irq_preinstall;
  3464. dev->driver->irq_postinstall = i965_irq_postinstall;
  3465. dev->driver->irq_uninstall = i965_irq_uninstall;
  3466. dev->driver->irq_handler = i965_irq_handler;
  3467. dev->driver->enable_vblank = i965_enable_vblank;
  3468. dev->driver->disable_vblank = i965_disable_vblank;
  3469. }
  3470. if (I915_HAS_HOTPLUG(dev_priv))
  3471. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3472. }
  3473. }
  3474. /**
  3475. * intel_irq_fini - deinitializes IRQ support
  3476. * @i915: i915 device instance
  3477. *
  3478. * This function deinitializes all the IRQ support.
  3479. */
  3480. void intel_irq_fini(struct drm_i915_private *i915)
  3481. {
  3482. int i;
  3483. for (i = 0; i < MAX_L3_SLICES; ++i)
  3484. kfree(i915->l3_parity.remap_info[i]);
  3485. }
  3486. /**
  3487. * intel_irq_install - enables the hardware interrupt
  3488. * @dev_priv: i915 device instance
  3489. *
  3490. * This function enables the hardware interrupt handling, but leaves the hotplug
  3491. * handling still disabled. It is called after intel_irq_init().
  3492. *
  3493. * In the driver load and resume code we need working interrupts in a few places
  3494. * but don't want to deal with the hassle of concurrent probe and hotplug
  3495. * workers. Hence the split into this two-stage approach.
  3496. */
  3497. int intel_irq_install(struct drm_i915_private *dev_priv)
  3498. {
  3499. /*
  3500. * We enable some interrupt sources in our postinstall hooks, so mark
  3501. * interrupts as enabled _before_ actually enabling them to avoid
  3502. * special cases in our ordering checks.
  3503. */
  3504. dev_priv->pm.irqs_enabled = true;
  3505. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3506. }
  3507. /**
  3508. * intel_irq_uninstall - finilizes all irq handling
  3509. * @dev_priv: i915 device instance
  3510. *
  3511. * This stops interrupt and hotplug handling and unregisters and frees all
  3512. * resources acquired in the init functions.
  3513. */
  3514. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3515. {
  3516. drm_irq_uninstall(&dev_priv->drm);
  3517. intel_hpd_cancel_work(dev_priv);
  3518. dev_priv->pm.irqs_enabled = false;
  3519. }
  3520. /**
  3521. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3522. * @dev_priv: i915 device instance
  3523. *
  3524. * This function is used to disable interrupts at runtime, both in the runtime
  3525. * pm and the system suspend/resume code.
  3526. */
  3527. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3528. {
  3529. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3530. dev_priv->pm.irqs_enabled = false;
  3531. synchronize_irq(dev_priv->drm.irq);
  3532. }
  3533. /**
  3534. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3535. * @dev_priv: i915 device instance
  3536. *
  3537. * This function is used to enable interrupts at runtime, both in the runtime
  3538. * pm and the system suspend/resume code.
  3539. */
  3540. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3541. {
  3542. dev_priv->pm.irqs_enabled = true;
  3543. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3544. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3545. }