fsl_dcu_drm_drv.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * Freescale DCU drm device driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/console.h>
  14. #include <linux/io.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/mm.h>
  17. #include <linux/module.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regmap.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_atomic_helper.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_fb_cma_helper.h>
  27. #include <drm/drm_gem_cma_helper.h>
  28. #include "fsl_dcu_drm_crtc.h"
  29. #include "fsl_dcu_drm_drv.h"
  30. #include "fsl_tcon.h"
  31. static int legacyfb_depth = 24;
  32. module_param(legacyfb_depth, int, 0444);
  33. static bool fsl_dcu_drm_is_volatile_reg(struct device *dev, unsigned int reg)
  34. {
  35. if (reg == DCU_INT_STATUS || reg == DCU_UPDATE_MODE)
  36. return true;
  37. return false;
  38. }
  39. static const struct regmap_config fsl_dcu_regmap_config = {
  40. .reg_bits = 32,
  41. .reg_stride = 4,
  42. .val_bits = 32,
  43. .volatile_reg = fsl_dcu_drm_is_volatile_reg,
  44. };
  45. static void fsl_dcu_irq_uninstall(struct drm_device *dev)
  46. {
  47. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  48. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, ~0);
  49. regmap_write(fsl_dev->regmap, DCU_INT_MASK, ~0);
  50. }
  51. static int fsl_dcu_load(struct drm_device *dev, unsigned long flags)
  52. {
  53. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  54. int ret;
  55. ret = fsl_dcu_drm_modeset_init(fsl_dev);
  56. if (ret < 0) {
  57. dev_err(dev->dev, "failed to initialize mode setting\n");
  58. return ret;
  59. }
  60. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  61. if (ret < 0) {
  62. dev_err(dev->dev, "failed to initialize vblank\n");
  63. goto done;
  64. }
  65. ret = drm_irq_install(dev, fsl_dev->irq);
  66. if (ret < 0) {
  67. dev_err(dev->dev, "failed to install IRQ handler\n");
  68. goto done;
  69. }
  70. if (legacyfb_depth != 16 && legacyfb_depth != 24 &&
  71. legacyfb_depth != 32) {
  72. dev_warn(dev->dev,
  73. "Invalid legacyfb_depth. Defaulting to 24bpp\n");
  74. legacyfb_depth = 24;
  75. }
  76. fsl_dev->fbdev = drm_fbdev_cma_init(dev, legacyfb_depth, 1);
  77. if (IS_ERR(fsl_dev->fbdev)) {
  78. ret = PTR_ERR(fsl_dev->fbdev);
  79. fsl_dev->fbdev = NULL;
  80. goto done;
  81. }
  82. return 0;
  83. done:
  84. drm_kms_helper_poll_fini(dev);
  85. if (fsl_dev->fbdev)
  86. drm_fbdev_cma_fini(fsl_dev->fbdev);
  87. drm_mode_config_cleanup(dev);
  88. drm_irq_uninstall(dev);
  89. dev->dev_private = NULL;
  90. return ret;
  91. }
  92. static void fsl_dcu_unload(struct drm_device *dev)
  93. {
  94. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  95. drm_atomic_helper_shutdown(dev);
  96. drm_kms_helper_poll_fini(dev);
  97. if (fsl_dev->fbdev)
  98. drm_fbdev_cma_fini(fsl_dev->fbdev);
  99. drm_mode_config_cleanup(dev);
  100. drm_irq_uninstall(dev);
  101. dev->dev_private = NULL;
  102. }
  103. static irqreturn_t fsl_dcu_drm_irq(int irq, void *arg)
  104. {
  105. struct drm_device *dev = arg;
  106. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  107. unsigned int int_status;
  108. int ret;
  109. ret = regmap_read(fsl_dev->regmap, DCU_INT_STATUS, &int_status);
  110. if (ret) {
  111. dev_err(dev->dev, "read DCU_INT_STATUS failed\n");
  112. return IRQ_NONE;
  113. }
  114. if (int_status & DCU_INT_STATUS_VBLANK)
  115. drm_handle_vblank(dev, 0);
  116. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, int_status);
  117. return IRQ_HANDLED;
  118. }
  119. static void fsl_dcu_drm_lastclose(struct drm_device *dev)
  120. {
  121. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  122. drm_fbdev_cma_restore_mode(fsl_dev->fbdev);
  123. }
  124. DEFINE_DRM_GEM_CMA_FOPS(fsl_dcu_drm_fops);
  125. static struct drm_driver fsl_dcu_drm_driver = {
  126. .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET
  127. | DRIVER_PRIME | DRIVER_ATOMIC,
  128. .lastclose = fsl_dcu_drm_lastclose,
  129. .load = fsl_dcu_load,
  130. .unload = fsl_dcu_unload,
  131. .irq_handler = fsl_dcu_drm_irq,
  132. .irq_preinstall = fsl_dcu_irq_uninstall,
  133. .irq_uninstall = fsl_dcu_irq_uninstall,
  134. .gem_free_object_unlocked = drm_gem_cma_free_object,
  135. .gem_vm_ops = &drm_gem_cma_vm_ops,
  136. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  137. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  138. .gem_prime_import = drm_gem_prime_import,
  139. .gem_prime_export = drm_gem_prime_export,
  140. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  141. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  142. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  143. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  144. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  145. .dumb_create = drm_gem_cma_dumb_create,
  146. .fops = &fsl_dcu_drm_fops,
  147. .name = "fsl-dcu-drm",
  148. .desc = "Freescale DCU DRM",
  149. .date = "20160425",
  150. .major = 1,
  151. .minor = 1,
  152. };
  153. #ifdef CONFIG_PM_SLEEP
  154. static int fsl_dcu_drm_pm_suspend(struct device *dev)
  155. {
  156. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  157. if (!fsl_dev)
  158. return 0;
  159. disable_irq(fsl_dev->irq);
  160. drm_kms_helper_poll_disable(fsl_dev->drm);
  161. console_lock();
  162. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 1);
  163. console_unlock();
  164. fsl_dev->state = drm_atomic_helper_suspend(fsl_dev->drm);
  165. if (IS_ERR(fsl_dev->state)) {
  166. console_lock();
  167. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  168. console_unlock();
  169. drm_kms_helper_poll_enable(fsl_dev->drm);
  170. enable_irq(fsl_dev->irq);
  171. return PTR_ERR(fsl_dev->state);
  172. }
  173. clk_disable_unprepare(fsl_dev->pix_clk);
  174. clk_disable_unprepare(fsl_dev->clk);
  175. return 0;
  176. }
  177. static int fsl_dcu_drm_pm_resume(struct device *dev)
  178. {
  179. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  180. int ret;
  181. if (!fsl_dev)
  182. return 0;
  183. ret = clk_prepare_enable(fsl_dev->clk);
  184. if (ret < 0) {
  185. dev_err(dev, "failed to enable dcu clk\n");
  186. return ret;
  187. }
  188. if (fsl_dev->tcon)
  189. fsl_tcon_bypass_enable(fsl_dev->tcon);
  190. fsl_dcu_drm_init_planes(fsl_dev->drm);
  191. drm_atomic_helper_resume(fsl_dev->drm, fsl_dev->state);
  192. console_lock();
  193. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  194. console_unlock();
  195. drm_kms_helper_poll_enable(fsl_dev->drm);
  196. enable_irq(fsl_dev->irq);
  197. return 0;
  198. }
  199. #endif
  200. static const struct dev_pm_ops fsl_dcu_drm_pm_ops = {
  201. SET_SYSTEM_SLEEP_PM_OPS(fsl_dcu_drm_pm_suspend, fsl_dcu_drm_pm_resume)
  202. };
  203. static const struct fsl_dcu_soc_data fsl_dcu_ls1021a_data = {
  204. .name = "ls1021a",
  205. .total_layer = 16,
  206. .max_layer = 4,
  207. .layer_regs = LS1021A_LAYER_REG_NUM,
  208. };
  209. static const struct fsl_dcu_soc_data fsl_dcu_vf610_data = {
  210. .name = "vf610",
  211. .total_layer = 64,
  212. .max_layer = 6,
  213. .layer_regs = VF610_LAYER_REG_NUM,
  214. };
  215. static const struct of_device_id fsl_dcu_of_match[] = {
  216. {
  217. .compatible = "fsl,ls1021a-dcu",
  218. .data = &fsl_dcu_ls1021a_data,
  219. }, {
  220. .compatible = "fsl,vf610-dcu",
  221. .data = &fsl_dcu_vf610_data,
  222. }, {
  223. },
  224. };
  225. MODULE_DEVICE_TABLE(of, fsl_dcu_of_match);
  226. static int fsl_dcu_drm_probe(struct platform_device *pdev)
  227. {
  228. struct fsl_dcu_drm_device *fsl_dev;
  229. struct drm_device *drm;
  230. struct device *dev = &pdev->dev;
  231. struct resource *res;
  232. void __iomem *base;
  233. struct drm_driver *driver = &fsl_dcu_drm_driver;
  234. struct clk *pix_clk_in;
  235. char pix_clk_name[32];
  236. const char *pix_clk_in_name;
  237. const struct of_device_id *id;
  238. int ret;
  239. u8 div_ratio_shift = 0;
  240. fsl_dev = devm_kzalloc(dev, sizeof(*fsl_dev), GFP_KERNEL);
  241. if (!fsl_dev)
  242. return -ENOMEM;
  243. id = of_match_node(fsl_dcu_of_match, pdev->dev.of_node);
  244. if (!id)
  245. return -ENODEV;
  246. fsl_dev->soc = id->data;
  247. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  248. base = devm_ioremap_resource(dev, res);
  249. if (IS_ERR(base)) {
  250. ret = PTR_ERR(base);
  251. return ret;
  252. }
  253. fsl_dev->irq = platform_get_irq(pdev, 0);
  254. if (fsl_dev->irq < 0) {
  255. dev_err(dev, "failed to get irq\n");
  256. return fsl_dev->irq;
  257. }
  258. fsl_dev->regmap = devm_regmap_init_mmio(dev, base,
  259. &fsl_dcu_regmap_config);
  260. if (IS_ERR(fsl_dev->regmap)) {
  261. dev_err(dev, "regmap init failed\n");
  262. return PTR_ERR(fsl_dev->regmap);
  263. }
  264. fsl_dev->clk = devm_clk_get(dev, "dcu");
  265. if (IS_ERR(fsl_dev->clk)) {
  266. dev_err(dev, "failed to get dcu clock\n");
  267. return PTR_ERR(fsl_dev->clk);
  268. }
  269. ret = clk_prepare_enable(fsl_dev->clk);
  270. if (ret < 0) {
  271. dev_err(dev, "failed to enable dcu clk\n");
  272. return ret;
  273. }
  274. pix_clk_in = devm_clk_get(dev, "pix");
  275. if (IS_ERR(pix_clk_in)) {
  276. /* legancy binding, use dcu clock as pixel clock input */
  277. pix_clk_in = fsl_dev->clk;
  278. }
  279. if (of_property_read_bool(dev->of_node, "big-endian"))
  280. div_ratio_shift = 24;
  281. pix_clk_in_name = __clk_get_name(pix_clk_in);
  282. snprintf(pix_clk_name, sizeof(pix_clk_name), "%s_pix", pix_clk_in_name);
  283. fsl_dev->pix_clk = clk_register_divider(dev, pix_clk_name,
  284. pix_clk_in_name, 0, base + DCU_DIV_RATIO,
  285. div_ratio_shift, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL);
  286. if (IS_ERR(fsl_dev->pix_clk)) {
  287. dev_err(dev, "failed to register pix clk\n");
  288. ret = PTR_ERR(fsl_dev->pix_clk);
  289. goto disable_clk;
  290. }
  291. fsl_dev->tcon = fsl_tcon_init(dev);
  292. drm = drm_dev_alloc(driver, dev);
  293. if (IS_ERR(drm)) {
  294. ret = PTR_ERR(drm);
  295. goto unregister_pix_clk;
  296. }
  297. fsl_dev->dev = dev;
  298. fsl_dev->drm = drm;
  299. fsl_dev->np = dev->of_node;
  300. drm->dev_private = fsl_dev;
  301. dev_set_drvdata(dev, fsl_dev);
  302. ret = drm_dev_register(drm, 0);
  303. if (ret < 0)
  304. goto unref;
  305. return 0;
  306. unref:
  307. drm_dev_unref(drm);
  308. unregister_pix_clk:
  309. clk_unregister(fsl_dev->pix_clk);
  310. disable_clk:
  311. clk_disable_unprepare(fsl_dev->clk);
  312. return ret;
  313. }
  314. static int fsl_dcu_drm_remove(struct platform_device *pdev)
  315. {
  316. struct fsl_dcu_drm_device *fsl_dev = platform_get_drvdata(pdev);
  317. drm_dev_unregister(fsl_dev->drm);
  318. drm_dev_unref(fsl_dev->drm);
  319. clk_disable_unprepare(fsl_dev->clk);
  320. clk_unregister(fsl_dev->pix_clk);
  321. return 0;
  322. }
  323. static struct platform_driver fsl_dcu_drm_platform_driver = {
  324. .probe = fsl_dcu_drm_probe,
  325. .remove = fsl_dcu_drm_remove,
  326. .driver = {
  327. .name = "fsl-dcu",
  328. .pm = &fsl_dcu_drm_pm_ops,
  329. .of_match_table = fsl_dcu_of_match,
  330. },
  331. };
  332. module_platform_driver(fsl_dcu_drm_platform_driver);
  333. MODULE_DESCRIPTION("Freescale DCU DRM Driver");
  334. MODULE_LICENSE("GPL");