exynos5433_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/irq.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regmap.h>
  22. #include <video/exynos5433_decon.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_fb.h"
  26. #include "exynos_drm_plane.h"
  27. #include "exynos_drm_iommu.h"
  28. #define DSD_CFG_MUX 0x1004
  29. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  30. #define WINDOWS_NR 3
  31. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  32. #define I80_HW_TRG (1 << 0)
  33. #define IFTYPE_HDMI (1 << 1)
  34. static const char * const decon_clks_name[] = {
  35. "pclk",
  36. "aclk_decon",
  37. "aclk_smmu_decon0x",
  38. "aclk_xiu_decon0x",
  39. "pclk_smmu_decon0x",
  40. "sclk_decon_vclk",
  41. "sclk_decon_eclk",
  42. };
  43. struct decon_context {
  44. struct device *dev;
  45. struct drm_device *drm_dev;
  46. struct exynos_drm_crtc *crtc;
  47. struct exynos_drm_plane planes[WINDOWS_NR];
  48. struct exynos_drm_plane_config configs[WINDOWS_NR];
  49. void __iomem *addr;
  50. struct regmap *sysreg;
  51. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  52. unsigned int irq;
  53. unsigned int irq_vsync;
  54. unsigned int irq_lcd_sys;
  55. unsigned int te_irq;
  56. unsigned long out_type;
  57. int first_win;
  58. spinlock_t vblank_lock;
  59. u32 frame_id;
  60. };
  61. static const uint32_t decon_formats[] = {
  62. DRM_FORMAT_XRGB1555,
  63. DRM_FORMAT_RGB565,
  64. DRM_FORMAT_XRGB8888,
  65. DRM_FORMAT_ARGB8888,
  66. };
  67. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  68. DRM_PLANE_TYPE_PRIMARY,
  69. DRM_PLANE_TYPE_OVERLAY,
  70. DRM_PLANE_TYPE_CURSOR,
  71. };
  72. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  73. u32 val)
  74. {
  75. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  76. writel(val, ctx->addr + reg);
  77. }
  78. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  79. {
  80. struct decon_context *ctx = crtc->ctx;
  81. u32 val;
  82. val = VIDINTCON0_INTEN;
  83. if (crtc->i80_mode)
  84. val |= VIDINTCON0_FRAMEDONE;
  85. else
  86. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  87. writel(val, ctx->addr + DECON_VIDINTCON0);
  88. enable_irq(ctx->irq);
  89. if (!(ctx->out_type & I80_HW_TRG))
  90. enable_irq(ctx->te_irq);
  91. return 0;
  92. }
  93. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  94. {
  95. struct decon_context *ctx = crtc->ctx;
  96. if (!(ctx->out_type & I80_HW_TRG))
  97. disable_irq_nosync(ctx->te_irq);
  98. disable_irq_nosync(ctx->irq);
  99. writel(0, ctx->addr + DECON_VIDINTCON0);
  100. }
  101. /* return number of starts/ends of frame transmissions since reset */
  102. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  103. {
  104. u32 frm, pfrm, status, cnt = 2;
  105. /* To get consistent result repeat read until frame id is stable.
  106. * Usually the loop will be executed once, in rare cases when the loop
  107. * is executed at frame change time 2nd pass will be needed.
  108. */
  109. frm = readl(ctx->addr + DECON_CRFMID);
  110. do {
  111. status = readl(ctx->addr + DECON_VIDCON1);
  112. pfrm = frm;
  113. frm = readl(ctx->addr + DECON_CRFMID);
  114. } while (frm != pfrm && --cnt);
  115. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  116. * of RGB, it should be taken into account.
  117. */
  118. if (!frm)
  119. return 0;
  120. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  121. case VIDCON1_VSTATUS_VS:
  122. if (!(ctx->crtc->i80_mode))
  123. --frm;
  124. break;
  125. case VIDCON1_VSTATUS_BP:
  126. --frm;
  127. break;
  128. case VIDCON1_I80_ACTIVE:
  129. case VIDCON1_VSTATUS_AC:
  130. if (end)
  131. --frm;
  132. break;
  133. default:
  134. break;
  135. }
  136. return frm;
  137. }
  138. static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
  139. {
  140. struct decon_context *ctx = crtc->ctx;
  141. return decon_get_frame_count(ctx, false);
  142. }
  143. static void decon_setup_trigger(struct decon_context *ctx)
  144. {
  145. if (!ctx->crtc->i80_mode && !(ctx->out_type & I80_HW_TRG))
  146. return;
  147. if (!(ctx->out_type & I80_HW_TRG)) {
  148. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  149. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  150. ctx->addr + DECON_TRIGCON);
  151. return;
  152. }
  153. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  154. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  155. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  156. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  157. DRM_ERROR("Cannot update sysreg.\n");
  158. }
  159. static void decon_commit(struct exynos_drm_crtc *crtc)
  160. {
  161. struct decon_context *ctx = crtc->ctx;
  162. struct drm_display_mode *m = &crtc->base.mode;
  163. bool interlaced = false;
  164. u32 val;
  165. if (ctx->out_type & IFTYPE_HDMI) {
  166. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  167. m->crtc_hsync_end = m->crtc_htotal - 92;
  168. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  169. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  170. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  171. interlaced = true;
  172. }
  173. decon_setup_trigger(ctx);
  174. /* lcd on and use command if */
  175. val = VIDOUT_LCD_ON;
  176. if (interlaced)
  177. val |= VIDOUT_INTERLACE_EN_F;
  178. if (crtc->i80_mode) {
  179. val |= VIDOUT_COMMAND_IF;
  180. } else {
  181. val |= VIDOUT_RGB_IF;
  182. }
  183. writel(val, ctx->addr + DECON_VIDOUTCON0);
  184. if (interlaced)
  185. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  186. VIDTCON2_HOZVAL(m->hdisplay - 1);
  187. else
  188. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  189. VIDTCON2_HOZVAL(m->hdisplay - 1);
  190. writel(val, ctx->addr + DECON_VIDTCON2);
  191. if (!crtc->i80_mode) {
  192. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  193. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  194. if (interlaced)
  195. vbp = vbp / 2 - 1;
  196. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  197. writel(val, ctx->addr + DECON_VIDTCON00);
  198. val = VIDTCON01_VSPW_F(
  199. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  200. writel(val, ctx->addr + DECON_VIDTCON01);
  201. val = VIDTCON10_HBPD_F(
  202. m->crtc_htotal - m->crtc_hsync_end - 1) |
  203. VIDTCON10_HFPD_F(
  204. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  205. writel(val, ctx->addr + DECON_VIDTCON10);
  206. val = VIDTCON11_HSPW_F(
  207. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  208. writel(val, ctx->addr + DECON_VIDTCON11);
  209. }
  210. /* enable output and display signal */
  211. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  212. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  213. }
  214. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  215. struct drm_framebuffer *fb)
  216. {
  217. unsigned long val;
  218. val = readl(ctx->addr + DECON_WINCONx(win));
  219. val &= ~WINCONx_BPPMODE_MASK;
  220. switch (fb->format->format) {
  221. case DRM_FORMAT_XRGB1555:
  222. val |= WINCONx_BPPMODE_16BPP_I1555;
  223. val |= WINCONx_HAWSWP_F;
  224. val |= WINCONx_BURSTLEN_16WORD;
  225. break;
  226. case DRM_FORMAT_RGB565:
  227. val |= WINCONx_BPPMODE_16BPP_565;
  228. val |= WINCONx_HAWSWP_F;
  229. val |= WINCONx_BURSTLEN_16WORD;
  230. break;
  231. case DRM_FORMAT_XRGB8888:
  232. val |= WINCONx_BPPMODE_24BPP_888;
  233. val |= WINCONx_WSWP_F;
  234. val |= WINCONx_BURSTLEN_16WORD;
  235. break;
  236. case DRM_FORMAT_ARGB8888:
  237. default:
  238. val |= WINCONx_BPPMODE_32BPP_A8888;
  239. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  240. val |= WINCONx_BURSTLEN_16WORD;
  241. break;
  242. }
  243. DRM_DEBUG_KMS("cpp = %u\n", fb->format->cpp[0]);
  244. /*
  245. * In case of exynos, setting dma-burst to 16Word causes permanent
  246. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  247. * switching which is based on plane size is not recommended as
  248. * plane size varies a lot towards the end of the screen and rapid
  249. * movement causes unstable DMA which results into iommu crash/tear.
  250. */
  251. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  252. val &= ~WINCONx_BURSTLEN_MASK;
  253. val |= WINCONx_BURSTLEN_8WORD;
  254. }
  255. writel(val, ctx->addr + DECON_WINCONx(win));
  256. }
  257. static void decon_shadow_protect(struct decon_context *ctx, bool protect)
  258. {
  259. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
  260. protect ? ~0 : 0);
  261. }
  262. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  263. {
  264. struct decon_context *ctx = crtc->ctx;
  265. decon_shadow_protect(ctx, true);
  266. }
  267. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  268. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  269. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  270. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  271. struct exynos_drm_plane *plane)
  272. {
  273. struct exynos_drm_plane_state *state =
  274. to_exynos_plane_state(plane->base.state);
  275. struct decon_context *ctx = crtc->ctx;
  276. struct drm_framebuffer *fb = state->base.fb;
  277. unsigned int win = plane->index;
  278. unsigned int cpp = fb->format->cpp[0];
  279. unsigned int pitch = fb->pitches[0];
  280. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  281. u32 val;
  282. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  283. val = COORDINATE_X(state->crtc.x) |
  284. COORDINATE_Y(state->crtc.y / 2);
  285. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  286. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  287. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  288. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  289. } else {
  290. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  291. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  292. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  293. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  294. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  295. }
  296. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  297. VIDOSD_Wx_ALPHA_B_F(0x0);
  298. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  299. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  300. VIDOSD_Wx_ALPHA_B_F(0x0);
  301. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  302. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  303. val = dma_addr + pitch * state->src.h;
  304. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  305. if (!(ctx->out_type & IFTYPE_HDMI))
  306. val = BIT_VAL(pitch - state->crtc.w * cpp, 27, 14)
  307. | BIT_VAL(state->crtc.w * cpp, 13, 0);
  308. else
  309. val = BIT_VAL(pitch - state->crtc.w * cpp, 29, 15)
  310. | BIT_VAL(state->crtc.w * cpp, 14, 0);
  311. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  312. decon_win_set_pixfmt(ctx, win, fb);
  313. /* window enable */
  314. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  315. }
  316. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  317. struct exynos_drm_plane *plane)
  318. {
  319. struct decon_context *ctx = crtc->ctx;
  320. unsigned int win = plane->index;
  321. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  322. }
  323. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  324. {
  325. struct decon_context *ctx = crtc->ctx;
  326. unsigned long flags;
  327. spin_lock_irqsave(&ctx->vblank_lock, flags);
  328. decon_shadow_protect(ctx, false);
  329. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  330. ctx->frame_id = decon_get_frame_count(ctx, true);
  331. exynos_crtc_handle_event(crtc);
  332. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  333. }
  334. static void decon_swreset(struct decon_context *ctx)
  335. {
  336. unsigned long flags;
  337. u32 val;
  338. int ret;
  339. writel(0, ctx->addr + DECON_VIDCON0);
  340. readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  341. ~val & VIDCON0_STOP_STATUS, 12, 20000);
  342. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  343. ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  344. ~val & VIDCON0_SWRESET, 12, 20000);
  345. WARN(ret < 0, "failed to software reset DECON\n");
  346. spin_lock_irqsave(&ctx->vblank_lock, flags);
  347. ctx->frame_id = 0;
  348. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  349. if (!(ctx->out_type & IFTYPE_HDMI))
  350. return;
  351. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  352. decon_set_bits(ctx, DECON_CMU,
  353. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  354. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  355. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  356. ctx->addr + DECON_CRCCTRL);
  357. }
  358. static void decon_enable(struct exynos_drm_crtc *crtc)
  359. {
  360. struct decon_context *ctx = crtc->ctx;
  361. pm_runtime_get_sync(ctx->dev);
  362. exynos_drm_pipe_clk_enable(crtc, true);
  363. decon_swreset(ctx);
  364. decon_commit(ctx->crtc);
  365. }
  366. static void decon_disable(struct exynos_drm_crtc *crtc)
  367. {
  368. struct decon_context *ctx = crtc->ctx;
  369. int i;
  370. if (!(ctx->out_type & I80_HW_TRG))
  371. synchronize_irq(ctx->te_irq);
  372. synchronize_irq(ctx->irq);
  373. /*
  374. * We need to make sure that all windows are disabled before we
  375. * suspend that connector. Otherwise we might try to scan from
  376. * a destroyed buffer later.
  377. */
  378. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  379. decon_disable_plane(crtc, &ctx->planes[i]);
  380. decon_swreset(ctx);
  381. exynos_drm_pipe_clk_enable(crtc, false);
  382. pm_runtime_put_sync(ctx->dev);
  383. }
  384. static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
  385. {
  386. struct decon_context *ctx = dev_id;
  387. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  388. return IRQ_HANDLED;
  389. }
  390. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  391. {
  392. struct decon_context *ctx = crtc->ctx;
  393. int win, i, ret;
  394. DRM_DEBUG_KMS("%s\n", __FILE__);
  395. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  396. ret = clk_prepare_enable(ctx->clks[i]);
  397. if (ret < 0)
  398. goto err;
  399. }
  400. decon_shadow_protect(ctx, true);
  401. for (win = 0; win < WINDOWS_NR; win++)
  402. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  403. decon_shadow_protect(ctx, false);
  404. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  405. /* TODO: wait for possible vsync */
  406. msleep(50);
  407. err:
  408. while (--i >= 0)
  409. clk_disable_unprepare(ctx->clks[i]);
  410. }
  411. static enum drm_mode_status decon_mode_valid(struct exynos_drm_crtc *crtc,
  412. const struct drm_display_mode *mode)
  413. {
  414. struct decon_context *ctx = crtc->ctx;
  415. ctx->irq = crtc->i80_mode ? ctx->irq_lcd_sys : ctx->irq_vsync;
  416. if (ctx->irq)
  417. return MODE_OK;
  418. dev_info(ctx->dev, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
  419. crtc->i80_mode ? "command" : "video");
  420. return MODE_BAD;
  421. }
  422. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  423. .enable = decon_enable,
  424. .disable = decon_disable,
  425. .enable_vblank = decon_enable_vblank,
  426. .disable_vblank = decon_disable_vblank,
  427. .get_vblank_counter = decon_get_vblank_counter,
  428. .atomic_begin = decon_atomic_begin,
  429. .update_plane = decon_update_plane,
  430. .disable_plane = decon_disable_plane,
  431. .mode_valid = decon_mode_valid,
  432. .atomic_flush = decon_atomic_flush,
  433. };
  434. static int decon_bind(struct device *dev, struct device *master, void *data)
  435. {
  436. struct decon_context *ctx = dev_get_drvdata(dev);
  437. struct drm_device *drm_dev = data;
  438. struct exynos_drm_plane *exynos_plane;
  439. enum exynos_drm_output_type out_type;
  440. unsigned int win;
  441. int ret;
  442. ctx->drm_dev = drm_dev;
  443. drm_dev->max_vblank_count = 0xffffffff;
  444. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  445. int tmp = (win == ctx->first_win) ? 0 : win;
  446. ctx->configs[win].pixel_formats = decon_formats;
  447. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  448. ctx->configs[win].zpos = win;
  449. ctx->configs[win].type = decon_win_types[tmp];
  450. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  451. &ctx->configs[win]);
  452. if (ret)
  453. return ret;
  454. }
  455. exynos_plane = &ctx->planes[ctx->first_win];
  456. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  457. : EXYNOS_DISPLAY_TYPE_LCD;
  458. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  459. out_type, &decon_crtc_ops, ctx);
  460. if (IS_ERR(ctx->crtc))
  461. return PTR_ERR(ctx->crtc);
  462. decon_clear_channels(ctx->crtc);
  463. return drm_iommu_attach_device(drm_dev, dev);
  464. }
  465. static void decon_unbind(struct device *dev, struct device *master, void *data)
  466. {
  467. struct decon_context *ctx = dev_get_drvdata(dev);
  468. decon_disable(ctx->crtc);
  469. /* detach this sub driver from iommu mapping if supported. */
  470. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  471. }
  472. static const struct component_ops decon_component_ops = {
  473. .bind = decon_bind,
  474. .unbind = decon_unbind,
  475. };
  476. static void decon_handle_vblank(struct decon_context *ctx)
  477. {
  478. u32 frm;
  479. spin_lock(&ctx->vblank_lock);
  480. frm = decon_get_frame_count(ctx, true);
  481. if (frm != ctx->frame_id) {
  482. /* handle only if incremented, take care of wrap-around */
  483. if ((s32)(frm - ctx->frame_id) > 0)
  484. drm_crtc_handle_vblank(&ctx->crtc->base);
  485. ctx->frame_id = frm;
  486. }
  487. spin_unlock(&ctx->vblank_lock);
  488. }
  489. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  490. {
  491. struct decon_context *ctx = dev_id;
  492. u32 val;
  493. val = readl(ctx->addr + DECON_VIDINTCON1);
  494. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  495. if (val) {
  496. writel(val, ctx->addr + DECON_VIDINTCON1);
  497. if (ctx->out_type & IFTYPE_HDMI) {
  498. val = readl(ctx->addr + DECON_VIDOUTCON0);
  499. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  500. if (val ==
  501. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  502. return IRQ_HANDLED;
  503. }
  504. decon_handle_vblank(ctx);
  505. }
  506. return IRQ_HANDLED;
  507. }
  508. #ifdef CONFIG_PM
  509. static int exynos5433_decon_suspend(struct device *dev)
  510. {
  511. struct decon_context *ctx = dev_get_drvdata(dev);
  512. int i = ARRAY_SIZE(decon_clks_name);
  513. while (--i >= 0)
  514. clk_disable_unprepare(ctx->clks[i]);
  515. return 0;
  516. }
  517. static int exynos5433_decon_resume(struct device *dev)
  518. {
  519. struct decon_context *ctx = dev_get_drvdata(dev);
  520. int i, ret;
  521. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  522. ret = clk_prepare_enable(ctx->clks[i]);
  523. if (ret < 0)
  524. goto err;
  525. }
  526. return 0;
  527. err:
  528. while (--i >= 0)
  529. clk_disable_unprepare(ctx->clks[i]);
  530. return ret;
  531. }
  532. #endif
  533. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  534. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  535. NULL)
  536. };
  537. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  538. {
  539. .compatible = "samsung,exynos5433-decon",
  540. .data = (void *)I80_HW_TRG
  541. },
  542. {
  543. .compatible = "samsung,exynos5433-decon-tv",
  544. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  545. },
  546. {},
  547. };
  548. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  549. static int decon_conf_irq(struct decon_context *ctx, const char *name,
  550. irq_handler_t handler, unsigned long int flags)
  551. {
  552. struct platform_device *pdev = to_platform_device(ctx->dev);
  553. int ret, irq = platform_get_irq_byname(pdev, name);
  554. if (irq < 0) {
  555. switch (irq) {
  556. case -EPROBE_DEFER:
  557. return irq;
  558. case -ENODATA:
  559. case -ENXIO:
  560. return 0;
  561. default:
  562. dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
  563. return irq;
  564. }
  565. }
  566. irq_set_status_flags(irq, IRQ_NOAUTOEN);
  567. ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
  568. if (ret < 0) {
  569. dev_err(ctx->dev, "IRQ %s request failed\n", name);
  570. return ret;
  571. }
  572. return irq;
  573. }
  574. static int exynos5433_decon_probe(struct platform_device *pdev)
  575. {
  576. struct device *dev = &pdev->dev;
  577. struct decon_context *ctx;
  578. struct resource *res;
  579. int ret;
  580. int i;
  581. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  582. if (!ctx)
  583. return -ENOMEM;
  584. ctx->dev = dev;
  585. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  586. spin_lock_init(&ctx->vblank_lock);
  587. if (ctx->out_type & IFTYPE_HDMI)
  588. ctx->first_win = 1;
  589. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  590. struct clk *clk;
  591. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  592. if (IS_ERR(clk))
  593. return PTR_ERR(clk);
  594. ctx->clks[i] = clk;
  595. }
  596. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  597. if (!res) {
  598. dev_err(dev, "cannot find IO resource\n");
  599. return -ENXIO;
  600. }
  601. ctx->addr = devm_ioremap_resource(dev, res);
  602. if (IS_ERR(ctx->addr)) {
  603. dev_err(dev, "ioremap failed\n");
  604. return PTR_ERR(ctx->addr);
  605. }
  606. ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
  607. if (ret < 0)
  608. return ret;
  609. ctx->irq_vsync = ret;
  610. ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
  611. if (ret < 0)
  612. return ret;
  613. ctx->irq_lcd_sys = ret;
  614. ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
  615. IRQF_TRIGGER_RISING);
  616. if (ret < 0)
  617. return ret;
  618. if (ret) {
  619. ctx->te_irq = ret;
  620. ctx->out_type &= ~I80_HW_TRG;
  621. }
  622. if (ctx->out_type & I80_HW_TRG) {
  623. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  624. "samsung,disp-sysreg");
  625. if (IS_ERR(ctx->sysreg)) {
  626. dev_err(dev, "failed to get system register\n");
  627. return PTR_ERR(ctx->sysreg);
  628. }
  629. }
  630. platform_set_drvdata(pdev, ctx);
  631. pm_runtime_enable(dev);
  632. ret = component_add(dev, &decon_component_ops);
  633. if (ret)
  634. goto err_disable_pm_runtime;
  635. return 0;
  636. err_disable_pm_runtime:
  637. pm_runtime_disable(dev);
  638. return ret;
  639. }
  640. static int exynos5433_decon_remove(struct platform_device *pdev)
  641. {
  642. pm_runtime_disable(&pdev->dev);
  643. component_del(&pdev->dev, &decon_component_ops);
  644. return 0;
  645. }
  646. struct platform_driver exynos5433_decon_driver = {
  647. .probe = exynos5433_decon_probe,
  648. .remove = exynos5433_decon_remove,
  649. .driver = {
  650. .name = "exynos5433-decon",
  651. .pm = &exynos5433_decon_pm_ops,
  652. .of_match_table = exynos5433_decon_driver_dt_match,
  653. },
  654. };