malidp_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. /*
  2. * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This program is free software and is provided to you under the terms of the
  6. * GNU General Public License version 2 as published by the Free Software
  7. * Foundation, and any use by you of this program is subject to the terms
  8. * of such GNU licence.
  9. *
  10. * ARM Mali DP500/DP550/DP650 KMS/DRM driver
  11. */
  12. #include <linux/module.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/console.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/of_reserved_mem.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm_atomic.h>
  22. #include <drm/drm_atomic_helper.h>
  23. #include <drm/drm_crtc.h>
  24. #include <drm/drm_crtc_helper.h>
  25. #include <drm/drm_fb_cma_helper.h>
  26. #include <drm/drm_gem_cma_helper.h>
  27. #include <drm/drm_of.h>
  28. #include "malidp_drv.h"
  29. #include "malidp_regs.h"
  30. #include "malidp_hw.h"
  31. #define MALIDP_CONF_VALID_TIMEOUT 250
  32. static void malidp_write_gamma_table(struct malidp_hw_device *hwdev,
  33. u32 data[MALIDP_COEFFTAB_NUM_COEFFS])
  34. {
  35. int i;
  36. /* Update all channels with a single gamma curve. */
  37. const u32 gamma_write_mask = GENMASK(18, 16);
  38. /*
  39. * Always write an entire table, so the address field in
  40. * DE_COEFFTAB_ADDR is 0 and we can use the gamma_write_mask bitmask
  41. * directly.
  42. */
  43. malidp_hw_write(hwdev, gamma_write_mask,
  44. hwdev->map.coeffs_base + MALIDP_COEF_TABLE_ADDR);
  45. for (i = 0; i < MALIDP_COEFFTAB_NUM_COEFFS; ++i)
  46. malidp_hw_write(hwdev, data[i],
  47. hwdev->map.coeffs_base +
  48. MALIDP_COEF_TABLE_DATA);
  49. }
  50. static void malidp_atomic_commit_update_gamma(struct drm_crtc *crtc,
  51. struct drm_crtc_state *old_state)
  52. {
  53. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  54. struct malidp_hw_device *hwdev = malidp->dev;
  55. if (!crtc->state->color_mgmt_changed)
  56. return;
  57. if (!crtc->state->gamma_lut) {
  58. malidp_hw_clearbits(hwdev,
  59. MALIDP_DISP_FUNC_GAMMA,
  60. MALIDP_DE_DISPLAY_FUNC);
  61. } else {
  62. struct malidp_crtc_state *mc =
  63. to_malidp_crtc_state(crtc->state);
  64. if (!old_state->gamma_lut || (crtc->state->gamma_lut->base.id !=
  65. old_state->gamma_lut->base.id))
  66. malidp_write_gamma_table(hwdev, mc->gamma_coeffs);
  67. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_GAMMA,
  68. MALIDP_DE_DISPLAY_FUNC);
  69. }
  70. }
  71. static
  72. void malidp_atomic_commit_update_coloradj(struct drm_crtc *crtc,
  73. struct drm_crtc_state *old_state)
  74. {
  75. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  76. struct malidp_hw_device *hwdev = malidp->dev;
  77. int i;
  78. if (!crtc->state->color_mgmt_changed)
  79. return;
  80. if (!crtc->state->ctm) {
  81. malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_CADJ,
  82. MALIDP_DE_DISPLAY_FUNC);
  83. } else {
  84. struct malidp_crtc_state *mc =
  85. to_malidp_crtc_state(crtc->state);
  86. if (!old_state->ctm || (crtc->state->ctm->base.id !=
  87. old_state->ctm->base.id))
  88. for (i = 0; i < MALIDP_COLORADJ_NUM_COEFFS; ++i)
  89. malidp_hw_write(hwdev,
  90. mc->coloradj_coeffs[i],
  91. hwdev->map.coeffs_base +
  92. MALIDP_COLOR_ADJ_COEF + 4 * i);
  93. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_CADJ,
  94. MALIDP_DE_DISPLAY_FUNC);
  95. }
  96. }
  97. static void malidp_atomic_commit_se_config(struct drm_crtc *crtc,
  98. struct drm_crtc_state *old_state)
  99. {
  100. struct malidp_crtc_state *cs = to_malidp_crtc_state(crtc->state);
  101. struct malidp_crtc_state *old_cs = to_malidp_crtc_state(old_state);
  102. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  103. struct malidp_hw_device *hwdev = malidp->dev;
  104. struct malidp_se_config *s = &cs->scaler_config;
  105. struct malidp_se_config *old_s = &old_cs->scaler_config;
  106. u32 se_control = hwdev->map.se_base +
  107. ((hwdev->map.features & MALIDP_REGMAP_HAS_CLEARIRQ) ?
  108. 0x10 : 0xC);
  109. u32 layer_control = se_control + MALIDP_SE_LAYER_CONTROL;
  110. u32 scr = se_control + MALIDP_SE_SCALING_CONTROL;
  111. u32 val;
  112. /* Set SE_CONTROL */
  113. if (!s->scale_enable) {
  114. val = malidp_hw_read(hwdev, se_control);
  115. val &= ~MALIDP_SE_SCALING_EN;
  116. malidp_hw_write(hwdev, val, se_control);
  117. return;
  118. }
  119. hwdev->se_set_scaling_coeffs(hwdev, s, old_s);
  120. val = malidp_hw_read(hwdev, se_control);
  121. val |= MALIDP_SE_SCALING_EN | MALIDP_SE_ALPHA_EN;
  122. val &= ~MALIDP_SE_ENH(MALIDP_SE_ENH_MASK);
  123. val |= s->enhancer_enable ? MALIDP_SE_ENH(3) : 0;
  124. val |= MALIDP_SE_RGBO_IF_EN;
  125. malidp_hw_write(hwdev, val, se_control);
  126. /* Set IN_SIZE & OUT_SIZE. */
  127. val = MALIDP_SE_SET_V_SIZE(s->input_h) |
  128. MALIDP_SE_SET_H_SIZE(s->input_w);
  129. malidp_hw_write(hwdev, val, layer_control + MALIDP_SE_L0_IN_SIZE);
  130. val = MALIDP_SE_SET_V_SIZE(s->output_h) |
  131. MALIDP_SE_SET_H_SIZE(s->output_w);
  132. malidp_hw_write(hwdev, val, layer_control + MALIDP_SE_L0_OUT_SIZE);
  133. /* Set phase regs. */
  134. malidp_hw_write(hwdev, s->h_init_phase, scr + MALIDP_SE_H_INIT_PH);
  135. malidp_hw_write(hwdev, s->h_delta_phase, scr + MALIDP_SE_H_DELTA_PH);
  136. malidp_hw_write(hwdev, s->v_init_phase, scr + MALIDP_SE_V_INIT_PH);
  137. malidp_hw_write(hwdev, s->v_delta_phase, scr + MALIDP_SE_V_DELTA_PH);
  138. }
  139. /*
  140. * set the "config valid" bit and wait until the hardware acts on it
  141. */
  142. static int malidp_set_and_wait_config_valid(struct drm_device *drm)
  143. {
  144. struct malidp_drm *malidp = drm->dev_private;
  145. struct malidp_hw_device *hwdev = malidp->dev;
  146. int ret;
  147. atomic_set(&malidp->config_valid, 0);
  148. hwdev->set_config_valid(hwdev);
  149. /* don't wait for config_valid flag if we are in config mode */
  150. if (hwdev->in_config_mode(hwdev))
  151. return 0;
  152. ret = wait_event_interruptible_timeout(malidp->wq,
  153. atomic_read(&malidp->config_valid) == 1,
  154. msecs_to_jiffies(MALIDP_CONF_VALID_TIMEOUT));
  155. return (ret > 0) ? 0 : -ETIMEDOUT;
  156. }
  157. static void malidp_output_poll_changed(struct drm_device *drm)
  158. {
  159. struct malidp_drm *malidp = drm->dev_private;
  160. drm_fbdev_cma_hotplug_event(malidp->fbdev);
  161. }
  162. static void malidp_atomic_commit_hw_done(struct drm_atomic_state *state)
  163. {
  164. struct drm_pending_vblank_event *event;
  165. struct drm_device *drm = state->dev;
  166. struct malidp_drm *malidp = drm->dev_private;
  167. if (malidp->crtc.enabled) {
  168. /* only set config_valid if the CRTC is enabled */
  169. if (malidp_set_and_wait_config_valid(drm))
  170. DRM_DEBUG_DRIVER("timed out waiting for updated configuration\n");
  171. }
  172. event = malidp->crtc.state->event;
  173. if (event) {
  174. malidp->crtc.state->event = NULL;
  175. spin_lock_irq(&drm->event_lock);
  176. if (drm_crtc_vblank_get(&malidp->crtc) == 0)
  177. drm_crtc_arm_vblank_event(&malidp->crtc, event);
  178. else
  179. drm_crtc_send_vblank_event(&malidp->crtc, event);
  180. spin_unlock_irq(&drm->event_lock);
  181. }
  182. drm_atomic_helper_commit_hw_done(state);
  183. }
  184. static void malidp_atomic_commit_tail(struct drm_atomic_state *state)
  185. {
  186. struct drm_device *drm = state->dev;
  187. struct drm_crtc *crtc;
  188. struct drm_crtc_state *old_crtc_state;
  189. int i;
  190. pm_runtime_get_sync(drm->dev);
  191. drm_atomic_helper_commit_modeset_disables(drm, state);
  192. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  193. malidp_atomic_commit_update_gamma(crtc, old_crtc_state);
  194. malidp_atomic_commit_update_coloradj(crtc, old_crtc_state);
  195. malidp_atomic_commit_se_config(crtc, old_crtc_state);
  196. }
  197. drm_atomic_helper_commit_planes(drm, state, 0);
  198. drm_atomic_helper_commit_modeset_enables(drm, state);
  199. malidp_atomic_commit_hw_done(state);
  200. drm_atomic_helper_wait_for_vblanks(drm, state);
  201. pm_runtime_put(drm->dev);
  202. drm_atomic_helper_cleanup_planes(drm, state);
  203. }
  204. static const struct drm_mode_config_helper_funcs malidp_mode_config_helpers = {
  205. .atomic_commit_tail = malidp_atomic_commit_tail,
  206. };
  207. static const struct drm_mode_config_funcs malidp_mode_config_funcs = {
  208. .fb_create = drm_fb_cma_create,
  209. .output_poll_changed = malidp_output_poll_changed,
  210. .atomic_check = drm_atomic_helper_check,
  211. .atomic_commit = drm_atomic_helper_commit,
  212. };
  213. static int malidp_init(struct drm_device *drm)
  214. {
  215. int ret;
  216. struct malidp_drm *malidp = drm->dev_private;
  217. struct malidp_hw_device *hwdev = malidp->dev;
  218. drm_mode_config_init(drm);
  219. drm->mode_config.min_width = hwdev->min_line_size;
  220. drm->mode_config.min_height = hwdev->min_line_size;
  221. drm->mode_config.max_width = hwdev->max_line_size;
  222. drm->mode_config.max_height = hwdev->max_line_size;
  223. drm->mode_config.funcs = &malidp_mode_config_funcs;
  224. drm->mode_config.helper_private = &malidp_mode_config_helpers;
  225. ret = malidp_crtc_init(drm);
  226. if (ret) {
  227. drm_mode_config_cleanup(drm);
  228. return ret;
  229. }
  230. return 0;
  231. }
  232. static void malidp_fini(struct drm_device *drm)
  233. {
  234. malidp_de_planes_destroy(drm);
  235. drm_mode_config_cleanup(drm);
  236. }
  237. static int malidp_irq_init(struct platform_device *pdev)
  238. {
  239. int irq_de, irq_se, ret = 0;
  240. struct drm_device *drm = dev_get_drvdata(&pdev->dev);
  241. /* fetch the interrupts from DT */
  242. irq_de = platform_get_irq_byname(pdev, "DE");
  243. if (irq_de < 0) {
  244. DRM_ERROR("no 'DE' IRQ specified!\n");
  245. return irq_de;
  246. }
  247. irq_se = platform_get_irq_byname(pdev, "SE");
  248. if (irq_se < 0) {
  249. DRM_ERROR("no 'SE' IRQ specified!\n");
  250. return irq_se;
  251. }
  252. ret = malidp_de_irq_init(drm, irq_de);
  253. if (ret)
  254. return ret;
  255. ret = malidp_se_irq_init(drm, irq_se);
  256. if (ret) {
  257. malidp_de_irq_fini(drm);
  258. return ret;
  259. }
  260. return 0;
  261. }
  262. static void malidp_lastclose(struct drm_device *drm)
  263. {
  264. struct malidp_drm *malidp = drm->dev_private;
  265. drm_fbdev_cma_restore_mode(malidp->fbdev);
  266. }
  267. DEFINE_DRM_GEM_CMA_FOPS(fops);
  268. static struct drm_driver malidp_driver = {
  269. .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC |
  270. DRIVER_PRIME,
  271. .lastclose = malidp_lastclose,
  272. .gem_free_object_unlocked = drm_gem_cma_free_object,
  273. .gem_vm_ops = &drm_gem_cma_vm_ops,
  274. .dumb_create = drm_gem_cma_dumb_create,
  275. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  276. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  277. .gem_prime_export = drm_gem_prime_export,
  278. .gem_prime_import = drm_gem_prime_import,
  279. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  280. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  281. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  282. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  283. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  284. .fops = &fops,
  285. .name = "mali-dp",
  286. .desc = "ARM Mali Display Processor driver",
  287. .date = "20160106",
  288. .major = 1,
  289. .minor = 0,
  290. };
  291. static const struct of_device_id malidp_drm_of_match[] = {
  292. {
  293. .compatible = "arm,mali-dp500",
  294. .data = &malidp_device[MALIDP_500]
  295. },
  296. {
  297. .compatible = "arm,mali-dp550",
  298. .data = &malidp_device[MALIDP_550]
  299. },
  300. {
  301. .compatible = "arm,mali-dp650",
  302. .data = &malidp_device[MALIDP_650]
  303. },
  304. {},
  305. };
  306. MODULE_DEVICE_TABLE(of, malidp_drm_of_match);
  307. static bool malidp_is_compatible_hw_id(struct malidp_hw_device *hwdev,
  308. const struct of_device_id *dev_id)
  309. {
  310. u32 core_id;
  311. const char *compatstr_dp500 = "arm,mali-dp500";
  312. bool is_dp500;
  313. bool dt_is_dp500;
  314. /*
  315. * The DP500 CORE_ID register is in a different location, so check it
  316. * first. If the product id field matches, then this is DP500, otherwise
  317. * check the DP550/650 CORE_ID register.
  318. */
  319. core_id = malidp_hw_read(hwdev, MALIDP500_DC_BASE + MALIDP_DE_CORE_ID);
  320. /* Offset 0x18 will never read 0x500 on products other than DP500. */
  321. is_dp500 = (MALIDP_PRODUCT_ID(core_id) == 0x500);
  322. dt_is_dp500 = strnstr(dev_id->compatible, compatstr_dp500,
  323. sizeof(dev_id->compatible)) != NULL;
  324. if (is_dp500 != dt_is_dp500) {
  325. DRM_ERROR("Device-tree expects %s, but hardware %s DP500.\n",
  326. dev_id->compatible, is_dp500 ? "is" : "is not");
  327. return false;
  328. } else if (!dt_is_dp500) {
  329. u16 product_id;
  330. char buf[32];
  331. core_id = malidp_hw_read(hwdev,
  332. MALIDP550_DC_BASE + MALIDP_DE_CORE_ID);
  333. product_id = MALIDP_PRODUCT_ID(core_id);
  334. snprintf(buf, sizeof(buf), "arm,mali-dp%X", product_id);
  335. if (!strnstr(dev_id->compatible, buf,
  336. sizeof(dev_id->compatible))) {
  337. DRM_ERROR("Device-tree expects %s, but hardware is DP%03X.\n",
  338. dev_id->compatible, product_id);
  339. return false;
  340. }
  341. }
  342. return true;
  343. }
  344. static bool malidp_has_sufficient_address_space(const struct resource *res,
  345. const struct of_device_id *dev_id)
  346. {
  347. resource_size_t res_size = resource_size(res);
  348. const char *compatstr_dp500 = "arm,mali-dp500";
  349. if (!strnstr(dev_id->compatible, compatstr_dp500,
  350. sizeof(dev_id->compatible)))
  351. return res_size >= MALIDP550_ADDR_SPACE_SIZE;
  352. else if (res_size < MALIDP500_ADDR_SPACE_SIZE)
  353. return false;
  354. return true;
  355. }
  356. static ssize_t core_id_show(struct device *dev, struct device_attribute *attr,
  357. char *buf)
  358. {
  359. struct drm_device *drm = dev_get_drvdata(dev);
  360. struct malidp_drm *malidp = drm->dev_private;
  361. return snprintf(buf, PAGE_SIZE, "%08x\n", malidp->core_id);
  362. }
  363. DEVICE_ATTR_RO(core_id);
  364. static int malidp_init_sysfs(struct device *dev)
  365. {
  366. int ret = device_create_file(dev, &dev_attr_core_id);
  367. if (ret)
  368. DRM_ERROR("failed to create device file for core_id\n");
  369. return ret;
  370. }
  371. static void malidp_fini_sysfs(struct device *dev)
  372. {
  373. device_remove_file(dev, &dev_attr_core_id);
  374. }
  375. #define MAX_OUTPUT_CHANNELS 3
  376. static int malidp_runtime_pm_suspend(struct device *dev)
  377. {
  378. struct drm_device *drm = dev_get_drvdata(dev);
  379. struct malidp_drm *malidp = drm->dev_private;
  380. struct malidp_hw_device *hwdev = malidp->dev;
  381. /* we can only suspend if the hardware is in config mode */
  382. WARN_ON(!hwdev->in_config_mode(hwdev));
  383. hwdev->pm_suspended = true;
  384. clk_disable_unprepare(hwdev->mclk);
  385. clk_disable_unprepare(hwdev->aclk);
  386. clk_disable_unprepare(hwdev->pclk);
  387. return 0;
  388. }
  389. static int malidp_runtime_pm_resume(struct device *dev)
  390. {
  391. struct drm_device *drm = dev_get_drvdata(dev);
  392. struct malidp_drm *malidp = drm->dev_private;
  393. struct malidp_hw_device *hwdev = malidp->dev;
  394. clk_prepare_enable(hwdev->pclk);
  395. clk_prepare_enable(hwdev->aclk);
  396. clk_prepare_enable(hwdev->mclk);
  397. hwdev->pm_suspended = false;
  398. return 0;
  399. }
  400. static int malidp_bind(struct device *dev)
  401. {
  402. struct resource *res;
  403. struct drm_device *drm;
  404. struct malidp_drm *malidp;
  405. struct malidp_hw_device *hwdev;
  406. struct platform_device *pdev = to_platform_device(dev);
  407. struct of_device_id const *dev_id;
  408. /* number of lines for the R, G and B output */
  409. u8 output_width[MAX_OUTPUT_CHANNELS];
  410. int ret = 0, i;
  411. u32 version, out_depth = 0;
  412. malidp = devm_kzalloc(dev, sizeof(*malidp), GFP_KERNEL);
  413. if (!malidp)
  414. return -ENOMEM;
  415. hwdev = devm_kzalloc(dev, sizeof(*hwdev), GFP_KERNEL);
  416. if (!hwdev)
  417. return -ENOMEM;
  418. /*
  419. * copy the associated data from malidp_drm_of_match to avoid
  420. * having to keep a reference to the OF node after binding
  421. */
  422. memcpy(hwdev, of_device_get_match_data(dev), sizeof(*hwdev));
  423. malidp->dev = hwdev;
  424. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  425. hwdev->regs = devm_ioremap_resource(dev, res);
  426. if (IS_ERR(hwdev->regs))
  427. return PTR_ERR(hwdev->regs);
  428. hwdev->pclk = devm_clk_get(dev, "pclk");
  429. if (IS_ERR(hwdev->pclk))
  430. return PTR_ERR(hwdev->pclk);
  431. hwdev->aclk = devm_clk_get(dev, "aclk");
  432. if (IS_ERR(hwdev->aclk))
  433. return PTR_ERR(hwdev->aclk);
  434. hwdev->mclk = devm_clk_get(dev, "mclk");
  435. if (IS_ERR(hwdev->mclk))
  436. return PTR_ERR(hwdev->mclk);
  437. hwdev->pxlclk = devm_clk_get(dev, "pxlclk");
  438. if (IS_ERR(hwdev->pxlclk))
  439. return PTR_ERR(hwdev->pxlclk);
  440. /* Get the optional framebuffer memory resource */
  441. ret = of_reserved_mem_device_init(dev);
  442. if (ret && ret != -ENODEV)
  443. return ret;
  444. drm = drm_dev_alloc(&malidp_driver, dev);
  445. if (IS_ERR(drm)) {
  446. ret = PTR_ERR(drm);
  447. goto alloc_fail;
  448. }
  449. drm->dev_private = malidp;
  450. dev_set_drvdata(dev, drm);
  451. /* Enable power management */
  452. pm_runtime_enable(dev);
  453. /* Resume device to enable the clocks */
  454. if (pm_runtime_enabled(dev))
  455. pm_runtime_get_sync(dev);
  456. else
  457. malidp_runtime_pm_resume(dev);
  458. dev_id = of_match_device(malidp_drm_of_match, dev);
  459. if (!dev_id) {
  460. ret = -EINVAL;
  461. goto query_hw_fail;
  462. }
  463. if (!malidp_has_sufficient_address_space(res, dev_id)) {
  464. DRM_ERROR("Insufficient address space in device-tree.\n");
  465. ret = -EINVAL;
  466. goto query_hw_fail;
  467. }
  468. if (!malidp_is_compatible_hw_id(hwdev, dev_id)) {
  469. ret = -EINVAL;
  470. goto query_hw_fail;
  471. }
  472. ret = hwdev->query_hw(hwdev);
  473. if (ret) {
  474. DRM_ERROR("Invalid HW configuration\n");
  475. goto query_hw_fail;
  476. }
  477. version = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_DE_CORE_ID);
  478. DRM_INFO("found ARM Mali-DP%3x version r%dp%d\n", version >> 16,
  479. (version >> 12) & 0xf, (version >> 8) & 0xf);
  480. malidp->core_id = version;
  481. /* set the number of lines used for output of RGB data */
  482. ret = of_property_read_u8_array(dev->of_node,
  483. "arm,malidp-output-port-lines",
  484. output_width, MAX_OUTPUT_CHANNELS);
  485. if (ret)
  486. goto query_hw_fail;
  487. for (i = 0; i < MAX_OUTPUT_CHANNELS; i++)
  488. out_depth = (out_depth << 8) | (output_width[i] & 0xf);
  489. malidp_hw_write(hwdev, out_depth, hwdev->map.out_depth_base);
  490. atomic_set(&malidp->config_valid, 0);
  491. init_waitqueue_head(&malidp->wq);
  492. ret = malidp_init(drm);
  493. if (ret < 0)
  494. goto query_hw_fail;
  495. ret = malidp_init_sysfs(dev);
  496. if (ret)
  497. goto init_fail;
  498. /* Set the CRTC's port so that the encoder component can find it */
  499. malidp->crtc.port = of_graph_get_port_by_id(dev->of_node, 0);
  500. ret = component_bind_all(dev, drm);
  501. if (ret) {
  502. DRM_ERROR("Failed to bind all components\n");
  503. goto bind_fail;
  504. }
  505. ret = malidp_irq_init(pdev);
  506. if (ret < 0)
  507. goto irq_init_fail;
  508. drm->irq_enabled = true;
  509. ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
  510. if (ret < 0) {
  511. DRM_ERROR("failed to initialise vblank\n");
  512. goto vblank_fail;
  513. }
  514. pm_runtime_put(dev);
  515. drm_mode_config_reset(drm);
  516. malidp->fbdev = drm_fbdev_cma_init(drm, 32,
  517. drm->mode_config.num_connector);
  518. if (IS_ERR(malidp->fbdev)) {
  519. ret = PTR_ERR(malidp->fbdev);
  520. malidp->fbdev = NULL;
  521. goto fbdev_fail;
  522. }
  523. drm_kms_helper_poll_init(drm);
  524. ret = drm_dev_register(drm, 0);
  525. if (ret)
  526. goto register_fail;
  527. return 0;
  528. register_fail:
  529. if (malidp->fbdev) {
  530. drm_fbdev_cma_fini(malidp->fbdev);
  531. malidp->fbdev = NULL;
  532. }
  533. drm_kms_helper_poll_fini(drm);
  534. fbdev_fail:
  535. pm_runtime_get_sync(dev);
  536. vblank_fail:
  537. malidp_se_irq_fini(drm);
  538. malidp_de_irq_fini(drm);
  539. drm->irq_enabled = false;
  540. irq_init_fail:
  541. component_unbind_all(dev, drm);
  542. bind_fail:
  543. of_node_put(malidp->crtc.port);
  544. malidp->crtc.port = NULL;
  545. init_fail:
  546. malidp_fini_sysfs(dev);
  547. malidp_fini(drm);
  548. query_hw_fail:
  549. pm_runtime_put(dev);
  550. if (pm_runtime_enabled(dev))
  551. pm_runtime_disable(dev);
  552. else
  553. malidp_runtime_pm_suspend(dev);
  554. drm->dev_private = NULL;
  555. dev_set_drvdata(dev, NULL);
  556. drm_dev_unref(drm);
  557. alloc_fail:
  558. of_reserved_mem_device_release(dev);
  559. return ret;
  560. }
  561. static void malidp_unbind(struct device *dev)
  562. {
  563. struct drm_device *drm = dev_get_drvdata(dev);
  564. struct malidp_drm *malidp = drm->dev_private;
  565. drm_dev_unregister(drm);
  566. if (malidp->fbdev) {
  567. drm_fbdev_cma_fini(malidp->fbdev);
  568. malidp->fbdev = NULL;
  569. }
  570. drm_kms_helper_poll_fini(drm);
  571. pm_runtime_get_sync(dev);
  572. malidp_se_irq_fini(drm);
  573. malidp_de_irq_fini(drm);
  574. component_unbind_all(dev, drm);
  575. of_node_put(malidp->crtc.port);
  576. malidp->crtc.port = NULL;
  577. malidp_fini_sysfs(dev);
  578. malidp_fini(drm);
  579. pm_runtime_put(dev);
  580. if (pm_runtime_enabled(dev))
  581. pm_runtime_disable(dev);
  582. else
  583. malidp_runtime_pm_suspend(dev);
  584. drm->dev_private = NULL;
  585. dev_set_drvdata(dev, NULL);
  586. drm_dev_unref(drm);
  587. of_reserved_mem_device_release(dev);
  588. }
  589. static const struct component_master_ops malidp_master_ops = {
  590. .bind = malidp_bind,
  591. .unbind = malidp_unbind,
  592. };
  593. static int malidp_compare_dev(struct device *dev, void *data)
  594. {
  595. struct device_node *np = data;
  596. return dev->of_node == np;
  597. }
  598. static int malidp_platform_probe(struct platform_device *pdev)
  599. {
  600. struct device_node *port;
  601. struct component_match *match = NULL;
  602. if (!pdev->dev.of_node)
  603. return -ENODEV;
  604. /* there is only one output port inside each device, find it */
  605. port = of_graph_get_remote_node(pdev->dev.of_node, 0, 0);
  606. if (!port)
  607. return -ENODEV;
  608. drm_of_component_match_add(&pdev->dev, &match, malidp_compare_dev,
  609. port);
  610. of_node_put(port);
  611. return component_master_add_with_match(&pdev->dev, &malidp_master_ops,
  612. match);
  613. }
  614. static int malidp_platform_remove(struct platform_device *pdev)
  615. {
  616. component_master_del(&pdev->dev, &malidp_master_ops);
  617. return 0;
  618. }
  619. static int __maybe_unused malidp_pm_suspend(struct device *dev)
  620. {
  621. struct drm_device *drm = dev_get_drvdata(dev);
  622. struct malidp_drm *malidp = drm->dev_private;
  623. drm_kms_helper_poll_disable(drm);
  624. console_lock();
  625. drm_fbdev_cma_set_suspend(malidp->fbdev, 1);
  626. console_unlock();
  627. malidp->pm_state = drm_atomic_helper_suspend(drm);
  628. if (IS_ERR(malidp->pm_state)) {
  629. console_lock();
  630. drm_fbdev_cma_set_suspend(malidp->fbdev, 0);
  631. console_unlock();
  632. drm_kms_helper_poll_enable(drm);
  633. return PTR_ERR(malidp->pm_state);
  634. }
  635. return 0;
  636. }
  637. static int __maybe_unused malidp_pm_resume(struct device *dev)
  638. {
  639. struct drm_device *drm = dev_get_drvdata(dev);
  640. struct malidp_drm *malidp = drm->dev_private;
  641. drm_atomic_helper_resume(drm, malidp->pm_state);
  642. console_lock();
  643. drm_fbdev_cma_set_suspend(malidp->fbdev, 0);
  644. console_unlock();
  645. drm_kms_helper_poll_enable(drm);
  646. return 0;
  647. }
  648. static const struct dev_pm_ops malidp_pm_ops = {
  649. SET_SYSTEM_SLEEP_PM_OPS(malidp_pm_suspend, malidp_pm_resume) \
  650. SET_RUNTIME_PM_OPS(malidp_runtime_pm_suspend, malidp_runtime_pm_resume, NULL)
  651. };
  652. static struct platform_driver malidp_platform_driver = {
  653. .probe = malidp_platform_probe,
  654. .remove = malidp_platform_remove,
  655. .driver = {
  656. .name = "mali-dp",
  657. .pm = &malidp_pm_ops,
  658. .of_match_table = malidp_drm_of_match,
  659. },
  660. };
  661. module_platform_driver(malidp_platform_driver);
  662. MODULE_AUTHOR("Liviu Dudau <Liviu.Dudau@arm.com>");
  663. MODULE_DESCRIPTION("ARM Mali DP DRM driver");
  664. MODULE_LICENSE("GPL v2");