psp_v10_0.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_psp.h"
  28. #include "amdgpu_ucode.h"
  29. #include "soc15_common.h"
  30. #include "psp_v10_0.h"
  31. #include "vega10/soc15ip.h"
  32. #include "raven1/MP/mp_10_0_offset.h"
  33. #include "raven1/GC/gc_9_1_offset.h"
  34. #include "raven1/SDMA0/sdma0_4_1_offset.h"
  35. static int
  36. psp_v10_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  37. {
  38. switch(ucode->ucode_id) {
  39. case AMDGPU_UCODE_ID_SDMA0:
  40. *type = GFX_FW_TYPE_SDMA0;
  41. break;
  42. case AMDGPU_UCODE_ID_SDMA1:
  43. *type = GFX_FW_TYPE_SDMA1;
  44. break;
  45. case AMDGPU_UCODE_ID_CP_CE:
  46. *type = GFX_FW_TYPE_CP_CE;
  47. break;
  48. case AMDGPU_UCODE_ID_CP_PFP:
  49. *type = GFX_FW_TYPE_CP_PFP;
  50. break;
  51. case AMDGPU_UCODE_ID_CP_ME:
  52. *type = GFX_FW_TYPE_CP_ME;
  53. break;
  54. case AMDGPU_UCODE_ID_CP_MEC1:
  55. *type = GFX_FW_TYPE_CP_MEC;
  56. break;
  57. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  58. *type = GFX_FW_TYPE_CP_MEC_ME1;
  59. break;
  60. case AMDGPU_UCODE_ID_CP_MEC2:
  61. *type = GFX_FW_TYPE_CP_MEC;
  62. break;
  63. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  64. *type = GFX_FW_TYPE_CP_MEC_ME2;
  65. break;
  66. case AMDGPU_UCODE_ID_RLC_G:
  67. *type = GFX_FW_TYPE_RLC_G;
  68. break;
  69. case AMDGPU_UCODE_ID_SMC:
  70. *type = GFX_FW_TYPE_SMU;
  71. break;
  72. case AMDGPU_UCODE_ID_UVD:
  73. *type = GFX_FW_TYPE_UVD;
  74. break;
  75. case AMDGPU_UCODE_ID_VCE:
  76. *type = GFX_FW_TYPE_VCE;
  77. break;
  78. case AMDGPU_UCODE_ID_MAXIMUM:
  79. default:
  80. return -EINVAL;
  81. }
  82. return 0;
  83. }
  84. int psp_v10_0_init_microcode(struct psp_context *psp)
  85. {
  86. struct amdgpu_device *adev = psp->adev;
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0;
  90. const struct psp_firmware_header_v1_0 *hdr;
  91. DRM_DEBUG("\n");
  92. switch (adev->asic_type) {
  93. case CHIP_RAVEN:
  94. chip_name = "raven";
  95. break;
  96. default: BUG();
  97. }
  98. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  99. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  100. if (err)
  101. goto out;
  102. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  103. if (err)
  104. goto out;
  105. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  106. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  107. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  108. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  109. adev->psp.asd_start_addr = (uint8_t *)hdr +
  110. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  111. return 0;
  112. out:
  113. if (err) {
  114. dev_err(adev->dev,
  115. "psp v10.0: Failed to load firmware \"%s\"\n",
  116. fw_name);
  117. release_firmware(adev->psp.asd_fw);
  118. adev->psp.asd_fw = NULL;
  119. }
  120. return err;
  121. }
  122. int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
  123. {
  124. int ret;
  125. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  126. struct common_firmware_header *header;
  127. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  128. header = (struct common_firmware_header *)ucode->fw;
  129. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  130. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  131. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  132. cmd->cmd.cmd_load_ip_fw.fw_size = le32_to_cpu(header->ucode_size_bytes);
  133. ret = psp_v10_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  134. if (ret)
  135. DRM_ERROR("Unknown firmware type\n");
  136. return ret;
  137. }
  138. int psp_v10_0_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
  139. {
  140. int ret = 0;
  141. struct psp_ring *ring;
  142. struct amdgpu_device *adev = psp->adev;
  143. ring = &psp->km_ring;
  144. ring->ring_type = ring_type;
  145. /* allocate 4k Page of Local Frame Buffer memory for ring */
  146. ring->ring_size = 0x1000;
  147. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  148. AMDGPU_GEM_DOMAIN_VRAM,
  149. &adev->firmware.rbuf,
  150. &ring->ring_mem_mc_addr,
  151. (void **)&ring->ring_mem);
  152. if (ret) {
  153. ring->ring_size = 0;
  154. return ret;
  155. }
  156. return 0;
  157. }
  158. int psp_v10_0_ring_create(struct psp_context *psp, enum psp_ring_type ring_type)
  159. {
  160. int ret = 0;
  161. unsigned int psp_ring_reg = 0;
  162. struct psp_ring *ring = &psp->km_ring;
  163. struct amdgpu_device *adev = psp->adev;
  164. /* Write low address of the ring to C2PMSG_69 */
  165. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  166. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  167. /* Write high address of the ring to C2PMSG_70 */
  168. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  169. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  170. /* Write size of ring to C2PMSG_71 */
  171. psp_ring_reg = ring->ring_size;
  172. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  173. /* Write the ring initialization command to C2PMSG_64 */
  174. psp_ring_reg = ring_type;
  175. psp_ring_reg = psp_ring_reg << 16;
  176. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  177. /* There might be handshake issue with hardware which needs delay */
  178. mdelay(20);
  179. /* Wait for response flag (bit 31) in C2PMSG_64 */
  180. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  181. 0x80000000, 0x8000FFFF, false);
  182. return ret;
  183. }
  184. int psp_v10_0_ring_destroy(struct psp_context *psp, enum psp_ring_type ring_type)
  185. {
  186. int ret = 0;
  187. struct psp_ring *ring;
  188. unsigned int psp_ring_reg = 0;
  189. struct amdgpu_device *adev = psp->adev;
  190. ring = &psp->km_ring;
  191. /* Write the ring destroy command to C2PMSG_64 */
  192. psp_ring_reg = 3 << 16;
  193. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  194. /* There might be handshake issue with hardware which needs delay */
  195. mdelay(20);
  196. /* Wait for response flag (bit 31) in C2PMSG_64 */
  197. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  198. 0x80000000, 0x80000000, false);
  199. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  200. &ring->ring_mem_mc_addr,
  201. (void **)&ring->ring_mem);
  202. return ret;
  203. }
  204. int psp_v10_0_cmd_submit(struct psp_context *psp,
  205. struct amdgpu_firmware_info *ucode,
  206. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  207. int index)
  208. {
  209. unsigned int psp_write_ptr_reg = 0;
  210. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  211. struct psp_ring *ring = &psp->km_ring;
  212. struct amdgpu_device *adev = psp->adev;
  213. /* KM (GPCOM) prepare write pointer */
  214. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  215. /* Update KM RB frame pointer to new frame */
  216. if ((psp_write_ptr_reg % ring->ring_size) == 0)
  217. write_frame = ring->ring_mem;
  218. else
  219. write_frame = ring->ring_mem + (psp_write_ptr_reg / (sizeof(struct psp_gfx_rb_frame) / 4));
  220. /* Update KM RB frame */
  221. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  222. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  223. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  224. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  225. write_frame->fence_value = index;
  226. /* Update the write Pointer in DWORDs */
  227. psp_write_ptr_reg += sizeof(struct psp_gfx_rb_frame) / 4;
  228. psp_write_ptr_reg = (psp_write_ptr_reg >= ring->ring_size) ? 0 : psp_write_ptr_reg;
  229. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  230. return 0;
  231. }
  232. static int
  233. psp_v10_0_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  234. unsigned int *sram_data_reg_offset,
  235. enum AMDGPU_UCODE_ID ucode_id)
  236. {
  237. int ret = 0;
  238. switch(ucode_id) {
  239. /* TODO: needs to confirm */
  240. #if 0
  241. case AMDGPU_UCODE_ID_SMC:
  242. *sram_offset = 0;
  243. *sram_addr_reg_offset = 0;
  244. *sram_data_reg_offset = 0;
  245. break;
  246. #endif
  247. case AMDGPU_UCODE_ID_CP_CE:
  248. *sram_offset = 0x0;
  249. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  250. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  251. break;
  252. case AMDGPU_UCODE_ID_CP_PFP:
  253. *sram_offset = 0x0;
  254. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  255. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  256. break;
  257. case AMDGPU_UCODE_ID_CP_ME:
  258. *sram_offset = 0x0;
  259. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  260. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  261. break;
  262. case AMDGPU_UCODE_ID_CP_MEC1:
  263. *sram_offset = 0x10000;
  264. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  265. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  266. break;
  267. case AMDGPU_UCODE_ID_CP_MEC2:
  268. *sram_offset = 0x10000;
  269. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  270. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  271. break;
  272. case AMDGPU_UCODE_ID_RLC_G:
  273. *sram_offset = 0x2000;
  274. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  275. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  276. break;
  277. case AMDGPU_UCODE_ID_SDMA0:
  278. *sram_offset = 0x0;
  279. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  280. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  281. break;
  282. /* TODO: needs to confirm */
  283. #if 0
  284. case AMDGPU_UCODE_ID_SDMA1:
  285. *sram_offset = ;
  286. *sram_addr_reg_offset = ;
  287. break;
  288. case AMDGPU_UCODE_ID_UVD:
  289. *sram_offset = ;
  290. *sram_addr_reg_offset = ;
  291. break;
  292. case AMDGPU_UCODE_ID_VCE:
  293. *sram_offset = ;
  294. *sram_addr_reg_offset = ;
  295. break;
  296. #endif
  297. case AMDGPU_UCODE_ID_MAXIMUM:
  298. default:
  299. ret = -EINVAL;
  300. break;
  301. }
  302. return ret;
  303. }
  304. bool psp_v10_0_compare_sram_data(struct psp_context *psp,
  305. struct amdgpu_firmware_info *ucode,
  306. enum AMDGPU_UCODE_ID ucode_type)
  307. {
  308. int err = 0;
  309. unsigned int fw_sram_reg_val = 0;
  310. unsigned int fw_sram_addr_reg_offset = 0;
  311. unsigned int fw_sram_data_reg_offset = 0;
  312. unsigned int ucode_size;
  313. uint32_t *ucode_mem = NULL;
  314. struct amdgpu_device *adev = psp->adev;
  315. err = psp_v10_0_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
  316. &fw_sram_data_reg_offset, ucode_type);
  317. if (err)
  318. return false;
  319. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  320. ucode_size = ucode->ucode_size;
  321. ucode_mem = (uint32_t *)ucode->kaddr;
  322. while (!ucode_size) {
  323. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  324. if (*ucode_mem != fw_sram_reg_val)
  325. return false;
  326. ucode_mem++;
  327. /* 4 bytes */
  328. ucode_size -= 4;
  329. }
  330. return true;
  331. }