gmc_v8_0.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "vid.h"
  37. #include "vi.h"
  38. #include "amdgpu_atombios.h"
  39. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  40. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int gmc_v8_0_wait_for_idle(void *handle);
  42. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  43. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  46. static const u32 golden_settings_tonga_a11[] =
  47. {
  48. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  49. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  50. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  51. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  53. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  55. };
  56. static const u32 tonga_mgcg_cgcg_init[] =
  57. {
  58. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  59. };
  60. static const u32 golden_settings_fiji_a10[] =
  61. {
  62. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  63. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  64. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  65. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  66. };
  67. static const u32 fiji_mgcg_cgcg_init[] =
  68. {
  69. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  70. };
  71. static const u32 golden_settings_polaris11_a11[] =
  72. {
  73. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  74. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  75. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  76. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  77. };
  78. static const u32 golden_settings_polaris10_a11[] =
  79. {
  80. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  81. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  82. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  85. };
  86. static const u32 cz_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static const u32 stoney_mgcg_cgcg_init[] =
  91. {
  92. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  93. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  94. };
  95. static const u32 golden_settings_stoney_common[] =
  96. {
  97. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  98. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  99. };
  100. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  101. {
  102. switch (adev->asic_type) {
  103. case CHIP_FIJI:
  104. amdgpu_program_register_sequence(adev,
  105. fiji_mgcg_cgcg_init,
  106. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  107. amdgpu_program_register_sequence(adev,
  108. golden_settings_fiji_a10,
  109. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  110. break;
  111. case CHIP_TONGA:
  112. amdgpu_program_register_sequence(adev,
  113. tonga_mgcg_cgcg_init,
  114. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_tonga_a11,
  117. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  118. break;
  119. case CHIP_POLARIS11:
  120. case CHIP_POLARIS12:
  121. amdgpu_program_register_sequence(adev,
  122. golden_settings_polaris11_a11,
  123. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  124. break;
  125. case CHIP_POLARIS10:
  126. amdgpu_program_register_sequence(adev,
  127. golden_settings_polaris10_a11,
  128. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  129. break;
  130. case CHIP_CARRIZO:
  131. amdgpu_program_register_sequence(adev,
  132. cz_mgcg_cgcg_init,
  133. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  134. break;
  135. case CHIP_STONEY:
  136. amdgpu_program_register_sequence(adev,
  137. stoney_mgcg_cgcg_init,
  138. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  139. amdgpu_program_register_sequence(adev,
  140. golden_settings_stoney_common,
  141. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  142. break;
  143. default:
  144. break;
  145. }
  146. }
  147. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  148. {
  149. u32 blackout;
  150. gmc_v8_0_wait_for_idle(adev);
  151. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  152. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  153. /* Block CPU access */
  154. WREG32(mmBIF_FB_EN, 0);
  155. /* blackout the MC */
  156. blackout = REG_SET_FIELD(blackout,
  157. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  158. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  159. }
  160. /* wait for the MC to settle */
  161. udelay(100);
  162. }
  163. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  164. {
  165. u32 tmp;
  166. /* unblackout the MC */
  167. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  168. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  169. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  170. /* allow CPU access */
  171. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  172. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  173. WREG32(mmBIF_FB_EN, tmp);
  174. }
  175. /**
  176. * gmc_v8_0_init_microcode - load ucode images from disk
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Use the firmware interface to load the ucode images into
  181. * the driver (not loaded into hw).
  182. * Returns 0 on success, error on failure.
  183. */
  184. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  185. {
  186. const char *chip_name;
  187. char fw_name[30];
  188. int err;
  189. DRM_DEBUG("\n");
  190. switch (adev->asic_type) {
  191. case CHIP_TONGA:
  192. chip_name = "tonga";
  193. break;
  194. case CHIP_POLARIS11:
  195. chip_name = "polaris11";
  196. break;
  197. case CHIP_POLARIS10:
  198. chip_name = "polaris10";
  199. break;
  200. case CHIP_POLARIS12:
  201. chip_name = "polaris12";
  202. break;
  203. case CHIP_FIJI:
  204. case CHIP_CARRIZO:
  205. case CHIP_STONEY:
  206. return 0;
  207. default: BUG();
  208. }
  209. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  210. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  211. if (err)
  212. goto out;
  213. err = amdgpu_ucode_validate(adev->mc.fw);
  214. out:
  215. if (err) {
  216. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  217. release_firmware(adev->mc.fw);
  218. adev->mc.fw = NULL;
  219. }
  220. return err;
  221. }
  222. /**
  223. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Load the GDDR MC ucode into the hw (CIK).
  228. * Returns 0 on success, error on failure.
  229. */
  230. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  231. {
  232. const struct mc_firmware_header_v1_0 *hdr;
  233. const __le32 *fw_data = NULL;
  234. const __le32 *io_mc_regs = NULL;
  235. u32 running;
  236. int i, ucode_size, regs_size;
  237. /* Skip MC ucode loading on SR-IOV capable boards.
  238. * vbios does this for us in asic_init in that case.
  239. * Skip MC ucode loading on VF, because hypervisor will do that
  240. * for this adaptor.
  241. */
  242. if (amdgpu_sriov_bios(adev))
  243. return 0;
  244. if (!adev->mc.fw)
  245. return -EINVAL;
  246. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  247. amdgpu_ucode_print_mc_hdr(&hdr->header);
  248. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  249. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  250. io_mc_regs = (const __le32 *)
  251. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  252. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  253. fw_data = (const __le32 *)
  254. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  255. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  256. if (running == 0) {
  257. /* reset the engine and set to writable */
  258. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  260. /* load mc io regs */
  261. for (i = 0; i < regs_size; i++) {
  262. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  263. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  264. }
  265. /* load the MC ucode */
  266. for (i = 0; i < ucode_size; i++)
  267. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  268. /* put the engine back into the active state */
  269. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  271. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  272. /* wait for training to complete */
  273. for (i = 0; i < adev->usec_timeout; i++) {
  274. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  275. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  276. break;
  277. udelay(1);
  278. }
  279. for (i = 0; i < adev->usec_timeout; i++) {
  280. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  281. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  282. break;
  283. udelay(1);
  284. }
  285. }
  286. return 0;
  287. }
  288. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  289. {
  290. const struct mc_firmware_header_v1_0 *hdr;
  291. const __le32 *fw_data = NULL;
  292. const __le32 *io_mc_regs = NULL;
  293. u32 data, vbios_version;
  294. int i, ucode_size, regs_size;
  295. /* Skip MC ucode loading on SR-IOV capable boards.
  296. * vbios does this for us in asic_init in that case.
  297. * Skip MC ucode loading on VF, because hypervisor will do that
  298. * for this adaptor.
  299. */
  300. if (amdgpu_sriov_bios(adev))
  301. return 0;
  302. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 0x9F);
  303. data = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  304. vbios_version = data & 0xf;
  305. if (vbios_version == 0)
  306. return 0;
  307. if (!adev->mc.fw)
  308. return -EINVAL;
  309. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  310. amdgpu_ucode_print_mc_hdr(&hdr->header);
  311. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  312. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  313. io_mc_regs = (const __le32 *)
  314. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  315. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  316. fw_data = (const __le32 *)
  317. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  318. data = RREG32(mmMC_SEQ_MISC0);
  319. data &= ~(0x40);
  320. WREG32(mmMC_SEQ_MISC0, data);
  321. /* load mc io regs */
  322. for (i = 0; i < regs_size; i++) {
  323. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  324. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  325. }
  326. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  327. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  328. /* load the MC ucode */
  329. for (i = 0; i < ucode_size; i++)
  330. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  331. /* put the engine back into the active state */
  332. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  333. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  334. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  335. /* wait for training to complete */
  336. for (i = 0; i < adev->usec_timeout; i++) {
  337. data = RREG32(mmMC_SEQ_MISC0);
  338. if (data & 0x80)
  339. break;
  340. udelay(1);
  341. }
  342. return 0;
  343. }
  344. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  345. struct amdgpu_mc *mc)
  346. {
  347. u64 base = 0;
  348. if (!amdgpu_sriov_vf(adev))
  349. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  350. base <<= 24;
  351. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  352. /* leave room for at least 1024M GTT */
  353. dev_warn(adev->dev, "limiting VRAM\n");
  354. mc->real_vram_size = 0xFFC0000000ULL;
  355. mc->mc_vram_size = 0xFFC0000000ULL;
  356. }
  357. amdgpu_vram_location(adev, &adev->mc, base);
  358. amdgpu_gart_location(adev, mc);
  359. }
  360. /**
  361. * gmc_v8_0_mc_program - program the GPU memory controller
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Set the location of vram, gart, and AGP in the GPU's
  366. * physical address space (CIK).
  367. */
  368. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  369. {
  370. u32 tmp;
  371. int i, j;
  372. /* Initialize HDP */
  373. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  374. WREG32((0xb05 + j), 0x00000000);
  375. WREG32((0xb06 + j), 0x00000000);
  376. WREG32((0xb07 + j), 0x00000000);
  377. WREG32((0xb08 + j), 0x00000000);
  378. WREG32((0xb09 + j), 0x00000000);
  379. }
  380. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  381. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  382. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  383. }
  384. if (adev->mode_info.num_crtc) {
  385. /* Lockout access through VGA aperture*/
  386. tmp = RREG32(mmVGA_HDP_CONTROL);
  387. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  388. WREG32(mmVGA_HDP_CONTROL, tmp);
  389. /* disable VGA render */
  390. tmp = RREG32(mmVGA_RENDER_CONTROL);
  391. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  392. WREG32(mmVGA_RENDER_CONTROL, tmp);
  393. }
  394. /* Update configuration */
  395. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  396. adev->mc.vram_start >> 12);
  397. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  398. adev->mc.vram_end >> 12);
  399. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  400. adev->vram_scratch.gpu_addr >> 12);
  401. if (amdgpu_sriov_vf(adev)) {
  402. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  403. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  404. WREG32(mmMC_VM_FB_LOCATION, tmp);
  405. /* XXX double check these! */
  406. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  407. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  408. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  409. }
  410. WREG32(mmMC_VM_AGP_BASE, 0);
  411. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  412. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  413. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  414. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  415. }
  416. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  417. tmp = RREG32(mmHDP_MISC_CNTL);
  418. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  419. WREG32(mmHDP_MISC_CNTL, tmp);
  420. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  421. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  422. }
  423. /**
  424. * gmc_v8_0_mc_init - initialize the memory controller driver params
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Look up the amount of vram, vram width, and decide how to place
  429. * vram and gart within the GPU's physical address space (CIK).
  430. * Returns 0 for success.
  431. */
  432. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  433. {
  434. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  435. if (!adev->mc.vram_width) {
  436. u32 tmp;
  437. int chansize, numchan;
  438. /* Get VRAM informations */
  439. tmp = RREG32(mmMC_ARB_RAMCFG);
  440. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  441. chansize = 64;
  442. } else {
  443. chansize = 32;
  444. }
  445. tmp = RREG32(mmMC_SHARED_CHMAP);
  446. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  447. case 0:
  448. default:
  449. numchan = 1;
  450. break;
  451. case 1:
  452. numchan = 2;
  453. break;
  454. case 2:
  455. numchan = 4;
  456. break;
  457. case 3:
  458. numchan = 8;
  459. break;
  460. case 4:
  461. numchan = 3;
  462. break;
  463. case 5:
  464. numchan = 6;
  465. break;
  466. case 6:
  467. numchan = 10;
  468. break;
  469. case 7:
  470. numchan = 12;
  471. break;
  472. case 8:
  473. numchan = 16;
  474. break;
  475. }
  476. adev->mc.vram_width = numchan * chansize;
  477. }
  478. /* Could aper size report 0 ? */
  479. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  480. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  481. /* size in MB on si */
  482. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  483. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  484. #ifdef CONFIG_X86_64
  485. if (adev->flags & AMD_IS_APU) {
  486. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  487. adev->mc.aper_size = adev->mc.real_vram_size;
  488. }
  489. #endif
  490. /* In case the PCI BAR is larger than the actual amount of vram */
  491. adev->mc.visible_vram_size = adev->mc.aper_size;
  492. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  493. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  494. /* set the gart size */
  495. if (amdgpu_gart_size == -1) {
  496. switch (adev->asic_type) {
  497. case CHIP_POLARIS11: /* all engines support GPUVM */
  498. case CHIP_POLARIS10: /* all engines support GPUVM */
  499. case CHIP_POLARIS12: /* all engines support GPUVM */
  500. default:
  501. adev->mc.gart_size = 256ULL << 20;
  502. break;
  503. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  504. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  505. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  506. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  507. adev->mc.gart_size = 1024ULL << 20;
  508. break;
  509. }
  510. } else {
  511. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  512. }
  513. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  514. return 0;
  515. }
  516. /*
  517. * GART
  518. * VMID 0 is the physical GPU addresses as used by the kernel.
  519. * VMIDs 1-15 are used for userspace clients and are handled
  520. * by the amdgpu vm/hsa code.
  521. */
  522. /**
  523. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  524. *
  525. * @adev: amdgpu_device pointer
  526. * @vmid: vm instance to flush
  527. *
  528. * Flush the TLB for the requested page table (CIK).
  529. */
  530. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  531. uint32_t vmid)
  532. {
  533. /* flush hdp cache */
  534. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  535. /* bits 0-15 are the VM contexts0-15 */
  536. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  537. }
  538. /**
  539. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  540. *
  541. * @adev: amdgpu_device pointer
  542. * @cpu_pt_addr: cpu address of the page table
  543. * @gpu_page_idx: entry in the page table to update
  544. * @addr: dst addr to write into pte/pde
  545. * @flags: access flags
  546. *
  547. * Update the page tables using the CPU.
  548. */
  549. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  550. void *cpu_pt_addr,
  551. uint32_t gpu_page_idx,
  552. uint64_t addr,
  553. uint64_t flags)
  554. {
  555. void __iomem *ptr = (void *)cpu_pt_addr;
  556. uint64_t value;
  557. /*
  558. * PTE format on VI:
  559. * 63:40 reserved
  560. * 39:12 4k physical page base address
  561. * 11:7 fragment
  562. * 6 write
  563. * 5 read
  564. * 4 exe
  565. * 3 reserved
  566. * 2 snooped
  567. * 1 system
  568. * 0 valid
  569. *
  570. * PDE format on VI:
  571. * 63:59 block fragment size
  572. * 58:40 reserved
  573. * 39:1 physical base address of PTE
  574. * bits 5:1 must be 0.
  575. * 0 valid
  576. */
  577. value = addr & 0x000000FFFFFFF000ULL;
  578. value |= flags;
  579. writeq(value, ptr + (gpu_page_idx * 8));
  580. return 0;
  581. }
  582. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  583. uint32_t flags)
  584. {
  585. uint64_t pte_flag = 0;
  586. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  587. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  588. if (flags & AMDGPU_VM_PAGE_READABLE)
  589. pte_flag |= AMDGPU_PTE_READABLE;
  590. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  591. pte_flag |= AMDGPU_PTE_WRITEABLE;
  592. if (flags & AMDGPU_VM_PAGE_PRT)
  593. pte_flag |= AMDGPU_PTE_PRT;
  594. return pte_flag;
  595. }
  596. static uint64_t gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  597. {
  598. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  599. return addr;
  600. }
  601. /**
  602. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  603. *
  604. * @adev: amdgpu_device pointer
  605. * @value: true redirects VM faults to the default page
  606. */
  607. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  608. bool value)
  609. {
  610. u32 tmp;
  611. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  612. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  613. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  614. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  615. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  616. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  617. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  618. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  619. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  620. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  621. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  622. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  623. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  624. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  625. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  626. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  627. }
  628. /**
  629. * gmc_v8_0_set_prt - set PRT VM fault
  630. *
  631. * @adev: amdgpu_device pointer
  632. * @enable: enable/disable VM fault handling for PRT
  633. */
  634. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  635. {
  636. u32 tmp;
  637. if (enable && !adev->mc.prt_warning) {
  638. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  639. adev->mc.prt_warning = true;
  640. }
  641. tmp = RREG32(mmVM_PRT_CNTL);
  642. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  643. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  644. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  645. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  646. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  647. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  648. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  649. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  650. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  651. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  652. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  653. L1_TLB_STORE_INVALID_ENTRIES, enable);
  654. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  655. MASK_PDE0_FAULT, enable);
  656. WREG32(mmVM_PRT_CNTL, tmp);
  657. if (enable) {
  658. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  659. uint32_t high = adev->vm_manager.max_pfn;
  660. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  661. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  662. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  663. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  664. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  665. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  666. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  667. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  668. } else {
  669. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  670. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  671. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  672. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  673. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  674. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  675. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  676. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  677. }
  678. }
  679. /**
  680. * gmc_v8_0_gart_enable - gart enable
  681. *
  682. * @adev: amdgpu_device pointer
  683. *
  684. * This sets up the TLBs, programs the page tables for VMID0,
  685. * sets up the hw for VMIDs 1-15 which are allocated on
  686. * demand, and sets up the global locations for the LDS, GDS,
  687. * and GPUVM for FSA64 clients (CIK).
  688. * Returns 0 for success, errors for failure.
  689. */
  690. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  691. {
  692. int r, i;
  693. u32 tmp, field;
  694. if (adev->gart.robj == NULL) {
  695. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  696. return -EINVAL;
  697. }
  698. r = amdgpu_gart_table_vram_pin(adev);
  699. if (r)
  700. return r;
  701. /* Setup TLB control */
  702. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  703. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  704. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  705. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  706. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  707. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  708. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  709. /* Setup L2 cache */
  710. tmp = RREG32(mmVM_L2_CNTL);
  711. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  712. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  713. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  714. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  715. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  716. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  717. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  718. WREG32(mmVM_L2_CNTL, tmp);
  719. tmp = RREG32(mmVM_L2_CNTL2);
  720. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  721. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  722. WREG32(mmVM_L2_CNTL2, tmp);
  723. field = adev->vm_manager.fragment_size;
  724. tmp = RREG32(mmVM_L2_CNTL3);
  725. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  726. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  727. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  728. WREG32(mmVM_L2_CNTL3, tmp);
  729. /* XXX: set to enable PTE/PDE in system memory */
  730. tmp = RREG32(mmVM_L2_CNTL4);
  731. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  732. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  733. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  734. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  735. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  736. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  737. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  738. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  739. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  740. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  741. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  742. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  743. WREG32(mmVM_L2_CNTL4, tmp);
  744. /* setup context0 */
  745. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  746. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  747. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  748. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  749. (u32)(adev->dummy_page.addr >> 12));
  750. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  751. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  752. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  753. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  754. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  755. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  756. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  757. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  758. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  759. /* empty context1-15 */
  760. /* FIXME start with 4G, once using 2 level pt switch to full
  761. * vm size space
  762. */
  763. /* set vm size, must be a multiple of 4 */
  764. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  765. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  766. for (i = 1; i < 16; i++) {
  767. if (i < 8)
  768. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  769. adev->gart.table_addr >> 12);
  770. else
  771. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  772. adev->gart.table_addr >> 12);
  773. }
  774. /* enable context1-15 */
  775. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  776. (u32)(adev->dummy_page.addr >> 12));
  777. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  778. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  779. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  780. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  781. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  782. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  783. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  784. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  785. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  786. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  787. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  788. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  789. adev->vm_manager.block_size - 9);
  790. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  791. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  792. gmc_v8_0_set_fault_enable_default(adev, false);
  793. else
  794. gmc_v8_0_set_fault_enable_default(adev, true);
  795. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  796. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  797. (unsigned)(adev->mc.gart_size >> 20),
  798. (unsigned long long)adev->gart.table_addr);
  799. adev->gart.ready = true;
  800. return 0;
  801. }
  802. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  803. {
  804. int r;
  805. if (adev->gart.robj) {
  806. WARN(1, "R600 PCIE GART already initialized\n");
  807. return 0;
  808. }
  809. /* Initialize common gart structure */
  810. r = amdgpu_gart_init(adev);
  811. if (r)
  812. return r;
  813. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  814. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  815. return amdgpu_gart_table_vram_alloc(adev);
  816. }
  817. /**
  818. * gmc_v8_0_gart_disable - gart disable
  819. *
  820. * @adev: amdgpu_device pointer
  821. *
  822. * This disables all VM page table (CIK).
  823. */
  824. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  825. {
  826. u32 tmp;
  827. /* Disable all tables */
  828. WREG32(mmVM_CONTEXT0_CNTL, 0);
  829. WREG32(mmVM_CONTEXT1_CNTL, 0);
  830. /* Setup TLB control */
  831. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  832. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  833. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  834. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  835. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  836. /* Setup L2 cache */
  837. tmp = RREG32(mmVM_L2_CNTL);
  838. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  839. WREG32(mmVM_L2_CNTL, tmp);
  840. WREG32(mmVM_L2_CNTL2, 0);
  841. amdgpu_gart_table_vram_unpin(adev);
  842. }
  843. /**
  844. * gmc_v8_0_gart_fini - vm fini callback
  845. *
  846. * @adev: amdgpu_device pointer
  847. *
  848. * Tears down the driver GART/VM setup (CIK).
  849. */
  850. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  851. {
  852. amdgpu_gart_table_vram_free(adev);
  853. amdgpu_gart_fini(adev);
  854. }
  855. /**
  856. * gmc_v8_0_vm_decode_fault - print human readable fault info
  857. *
  858. * @adev: amdgpu_device pointer
  859. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  860. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  861. *
  862. * Print human readable fault information (CIK).
  863. */
  864. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  865. u32 status, u32 addr, u32 mc_client)
  866. {
  867. u32 mc_id;
  868. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  869. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  870. PROTECTIONS);
  871. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  872. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  873. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  874. MEMORY_CLIENT_ID);
  875. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  876. protections, vmid, addr,
  877. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  878. MEMORY_CLIENT_RW) ?
  879. "write" : "read", block, mc_client, mc_id);
  880. }
  881. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  882. {
  883. switch (mc_seq_vram_type) {
  884. case MC_SEQ_MISC0__MT__GDDR1:
  885. return AMDGPU_VRAM_TYPE_GDDR1;
  886. case MC_SEQ_MISC0__MT__DDR2:
  887. return AMDGPU_VRAM_TYPE_DDR2;
  888. case MC_SEQ_MISC0__MT__GDDR3:
  889. return AMDGPU_VRAM_TYPE_GDDR3;
  890. case MC_SEQ_MISC0__MT__GDDR4:
  891. return AMDGPU_VRAM_TYPE_GDDR4;
  892. case MC_SEQ_MISC0__MT__GDDR5:
  893. return AMDGPU_VRAM_TYPE_GDDR5;
  894. case MC_SEQ_MISC0__MT__HBM:
  895. return AMDGPU_VRAM_TYPE_HBM;
  896. case MC_SEQ_MISC0__MT__DDR3:
  897. return AMDGPU_VRAM_TYPE_DDR3;
  898. default:
  899. return AMDGPU_VRAM_TYPE_UNKNOWN;
  900. }
  901. }
  902. static int gmc_v8_0_early_init(void *handle)
  903. {
  904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  905. gmc_v8_0_set_gart_funcs(adev);
  906. gmc_v8_0_set_irq_funcs(adev);
  907. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  908. adev->mc.shared_aperture_end =
  909. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  910. adev->mc.private_aperture_start =
  911. adev->mc.shared_aperture_end + 1;
  912. adev->mc.private_aperture_end =
  913. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  914. return 0;
  915. }
  916. static int gmc_v8_0_late_init(void *handle)
  917. {
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  920. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  921. else
  922. return 0;
  923. }
  924. #define mmMC_SEQ_MISC0_FIJI 0xA71
  925. static int gmc_v8_0_sw_init(void *handle)
  926. {
  927. int r;
  928. int dma_bits;
  929. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  930. if (adev->flags & AMD_IS_APU) {
  931. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  932. } else {
  933. u32 tmp;
  934. if (adev->asic_type == CHIP_FIJI)
  935. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  936. else
  937. tmp = RREG32(mmMC_SEQ_MISC0);
  938. tmp &= MC_SEQ_MISC0__MT__MASK;
  939. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  940. }
  941. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  942. if (r)
  943. return r;
  944. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  945. if (r)
  946. return r;
  947. /* Adjust VM size here.
  948. * Currently set to 4GB ((1 << 20) 4k pages).
  949. * Max GPUVM size for cayman and SI is 40 bits.
  950. */
  951. amdgpu_vm_adjust_size(adev, 64, 4);
  952. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  953. /* Set the internal MC address mask
  954. * This is the max address of the GPU's
  955. * internal address space.
  956. */
  957. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  958. adev->mc.stolen_size = 256 * 1024;
  959. /* set DMA mask + need_dma32 flags.
  960. * PCIE - can handle 40-bits.
  961. * IGP - can handle 40-bits
  962. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  963. */
  964. adev->need_dma32 = false;
  965. dma_bits = adev->need_dma32 ? 32 : 40;
  966. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  967. if (r) {
  968. adev->need_dma32 = true;
  969. dma_bits = 32;
  970. pr_warn("amdgpu: No suitable DMA available\n");
  971. }
  972. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  973. if (r) {
  974. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  975. pr_warn("amdgpu: No coherent DMA available\n");
  976. }
  977. r = gmc_v8_0_init_microcode(adev);
  978. if (r) {
  979. DRM_ERROR("Failed to load mc firmware!\n");
  980. return r;
  981. }
  982. r = gmc_v8_0_mc_init(adev);
  983. if (r)
  984. return r;
  985. /* Memory manager */
  986. r = amdgpu_bo_init(adev);
  987. if (r)
  988. return r;
  989. r = gmc_v8_0_gart_init(adev);
  990. if (r)
  991. return r;
  992. /*
  993. * number of VMs
  994. * VMID 0 is reserved for System
  995. * amdgpu graphics/compute will use VMIDs 1-7
  996. * amdkfd will use VMIDs 8-15
  997. */
  998. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  999. adev->vm_manager.num_level = 1;
  1000. amdgpu_vm_manager_init(adev);
  1001. /* base offset of vram pages */
  1002. if (adev->flags & AMD_IS_APU) {
  1003. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1004. tmp <<= 22;
  1005. adev->vm_manager.vram_base_offset = tmp;
  1006. } else {
  1007. adev->vm_manager.vram_base_offset = 0;
  1008. }
  1009. return 0;
  1010. }
  1011. static int gmc_v8_0_sw_fini(void *handle)
  1012. {
  1013. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1014. amdgpu_vm_manager_fini(adev);
  1015. gmc_v8_0_gart_fini(adev);
  1016. amdgpu_gem_force_release(adev);
  1017. amdgpu_bo_fini(adev);
  1018. return 0;
  1019. }
  1020. static int gmc_v8_0_hw_init(void *handle)
  1021. {
  1022. int r;
  1023. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1024. gmc_v8_0_init_golden_registers(adev);
  1025. gmc_v8_0_mc_program(adev);
  1026. if (adev->asic_type == CHIP_TONGA) {
  1027. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1028. if (r) {
  1029. DRM_ERROR("Failed to load MC firmware!\n");
  1030. return r;
  1031. }
  1032. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1033. adev->asic_type == CHIP_POLARIS10 ||
  1034. adev->asic_type == CHIP_POLARIS12) {
  1035. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1036. if (r) {
  1037. DRM_ERROR("Failed to load MC firmware!\n");
  1038. return r;
  1039. }
  1040. }
  1041. r = gmc_v8_0_gart_enable(adev);
  1042. if (r)
  1043. return r;
  1044. return r;
  1045. }
  1046. static int gmc_v8_0_hw_fini(void *handle)
  1047. {
  1048. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1049. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  1050. gmc_v8_0_gart_disable(adev);
  1051. return 0;
  1052. }
  1053. static int gmc_v8_0_suspend(void *handle)
  1054. {
  1055. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1056. gmc_v8_0_hw_fini(adev);
  1057. return 0;
  1058. }
  1059. static int gmc_v8_0_resume(void *handle)
  1060. {
  1061. int r;
  1062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1063. r = gmc_v8_0_hw_init(adev);
  1064. if (r)
  1065. return r;
  1066. amdgpu_vm_reset_all_ids(adev);
  1067. return 0;
  1068. }
  1069. static bool gmc_v8_0_is_idle(void *handle)
  1070. {
  1071. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1072. u32 tmp = RREG32(mmSRBM_STATUS);
  1073. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1074. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1075. return false;
  1076. return true;
  1077. }
  1078. static int gmc_v8_0_wait_for_idle(void *handle)
  1079. {
  1080. unsigned i;
  1081. u32 tmp;
  1082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1083. for (i = 0; i < adev->usec_timeout; i++) {
  1084. /* read MC_STATUS */
  1085. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1086. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1087. SRBM_STATUS__MCC_BUSY_MASK |
  1088. SRBM_STATUS__MCD_BUSY_MASK |
  1089. SRBM_STATUS__VMC_BUSY_MASK |
  1090. SRBM_STATUS__VMC1_BUSY_MASK);
  1091. if (!tmp)
  1092. return 0;
  1093. udelay(1);
  1094. }
  1095. return -ETIMEDOUT;
  1096. }
  1097. static bool gmc_v8_0_check_soft_reset(void *handle)
  1098. {
  1099. u32 srbm_soft_reset = 0;
  1100. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1101. u32 tmp = RREG32(mmSRBM_STATUS);
  1102. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1103. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1104. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1105. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1106. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1107. if (!(adev->flags & AMD_IS_APU))
  1108. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1109. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1110. }
  1111. if (srbm_soft_reset) {
  1112. adev->mc.srbm_soft_reset = srbm_soft_reset;
  1113. return true;
  1114. } else {
  1115. adev->mc.srbm_soft_reset = 0;
  1116. return false;
  1117. }
  1118. }
  1119. static int gmc_v8_0_pre_soft_reset(void *handle)
  1120. {
  1121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1122. if (!adev->mc.srbm_soft_reset)
  1123. return 0;
  1124. gmc_v8_0_mc_stop(adev);
  1125. if (gmc_v8_0_wait_for_idle(adev)) {
  1126. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1127. }
  1128. return 0;
  1129. }
  1130. static int gmc_v8_0_soft_reset(void *handle)
  1131. {
  1132. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1133. u32 srbm_soft_reset;
  1134. if (!adev->mc.srbm_soft_reset)
  1135. return 0;
  1136. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1137. if (srbm_soft_reset) {
  1138. u32 tmp;
  1139. tmp = RREG32(mmSRBM_SOFT_RESET);
  1140. tmp |= srbm_soft_reset;
  1141. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1142. WREG32(mmSRBM_SOFT_RESET, tmp);
  1143. tmp = RREG32(mmSRBM_SOFT_RESET);
  1144. udelay(50);
  1145. tmp &= ~srbm_soft_reset;
  1146. WREG32(mmSRBM_SOFT_RESET, tmp);
  1147. tmp = RREG32(mmSRBM_SOFT_RESET);
  1148. /* Wait a little for things to settle down */
  1149. udelay(50);
  1150. }
  1151. return 0;
  1152. }
  1153. static int gmc_v8_0_post_soft_reset(void *handle)
  1154. {
  1155. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1156. if (!adev->mc.srbm_soft_reset)
  1157. return 0;
  1158. gmc_v8_0_mc_resume(adev);
  1159. return 0;
  1160. }
  1161. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1162. struct amdgpu_irq_src *src,
  1163. unsigned type,
  1164. enum amdgpu_interrupt_state state)
  1165. {
  1166. u32 tmp;
  1167. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1168. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1169. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1170. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1171. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1172. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1173. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1174. switch (state) {
  1175. case AMDGPU_IRQ_STATE_DISABLE:
  1176. /* system context */
  1177. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1178. tmp &= ~bits;
  1179. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1180. /* VMs */
  1181. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1182. tmp &= ~bits;
  1183. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1184. break;
  1185. case AMDGPU_IRQ_STATE_ENABLE:
  1186. /* system context */
  1187. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1188. tmp |= bits;
  1189. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1190. /* VMs */
  1191. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1192. tmp |= bits;
  1193. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1194. break;
  1195. default:
  1196. break;
  1197. }
  1198. return 0;
  1199. }
  1200. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1201. struct amdgpu_irq_src *source,
  1202. struct amdgpu_iv_entry *entry)
  1203. {
  1204. u32 addr, status, mc_client;
  1205. if (amdgpu_sriov_vf(adev)) {
  1206. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1207. entry->src_id, entry->src_data[0]);
  1208. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1209. return 0;
  1210. }
  1211. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1212. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1213. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1214. /* reset addr and status */
  1215. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1216. if (!addr && !status)
  1217. return 0;
  1218. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1219. gmc_v8_0_set_fault_enable_default(adev, false);
  1220. if (printk_ratelimit()) {
  1221. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1222. entry->src_id, entry->src_data[0]);
  1223. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1224. addr);
  1225. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1226. status);
  1227. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1228. }
  1229. return 0;
  1230. }
  1231. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1232. bool enable)
  1233. {
  1234. uint32_t data;
  1235. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1236. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1237. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1238. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1239. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1240. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1241. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1242. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1243. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1244. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1245. data = RREG32(mmMC_XPB_CLK_GAT);
  1246. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1247. WREG32(mmMC_XPB_CLK_GAT, data);
  1248. data = RREG32(mmATC_MISC_CG);
  1249. data |= ATC_MISC_CG__ENABLE_MASK;
  1250. WREG32(mmATC_MISC_CG, data);
  1251. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1252. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1253. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1254. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1255. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1256. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1257. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1258. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1259. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1260. data = RREG32(mmVM_L2_CG);
  1261. data |= VM_L2_CG__ENABLE_MASK;
  1262. WREG32(mmVM_L2_CG, data);
  1263. } else {
  1264. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1265. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1266. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1267. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1268. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1269. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1270. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1271. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1272. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1273. data = RREG32(mmMC_XPB_CLK_GAT);
  1274. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1275. WREG32(mmMC_XPB_CLK_GAT, data);
  1276. data = RREG32(mmATC_MISC_CG);
  1277. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1278. WREG32(mmATC_MISC_CG, data);
  1279. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1280. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1281. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1282. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1283. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1284. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1285. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1286. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1287. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1288. data = RREG32(mmVM_L2_CG);
  1289. data &= ~VM_L2_CG__ENABLE_MASK;
  1290. WREG32(mmVM_L2_CG, data);
  1291. }
  1292. }
  1293. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1294. bool enable)
  1295. {
  1296. uint32_t data;
  1297. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1298. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1299. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1300. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1301. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1302. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1303. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1304. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1305. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1306. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1307. data = RREG32(mmMC_XPB_CLK_GAT);
  1308. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1309. WREG32(mmMC_XPB_CLK_GAT, data);
  1310. data = RREG32(mmATC_MISC_CG);
  1311. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1312. WREG32(mmATC_MISC_CG, data);
  1313. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1314. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1315. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1316. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1317. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1318. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1319. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1320. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1321. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1322. data = RREG32(mmVM_L2_CG);
  1323. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1324. WREG32(mmVM_L2_CG, data);
  1325. } else {
  1326. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1327. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1328. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1329. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1330. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1331. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1332. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1333. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1334. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1335. data = RREG32(mmMC_XPB_CLK_GAT);
  1336. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1337. WREG32(mmMC_XPB_CLK_GAT, data);
  1338. data = RREG32(mmATC_MISC_CG);
  1339. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1340. WREG32(mmATC_MISC_CG, data);
  1341. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1342. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1343. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1344. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1345. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1346. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1347. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1348. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1349. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1350. data = RREG32(mmVM_L2_CG);
  1351. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1352. WREG32(mmVM_L2_CG, data);
  1353. }
  1354. }
  1355. static int gmc_v8_0_set_clockgating_state(void *handle,
  1356. enum amd_clockgating_state state)
  1357. {
  1358. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1359. if (amdgpu_sriov_vf(adev))
  1360. return 0;
  1361. switch (adev->asic_type) {
  1362. case CHIP_FIJI:
  1363. fiji_update_mc_medium_grain_clock_gating(adev,
  1364. state == AMD_CG_STATE_GATE);
  1365. fiji_update_mc_light_sleep(adev,
  1366. state == AMD_CG_STATE_GATE);
  1367. break;
  1368. default:
  1369. break;
  1370. }
  1371. return 0;
  1372. }
  1373. static int gmc_v8_0_set_powergating_state(void *handle,
  1374. enum amd_powergating_state state)
  1375. {
  1376. return 0;
  1377. }
  1378. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1379. {
  1380. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1381. int data;
  1382. if (amdgpu_sriov_vf(adev))
  1383. *flags = 0;
  1384. /* AMD_CG_SUPPORT_MC_MGCG */
  1385. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1386. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1387. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1388. /* AMD_CG_SUPPORT_MC_LS */
  1389. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1390. *flags |= AMD_CG_SUPPORT_MC_LS;
  1391. }
  1392. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1393. .name = "gmc_v8_0",
  1394. .early_init = gmc_v8_0_early_init,
  1395. .late_init = gmc_v8_0_late_init,
  1396. .sw_init = gmc_v8_0_sw_init,
  1397. .sw_fini = gmc_v8_0_sw_fini,
  1398. .hw_init = gmc_v8_0_hw_init,
  1399. .hw_fini = gmc_v8_0_hw_fini,
  1400. .suspend = gmc_v8_0_suspend,
  1401. .resume = gmc_v8_0_resume,
  1402. .is_idle = gmc_v8_0_is_idle,
  1403. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1404. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1405. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1406. .soft_reset = gmc_v8_0_soft_reset,
  1407. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1408. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1409. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1410. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1411. };
  1412. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1413. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1414. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1415. .set_prt = gmc_v8_0_set_prt,
  1416. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1417. .get_vm_pde = gmc_v8_0_get_vm_pde
  1418. };
  1419. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1420. .set = gmc_v8_0_vm_fault_interrupt_state,
  1421. .process = gmc_v8_0_process_interrupt,
  1422. };
  1423. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1424. {
  1425. if (adev->gart.gart_funcs == NULL)
  1426. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1427. }
  1428. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1429. {
  1430. adev->mc.vm_fault.num_types = 1;
  1431. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1432. }
  1433. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1434. {
  1435. .type = AMD_IP_BLOCK_TYPE_GMC,
  1436. .major = 8,
  1437. .minor = 0,
  1438. .rev = 0,
  1439. .funcs = &gmc_v8_0_ip_funcs,
  1440. };
  1441. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1442. {
  1443. .type = AMD_IP_BLOCK_TYPE_GMC,
  1444. .major = 8,
  1445. .minor = 1,
  1446. .rev = 0,
  1447. .funcs = &gmc_v8_0_ip_funcs,
  1448. };
  1449. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1450. {
  1451. .type = AMD_IP_BLOCK_TYPE_GMC,
  1452. .major = 8,
  1453. .minor = 5,
  1454. .rev = 0,
  1455. .funcs = &gmc_v8_0_ip_funcs,
  1456. };