amdgpu_psp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "psp_v10_0.h"
  33. static void psp_set_funcs(struct amdgpu_device *adev);
  34. static int psp_early_init(void *handle)
  35. {
  36. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  37. psp_set_funcs(adev);
  38. return 0;
  39. }
  40. static int psp_sw_init(void *handle)
  41. {
  42. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  43. struct psp_context *psp = &adev->psp;
  44. int ret;
  45. switch (adev->asic_type) {
  46. case CHIP_VEGA10:
  47. psp->init_microcode = psp_v3_1_init_microcode;
  48. psp->bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv;
  49. psp->bootloader_load_sos = psp_v3_1_bootloader_load_sos;
  50. psp->prep_cmd_buf = psp_v3_1_prep_cmd_buf;
  51. psp->ring_init = psp_v3_1_ring_init;
  52. psp->ring_create = psp_v3_1_ring_create;
  53. psp->ring_destroy = psp_v3_1_ring_destroy;
  54. psp->cmd_submit = psp_v3_1_cmd_submit;
  55. psp->compare_sram_data = psp_v3_1_compare_sram_data;
  56. psp->smu_reload_quirk = psp_v3_1_smu_reload_quirk;
  57. break;
  58. case CHIP_RAVEN:
  59. #if 0
  60. psp->init_microcode = psp_v10_0_init_microcode;
  61. #endif
  62. psp->prep_cmd_buf = psp_v10_0_prep_cmd_buf;
  63. psp->ring_init = psp_v10_0_ring_init;
  64. psp->ring_create = psp_v10_0_ring_create;
  65. psp->ring_destroy = psp_v10_0_ring_destroy;
  66. psp->cmd_submit = psp_v10_0_cmd_submit;
  67. psp->compare_sram_data = psp_v10_0_compare_sram_data;
  68. break;
  69. default:
  70. return -EINVAL;
  71. }
  72. psp->adev = adev;
  73. ret = psp_init_microcode(psp);
  74. if (ret) {
  75. DRM_ERROR("Failed to load psp firmware!\n");
  76. return ret;
  77. }
  78. return 0;
  79. }
  80. static int psp_sw_fini(void *handle)
  81. {
  82. return 0;
  83. }
  84. int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
  85. uint32_t reg_val, uint32_t mask, bool check_changed)
  86. {
  87. uint32_t val;
  88. int i;
  89. struct amdgpu_device *adev = psp->adev;
  90. for (i = 0; i < adev->usec_timeout; i++) {
  91. val = RREG32(reg_index);
  92. if (check_changed) {
  93. if (val != reg_val)
  94. return 0;
  95. } else {
  96. if ((val & mask) == reg_val)
  97. return 0;
  98. }
  99. udelay(1);
  100. }
  101. return -ETIME;
  102. }
  103. static int
  104. psp_cmd_submit_buf(struct psp_context *psp,
  105. struct amdgpu_firmware_info *ucode,
  106. struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
  107. int index)
  108. {
  109. int ret;
  110. memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
  111. memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
  112. ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
  113. fence_mc_addr, index);
  114. while (*((unsigned int *)psp->fence_buf) != index) {
  115. msleep(1);
  116. }
  117. return ret;
  118. }
  119. static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  120. uint64_t tmr_mc, uint32_t size)
  121. {
  122. cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
  123. cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
  124. cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
  125. cmd->cmd.cmd_setup_tmr.buf_size = size;
  126. }
  127. /* Set up Trusted Memory Region */
  128. static int psp_tmr_init(struct psp_context *psp)
  129. {
  130. int ret;
  131. /*
  132. * Allocate 3M memory aligned to 1M from Frame Buffer (local
  133. * physical).
  134. *
  135. * Note: this memory need be reserved till the driver
  136. * uninitializes.
  137. */
  138. ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
  139. AMDGPU_GEM_DOMAIN_VRAM,
  140. &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  141. return ret;
  142. }
  143. static int psp_tmr_load(struct psp_context *psp)
  144. {
  145. int ret;
  146. struct psp_gfx_cmd_resp *cmd;
  147. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  148. if (!cmd)
  149. return -ENOMEM;
  150. psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
  151. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  152. psp->fence_buf_mc_addr, 1);
  153. if (ret)
  154. goto failed;
  155. kfree(cmd);
  156. return 0;
  157. failed:
  158. kfree(cmd);
  159. return ret;
  160. }
  161. static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  162. uint64_t asd_mc, uint64_t asd_mc_shared,
  163. uint32_t size, uint32_t shared_size)
  164. {
  165. cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
  166. cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
  167. cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
  168. cmd->cmd.cmd_load_ta.app_len = size;
  169. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
  170. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
  171. cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
  172. }
  173. static int psp_asd_init(struct psp_context *psp)
  174. {
  175. int ret;
  176. /*
  177. * Allocate 16k memory aligned to 4k from Frame Buffer (local
  178. * physical) for shared ASD <-> Driver
  179. */
  180. ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
  181. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  182. &psp->asd_shared_bo,
  183. &psp->asd_shared_mc_addr,
  184. &psp->asd_shared_buf);
  185. return ret;
  186. }
  187. static int psp_asd_load(struct psp_context *psp)
  188. {
  189. int ret;
  190. struct psp_gfx_cmd_resp *cmd;
  191. /* If PSP version doesn't match ASD version, asd loading will be failed.
  192. * add workaround to bypass it for sriov now.
  193. * TODO: add version check to make it common
  194. */
  195. if (amdgpu_sriov_vf(psp->adev))
  196. return 0;
  197. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  198. if (!cmd)
  199. return -ENOMEM;
  200. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  201. memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
  202. psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
  203. psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
  204. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  205. psp->fence_buf_mc_addr, 2);
  206. kfree(cmd);
  207. return ret;
  208. }
  209. static int psp_hw_start(struct psp_context *psp)
  210. {
  211. int ret;
  212. ret = psp_bootloader_load_sysdrv(psp);
  213. if (ret)
  214. return ret;
  215. ret = psp_bootloader_load_sos(psp);
  216. if (ret)
  217. return ret;
  218. ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
  219. if (ret)
  220. return ret;
  221. ret = psp_tmr_load(psp);
  222. if (ret)
  223. return ret;
  224. ret = psp_asd_load(psp);
  225. if (ret)
  226. return ret;
  227. return 0;
  228. }
  229. static int psp_np_fw_load(struct psp_context *psp)
  230. {
  231. int i, ret;
  232. struct amdgpu_firmware_info *ucode;
  233. struct amdgpu_device* adev = psp->adev;
  234. for (i = 0; i < adev->firmware.max_ucodes; i++) {
  235. ucode = &adev->firmware.ucode[i];
  236. if (!ucode->fw)
  237. continue;
  238. if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
  239. psp_smu_reload_quirk(psp))
  240. continue;
  241. if (amdgpu_sriov_vf(adev) &&
  242. (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
  243. || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
  244. || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
  245. /*skip ucode loading in SRIOV VF */
  246. continue;
  247. ret = psp_prep_cmd_buf(ucode, psp->cmd);
  248. if (ret)
  249. return ret;
  250. ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
  251. psp->fence_buf_mc_addr, i + 3);
  252. if (ret)
  253. return ret;
  254. #if 0
  255. /* check if firmware loaded sucessfully */
  256. if (!amdgpu_psp_check_fw_loading_status(adev, i))
  257. return -EINVAL;
  258. #endif
  259. }
  260. return 0;
  261. }
  262. static int psp_load_fw(struct amdgpu_device *adev)
  263. {
  264. int ret;
  265. struct psp_context *psp = &adev->psp;
  266. psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  267. if (!psp->cmd)
  268. return -ENOMEM;
  269. ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
  270. AMDGPU_GEM_DOMAIN_GTT,
  271. &psp->fw_pri_bo,
  272. &psp->fw_pri_mc_addr,
  273. &psp->fw_pri_buf);
  274. if (ret)
  275. goto failed;
  276. ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
  277. AMDGPU_GEM_DOMAIN_VRAM,
  278. &psp->fence_buf_bo,
  279. &psp->fence_buf_mc_addr,
  280. &psp->fence_buf);
  281. if (ret)
  282. goto failed_mem2;
  283. ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
  284. AMDGPU_GEM_DOMAIN_VRAM,
  285. &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  286. (void **)&psp->cmd_buf_mem);
  287. if (ret)
  288. goto failed_mem1;
  289. memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
  290. ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
  291. if (ret)
  292. goto failed_mem;
  293. ret = psp_tmr_init(psp);
  294. if (ret)
  295. goto failed_mem;
  296. ret = psp_asd_init(psp);
  297. if (ret)
  298. goto failed_mem;
  299. ret = psp_hw_start(psp);
  300. if (ret)
  301. goto failed_mem;
  302. ret = psp_np_fw_load(psp);
  303. if (ret)
  304. goto failed_mem;
  305. return 0;
  306. failed_mem:
  307. amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
  308. &psp->cmd_buf_mc_addr,
  309. (void **)&psp->cmd_buf_mem);
  310. failed_mem1:
  311. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  312. &psp->fence_buf_mc_addr, &psp->fence_buf);
  313. failed_mem2:
  314. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  315. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  316. failed:
  317. kfree(psp->cmd);
  318. psp->cmd = NULL;
  319. return ret;
  320. }
  321. static int psp_hw_init(void *handle)
  322. {
  323. int ret;
  324. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  325. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  326. return 0;
  327. mutex_lock(&adev->firmware.mutex);
  328. /*
  329. * This sequence is just used on hw_init only once, no need on
  330. * resume.
  331. */
  332. ret = amdgpu_ucode_init_bo(adev);
  333. if (ret)
  334. goto failed;
  335. ret = psp_load_fw(adev);
  336. if (ret) {
  337. DRM_ERROR("PSP firmware loading failed\n");
  338. goto failed;
  339. }
  340. mutex_unlock(&adev->firmware.mutex);
  341. return 0;
  342. failed:
  343. adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
  344. mutex_unlock(&adev->firmware.mutex);
  345. return -EINVAL;
  346. }
  347. static int psp_hw_fini(void *handle)
  348. {
  349. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  350. struct psp_context *psp = &adev->psp;
  351. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  352. return 0;
  353. amdgpu_ucode_fini_bo(adev);
  354. psp_ring_destroy(psp, PSP_RING_TYPE__KM);
  355. amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  356. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  357. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  358. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  359. &psp->fence_buf_mc_addr, &psp->fence_buf);
  360. amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
  361. &psp->asd_shared_buf);
  362. amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  363. (void **)&psp->cmd_buf_mem);
  364. kfree(psp->cmd);
  365. psp->cmd = NULL;
  366. return 0;
  367. }
  368. static int psp_suspend(void *handle)
  369. {
  370. return 0;
  371. }
  372. static int psp_resume(void *handle)
  373. {
  374. int ret;
  375. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  376. struct psp_context *psp = &adev->psp;
  377. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  378. return 0;
  379. DRM_INFO("PSP is resuming...\n");
  380. mutex_lock(&adev->firmware.mutex);
  381. ret = psp_hw_start(psp);
  382. if (ret)
  383. goto failed;
  384. ret = psp_np_fw_load(psp);
  385. if (ret)
  386. goto failed;
  387. mutex_unlock(&adev->firmware.mutex);
  388. return 0;
  389. failed:
  390. DRM_ERROR("PSP resume failed\n");
  391. mutex_unlock(&adev->firmware.mutex);
  392. return ret;
  393. }
  394. static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
  395. enum AMDGPU_UCODE_ID ucode_type)
  396. {
  397. struct amdgpu_firmware_info *ucode = NULL;
  398. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  399. DRM_INFO("firmware is not loaded by PSP\n");
  400. return true;
  401. }
  402. if (!adev->firmware.fw_size)
  403. return false;
  404. ucode = &adev->firmware.ucode[ucode_type];
  405. if (!ucode->fw || !ucode->ucode_size)
  406. return false;
  407. return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
  408. }
  409. static int psp_set_clockgating_state(void *handle,
  410. enum amd_clockgating_state state)
  411. {
  412. return 0;
  413. }
  414. static int psp_set_powergating_state(void *handle,
  415. enum amd_powergating_state state)
  416. {
  417. return 0;
  418. }
  419. const struct amd_ip_funcs psp_ip_funcs = {
  420. .name = "psp",
  421. .early_init = psp_early_init,
  422. .late_init = NULL,
  423. .sw_init = psp_sw_init,
  424. .sw_fini = psp_sw_fini,
  425. .hw_init = psp_hw_init,
  426. .hw_fini = psp_hw_fini,
  427. .suspend = psp_suspend,
  428. .resume = psp_resume,
  429. .is_idle = NULL,
  430. .wait_for_idle = NULL,
  431. .soft_reset = NULL,
  432. .set_clockgating_state = psp_set_clockgating_state,
  433. .set_powergating_state = psp_set_powergating_state,
  434. };
  435. static const struct amdgpu_psp_funcs psp_funcs = {
  436. .check_fw_loading_status = psp_check_fw_loading_status,
  437. };
  438. static void psp_set_funcs(struct amdgpu_device *adev)
  439. {
  440. if (NULL == adev->firmware.funcs)
  441. adev->firmware.funcs = &psp_funcs;
  442. }
  443. const struct amdgpu_ip_block_version psp_v3_1_ip_block =
  444. {
  445. .type = AMD_IP_BLOCK_TYPE_PSP,
  446. .major = 3,
  447. .minor = 1,
  448. .rev = 0,
  449. .funcs = &psp_ip_funcs,
  450. };
  451. const struct amdgpu_ip_block_version psp_v10_0_ip_block =
  452. {
  453. .type = AMD_IP_BLOCK_TYPE_PSP,
  454. .major = 10,
  455. .minor = 0,
  456. .rev = 0,
  457. .funcs = &psp_ip_funcs,
  458. };