gpio-mxs.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/of.h>
  29. #include <linux/of_address.h>
  30. #include <linux/of_device.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/gpio/driver.h>
  34. /* FIXME: for gpio_get_value(), replace this by direct register read */
  35. #include <linux/gpio.h>
  36. #include <linux/module.h>
  37. #define MXS_SET 0x4
  38. #define MXS_CLR 0x8
  39. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  40. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  41. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  42. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  43. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  44. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  45. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  46. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  47. #define GPIO_INT_FALL_EDGE 0x0
  48. #define GPIO_INT_LOW_LEV 0x1
  49. #define GPIO_INT_RISE_EDGE 0x2
  50. #define GPIO_INT_HIGH_LEV 0x3
  51. #define GPIO_INT_LEV_MASK (1 << 0)
  52. #define GPIO_INT_POL_MASK (1 << 1)
  53. enum mxs_gpio_id {
  54. IMX23_GPIO,
  55. IMX28_GPIO,
  56. };
  57. struct mxs_gpio_port {
  58. void __iomem *base;
  59. int id;
  60. int irq;
  61. struct irq_domain *domain;
  62. struct gpio_chip gc;
  63. struct device *dev;
  64. enum mxs_gpio_id devid;
  65. u32 both_edges;
  66. };
  67. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  68. {
  69. return port->devid == IMX23_GPIO;
  70. }
  71. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  72. {
  73. return port->devid == IMX28_GPIO;
  74. }
  75. /* Note: This driver assumes 32 GPIOs are handled in one register */
  76. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  77. {
  78. u32 val;
  79. u32 pin_mask = 1 << d->hwirq;
  80. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  81. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  82. struct mxs_gpio_port *port = gc->private;
  83. void __iomem *pin_addr;
  84. int edge;
  85. if (!(ct->type & type))
  86. if (irq_setup_alt_chip(d, type))
  87. return -EINVAL;
  88. port->both_edges &= ~pin_mask;
  89. switch (type) {
  90. case IRQ_TYPE_EDGE_BOTH:
  91. val = gpio_get_value(port->gc.base + d->hwirq);
  92. if (val)
  93. edge = GPIO_INT_FALL_EDGE;
  94. else
  95. edge = GPIO_INT_RISE_EDGE;
  96. port->both_edges |= pin_mask;
  97. break;
  98. case IRQ_TYPE_EDGE_RISING:
  99. edge = GPIO_INT_RISE_EDGE;
  100. break;
  101. case IRQ_TYPE_EDGE_FALLING:
  102. edge = GPIO_INT_FALL_EDGE;
  103. break;
  104. case IRQ_TYPE_LEVEL_LOW:
  105. edge = GPIO_INT_LOW_LEV;
  106. break;
  107. case IRQ_TYPE_LEVEL_HIGH:
  108. edge = GPIO_INT_HIGH_LEV;
  109. break;
  110. default:
  111. return -EINVAL;
  112. }
  113. /* set level or edge */
  114. pin_addr = port->base + PINCTRL_IRQLEV(port);
  115. if (edge & GPIO_INT_LEV_MASK) {
  116. writel(pin_mask, pin_addr + MXS_SET);
  117. writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
  118. } else {
  119. writel(pin_mask, pin_addr + MXS_CLR);
  120. writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
  121. }
  122. /* set polarity */
  123. pin_addr = port->base + PINCTRL_IRQPOL(port);
  124. if (edge & GPIO_INT_POL_MASK)
  125. writel(pin_mask, pin_addr + MXS_SET);
  126. else
  127. writel(pin_mask, pin_addr + MXS_CLR);
  128. writel(pin_mask,
  129. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  130. return 0;
  131. }
  132. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  133. {
  134. u32 bit, val, edge;
  135. void __iomem *pin_addr;
  136. bit = 1 << gpio;
  137. pin_addr = port->base + PINCTRL_IRQPOL(port);
  138. val = readl(pin_addr);
  139. edge = val & bit;
  140. if (edge)
  141. writel(bit, pin_addr + MXS_CLR);
  142. else
  143. writel(bit, pin_addr + MXS_SET);
  144. }
  145. /* MXS has one interrupt *per* gpio port */
  146. static void mxs_gpio_irq_handler(struct irq_desc *desc)
  147. {
  148. u32 irq_stat;
  149. struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
  150. desc->irq_data.chip->irq_ack(&desc->irq_data);
  151. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  152. readl(port->base + PINCTRL_IRQEN(port));
  153. while (irq_stat != 0) {
  154. int irqoffset = fls(irq_stat) - 1;
  155. if (port->both_edges & (1 << irqoffset))
  156. mxs_flip_edge(port, irqoffset);
  157. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  158. irq_stat &= ~(1 << irqoffset);
  159. }
  160. }
  161. /*
  162. * Set interrupt number "irq" in the GPIO as a wake-up source.
  163. * While system is running, all registered GPIO interrupts need to have
  164. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  165. * need to have wake-up enabled.
  166. * @param irq interrupt source number
  167. * @param enable enable as wake-up if equal to non-zero
  168. * @return This function returns 0 on success.
  169. */
  170. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  171. {
  172. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  173. struct mxs_gpio_port *port = gc->private;
  174. if (enable)
  175. enable_irq_wake(port->irq);
  176. else
  177. disable_irq_wake(port->irq);
  178. return 0;
  179. }
  180. static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  181. {
  182. struct irq_chip_generic *gc;
  183. struct irq_chip_type *ct;
  184. int rv;
  185. gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
  186. port->base, handle_level_irq);
  187. if (!gc)
  188. return -ENOMEM;
  189. gc->private = port;
  190. ct = &gc->chip_types[0];
  191. ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
  192. ct->chip.irq_ack = irq_gc_ack_set_bit;
  193. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  194. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  195. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  196. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  197. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  198. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  199. ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
  200. ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
  201. ct = &gc->chip_types[1];
  202. ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  203. ct->chip.irq_ack = irq_gc_ack_set_bit;
  204. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  205. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  206. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  207. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  208. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  209. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  210. ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
  211. ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
  212. ct->handler = handle_level_irq;
  213. rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
  214. IRQ_GC_INIT_NESTED_LOCK,
  215. IRQ_NOREQUEST, 0);
  216. return rv;
  217. }
  218. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  219. {
  220. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  221. return irq_find_mapping(port->domain, offset);
  222. }
  223. static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
  224. {
  225. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  226. u32 mask = 1 << offset;
  227. u32 dir;
  228. dir = readl(port->base + PINCTRL_DOE(port));
  229. return !(dir & mask);
  230. }
  231. static const struct platform_device_id mxs_gpio_ids[] = {
  232. {
  233. .name = "imx23-gpio",
  234. .driver_data = IMX23_GPIO,
  235. }, {
  236. .name = "imx28-gpio",
  237. .driver_data = IMX28_GPIO,
  238. }, {
  239. /* sentinel */
  240. }
  241. };
  242. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  243. static const struct of_device_id mxs_gpio_dt_ids[] = {
  244. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  245. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  246. { /* sentinel */ }
  247. };
  248. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  249. static int mxs_gpio_probe(struct platform_device *pdev)
  250. {
  251. const struct of_device_id *of_id =
  252. of_match_device(mxs_gpio_dt_ids, &pdev->dev);
  253. struct device_node *np = pdev->dev.of_node;
  254. struct device_node *parent;
  255. static void __iomem *base;
  256. struct mxs_gpio_port *port;
  257. int irq_base;
  258. int err;
  259. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  260. if (!port)
  261. return -ENOMEM;
  262. port->id = of_alias_get_id(np, "gpio");
  263. if (port->id < 0)
  264. return port->id;
  265. port->devid = (enum mxs_gpio_id) of_id->data;
  266. port->dev = &pdev->dev;
  267. port->irq = platform_get_irq(pdev, 0);
  268. if (port->irq < 0)
  269. return port->irq;
  270. /*
  271. * map memory region only once, as all the gpio ports
  272. * share the same one
  273. */
  274. if (!base) {
  275. parent = of_get_parent(np);
  276. base = of_iomap(parent, 0);
  277. of_node_put(parent);
  278. if (!base)
  279. return -EADDRNOTAVAIL;
  280. }
  281. port->base = base;
  282. /* initially disable the interrupts */
  283. writel(0, port->base + PINCTRL_PIN2IRQ(port));
  284. writel(0, port->base + PINCTRL_IRQEN(port));
  285. /* clear address has to be used to clear IRQSTAT bits */
  286. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  287. irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
  288. if (irq_base < 0) {
  289. err = irq_base;
  290. goto out_iounmap;
  291. }
  292. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  293. &irq_domain_simple_ops, NULL);
  294. if (!port->domain) {
  295. err = -ENODEV;
  296. goto out_iounmap;
  297. }
  298. /* gpio-mxs can be a generic irq chip */
  299. err = mxs_gpio_init_gc(port, irq_base);
  300. if (err < 0)
  301. goto out_irqdomain_remove;
  302. /* setup one handler for each entry */
  303. irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
  304. port);
  305. err = bgpio_init(&port->gc, &pdev->dev, 4,
  306. port->base + PINCTRL_DIN(port),
  307. port->base + PINCTRL_DOUT(port) + MXS_SET,
  308. port->base + PINCTRL_DOUT(port) + MXS_CLR,
  309. port->base + PINCTRL_DOE(port), NULL, 0);
  310. if (err)
  311. goto out_irqdomain_remove;
  312. port->gc.to_irq = mxs_gpio_to_irq;
  313. port->gc.get_direction = mxs_gpio_get_direction;
  314. port->gc.base = port->id * 32;
  315. err = gpiochip_add_data(&port->gc, port);
  316. if (err)
  317. goto out_irqdomain_remove;
  318. return 0;
  319. out_irqdomain_remove:
  320. irq_domain_remove(port->domain);
  321. out_iounmap:
  322. iounmap(port->base);
  323. return err;
  324. }
  325. static struct platform_driver mxs_gpio_driver = {
  326. .driver = {
  327. .name = "gpio-mxs",
  328. .of_match_table = mxs_gpio_dt_ids,
  329. .suppress_bind_attrs = true,
  330. },
  331. .probe = mxs_gpio_probe,
  332. .id_table = mxs_gpio_ids,
  333. };
  334. static int __init mxs_gpio_init(void)
  335. {
  336. return platform_driver_register(&mxs_gpio_driver);
  337. }
  338. postcore_initcall(mxs_gpio_init);
  339. MODULE_AUTHOR("Freescale Semiconductor, "
  340. "Daniel Mack <danielncaiaq.de>, "
  341. "Juergen Beisert <kernel@pengutronix.de>");
  342. MODULE_DESCRIPTION("Freescale MXS GPIO");
  343. MODULE_LICENSE("GPL");