amd64_edac.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * AMD64 class Memory Controller kernel module
  3. *
  4. * Copyright (c) 2009 SoftwareBitMaker.
  5. * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
  6. *
  7. * This file may be distributed under the terms of the
  8. * GNU General Public License.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/ctype.h>
  12. #include <linux/init.h>
  13. #include <linux/pci.h>
  14. #include <linux/pci_ids.h>
  15. #include <linux/slab.h>
  16. #include <linux/mmzone.h>
  17. #include <linux/edac.h>
  18. #include <asm/cpu_device_id.h>
  19. #include <asm/msr.h>
  20. #include "edac_module.h"
  21. #include "mce_amd.h"
  22. #define amd64_info(fmt, arg...) \
  23. edac_printk(KERN_INFO, "amd64", fmt, ##arg)
  24. #define amd64_warn(fmt, arg...) \
  25. edac_printk(KERN_WARNING, "amd64", "Warning: " fmt, ##arg)
  26. #define amd64_err(fmt, arg...) \
  27. edac_printk(KERN_ERR, "amd64", "Error: " fmt, ##arg)
  28. #define amd64_mc_warn(mci, fmt, arg...) \
  29. edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
  30. #define amd64_mc_err(mci, fmt, arg...) \
  31. edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
  32. /*
  33. * Throughout the comments in this code, the following terms are used:
  34. *
  35. * SysAddr, DramAddr, and InputAddr
  36. *
  37. * These terms come directly from the amd64 documentation
  38. * (AMD publication #26094). They are defined as follows:
  39. *
  40. * SysAddr:
  41. * This is a physical address generated by a CPU core or a device
  42. * doing DMA. If generated by a CPU core, a SysAddr is the result of
  43. * a virtual to physical address translation by the CPU core's address
  44. * translation mechanism (MMU).
  45. *
  46. * DramAddr:
  47. * A DramAddr is derived from a SysAddr by subtracting an offset that
  48. * depends on which node the SysAddr maps to and whether the SysAddr
  49. * is within a range affected by memory hoisting. The DRAM Base
  50. * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
  51. * determine which node a SysAddr maps to.
  52. *
  53. * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
  54. * is within the range of addresses specified by this register, then
  55. * a value x from the DHAR is subtracted from the SysAddr to produce a
  56. * DramAddr. Here, x represents the base address for the node that
  57. * the SysAddr maps to plus an offset due to memory hoisting. See
  58. * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
  59. * sys_addr_to_dram_addr() below for more information.
  60. *
  61. * If the SysAddr is not affected by the DHAR then a value y is
  62. * subtracted from the SysAddr to produce a DramAddr. Here, y is the
  63. * base address for the node that the SysAddr maps to. See section
  64. * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
  65. * information.
  66. *
  67. * InputAddr:
  68. * A DramAddr is translated to an InputAddr before being passed to the
  69. * memory controller for the node that the DramAddr is associated
  70. * with. The memory controller then maps the InputAddr to a csrow.
  71. * If node interleaving is not in use, then the InputAddr has the same
  72. * value as the DramAddr. Otherwise, the InputAddr is produced by
  73. * discarding the bits used for node interleaving from the DramAddr.
  74. * See section 3.4.4 for more information.
  75. *
  76. * The memory controller for a given node uses its DRAM CS Base and
  77. * DRAM CS Mask registers to map an InputAddr to a csrow. See
  78. * sections 3.5.4 and 3.5.5 for more information.
  79. */
  80. #define EDAC_AMD64_VERSION "3.5.0"
  81. #define EDAC_MOD_STR "amd64_edac"
  82. /* Extended Model from CPUID, for CPU Revision numbers */
  83. #define K8_REV_D 1
  84. #define K8_REV_E 2
  85. #define K8_REV_F 4
  86. /* Hardware limit on ChipSelect rows per MC and processors per system */
  87. #define NUM_CHIPSELECTS 8
  88. #define DRAM_RANGES 8
  89. #define ON true
  90. #define OFF false
  91. /*
  92. * PCI-defined configuration space registers
  93. */
  94. #define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
  95. #define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
  96. #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
  97. #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
  98. #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
  99. #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
  100. #define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
  101. #define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
  102. #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
  103. #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
  104. #define PCI_DEVICE_ID_AMD_17H_DF_F0 0x1460
  105. #define PCI_DEVICE_ID_AMD_17H_DF_F6 0x1466
  106. /*
  107. * Function 1 - Address Map
  108. */
  109. #define DRAM_BASE_LO 0x40
  110. #define DRAM_LIMIT_LO 0x44
  111. /*
  112. * F15 M30h D18F1x2[1C:00]
  113. */
  114. #define DRAM_CONT_BASE 0x200
  115. #define DRAM_CONT_LIMIT 0x204
  116. /*
  117. * F15 M30h D18F1x2[4C:40]
  118. */
  119. #define DRAM_CONT_HIGH_OFF 0x240
  120. #define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
  121. #define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
  122. #define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
  123. #define DHAR 0xf0
  124. #define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
  125. #define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
  126. #define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
  127. /* NOTE: Extra mask bit vs K8 */
  128. #define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
  129. #define DCT_CFG_SEL 0x10C
  130. #define DRAM_LOCAL_NODE_BASE 0x120
  131. #define DRAM_LOCAL_NODE_LIM 0x124
  132. #define DRAM_BASE_HI 0x140
  133. #define DRAM_LIMIT_HI 0x144
  134. /*
  135. * Function 2 - DRAM controller
  136. */
  137. #define DCSB0 0x40
  138. #define DCSB1 0x140
  139. #define DCSB_CS_ENABLE BIT(0)
  140. #define DCSM0 0x60
  141. #define DCSM1 0x160
  142. #define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
  143. #define DRAM_CONTROL 0x78
  144. #define DBAM0 0x80
  145. #define DBAM1 0x180
  146. /* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
  147. #define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
  148. #define DBAM_MAX_VALUE 11
  149. #define DCLR0 0x90
  150. #define DCLR1 0x190
  151. #define REVE_WIDTH_128 BIT(16)
  152. #define WIDTH_128 BIT(11)
  153. #define DCHR0 0x94
  154. #define DCHR1 0x194
  155. #define DDR3_MODE BIT(8)
  156. #define DCT_SEL_LO 0x110
  157. #define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
  158. #define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
  159. #define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
  160. #define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
  161. #define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
  162. #define SWAP_INTLV_REG 0x10c
  163. #define DCT_SEL_HI 0x114
  164. #define F15H_M60H_SCRCTRL 0x1C8
  165. #define F17H_SCR_BASE_ADDR 0x48
  166. #define F17H_SCR_LIMIT_ADDR 0x4C
  167. /*
  168. * Function 3 - Misc Control
  169. */
  170. #define NBCTL 0x40
  171. #define NBCFG 0x44
  172. #define NBCFG_CHIPKILL BIT(23)
  173. #define NBCFG_ECC_ENABLE BIT(22)
  174. /* F3x48: NBSL */
  175. #define F10_NBSL_EXT_ERR_ECC 0x8
  176. #define NBSL_PP_OBS 0x2
  177. #define SCRCTRL 0x58
  178. #define F10_ONLINE_SPARE 0xB0
  179. #define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
  180. #define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
  181. #define F10_NB_ARRAY_ADDR 0xB8
  182. #define F10_NB_ARRAY_DRAM BIT(31)
  183. /* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
  184. #define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
  185. #define F10_NB_ARRAY_DATA 0xBC
  186. #define F10_NB_ARR_ECC_WR_REQ BIT(17)
  187. #define SET_NB_DRAM_INJECTION_WRITE(inj) \
  188. (BIT(((inj.word) & 0xF) + 20) | \
  189. F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
  190. #define SET_NB_DRAM_INJECTION_READ(inj) \
  191. (BIT(((inj.word) & 0xF) + 20) | \
  192. BIT(16) | inj.bit_map)
  193. #define NBCAP 0xE8
  194. #define NBCAP_CHIPKILL BIT(4)
  195. #define NBCAP_SECDED BIT(3)
  196. #define NBCAP_DCT_DUAL BIT(0)
  197. #define EXT_NB_MCA_CFG 0x180
  198. /* MSRs */
  199. #define MSR_MCGCTL_NBE BIT(4)
  200. /* F17h */
  201. /* F0: */
  202. #define DF_DHAR 0x104
  203. /* UMC CH register offsets */
  204. #define UMCCH_BASE_ADDR 0x0
  205. #define UMCCH_ADDR_MASK 0x20
  206. #define UMCCH_ADDR_CFG 0x30
  207. #define UMCCH_DIMM_CFG 0x80
  208. #define UMCCH_UMC_CFG 0x100
  209. #define UMCCH_SDP_CTRL 0x104
  210. #define UMCCH_ECC_CTRL 0x14C
  211. #define UMCCH_ECC_BAD_SYMBOL 0xD90
  212. #define UMCCH_UMC_CAP 0xDF0
  213. #define UMCCH_UMC_CAP_HI 0xDF4
  214. /* UMC CH bitfields */
  215. #define UMC_ECC_CHIPKILL_CAP BIT(31)
  216. #define UMC_ECC_ENABLED BIT(30)
  217. #define UMC_SDP_INIT BIT(31)
  218. #define NUM_UMCS 2
  219. enum amd_families {
  220. K8_CPUS = 0,
  221. F10_CPUS,
  222. F15_CPUS,
  223. F15_M30H_CPUS,
  224. F15_M60H_CPUS,
  225. F16_CPUS,
  226. F16_M30H_CPUS,
  227. F17_CPUS,
  228. NUM_FAMILIES,
  229. };
  230. /* Error injection control structure */
  231. struct error_injection {
  232. u32 section;
  233. u32 word;
  234. u32 bit_map;
  235. };
  236. /* low and high part of PCI config space regs */
  237. struct reg_pair {
  238. u32 lo, hi;
  239. };
  240. /*
  241. * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
  242. */
  243. struct dram_range {
  244. struct reg_pair base;
  245. struct reg_pair lim;
  246. };
  247. /* A DCT chip selects collection */
  248. struct chip_select {
  249. u32 csbases[NUM_CHIPSELECTS];
  250. u8 b_cnt;
  251. u32 csmasks[NUM_CHIPSELECTS];
  252. u8 m_cnt;
  253. };
  254. struct amd64_umc {
  255. u32 dimm_cfg; /* DIMM Configuration reg */
  256. u32 umc_cfg; /* Configuration reg */
  257. u32 sdp_ctrl; /* SDP Control reg */
  258. u32 ecc_ctrl; /* DRAM ECC Control reg */
  259. u32 umc_cap_hi; /* Capabilities High reg */
  260. };
  261. struct amd64_pvt {
  262. struct low_ops *ops;
  263. /* pci_device handles which we utilize */
  264. struct pci_dev *F0, *F1, *F2, *F3, *F6;
  265. u16 mc_node_id; /* MC index of this MC node */
  266. u8 fam; /* CPU family */
  267. u8 model; /* ... model */
  268. u8 stepping; /* ... stepping */
  269. int ext_model; /* extended model value of this node */
  270. int channel_count;
  271. /* Raw registers */
  272. u32 dclr0; /* DRAM Configuration Low DCT0 reg */
  273. u32 dclr1; /* DRAM Configuration Low DCT1 reg */
  274. u32 dchr0; /* DRAM Configuration High DCT0 reg */
  275. u32 dchr1; /* DRAM Configuration High DCT1 reg */
  276. u32 nbcap; /* North Bridge Capabilities */
  277. u32 nbcfg; /* F10 North Bridge Configuration */
  278. u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
  279. u32 dhar; /* DRAM Hoist reg */
  280. u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
  281. u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
  282. /* one for each DCT */
  283. struct chip_select csels[2];
  284. /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
  285. struct dram_range ranges[DRAM_RANGES];
  286. u64 top_mem; /* top of memory below 4GB */
  287. u64 top_mem2; /* top of memory above 4GB */
  288. u32 dct_sel_lo; /* DRAM Controller Select Low */
  289. u32 dct_sel_hi; /* DRAM Controller Select High */
  290. u32 online_spare; /* On-Line spare Reg */
  291. /* x4 or x8 syndromes in use */
  292. u8 ecc_sym_sz;
  293. /* place to store error injection parameters prior to issue */
  294. struct error_injection injection;
  295. /* cache the dram_type */
  296. enum mem_type dram_type;
  297. struct amd64_umc *umc; /* UMC registers */
  298. };
  299. enum err_codes {
  300. DECODE_OK = 0,
  301. ERR_NODE = -1,
  302. ERR_CSROW = -2,
  303. ERR_CHANNEL = -3,
  304. ERR_SYND = -4,
  305. ERR_NORM_ADDR = -5,
  306. };
  307. struct err_info {
  308. int err_code;
  309. struct mem_ctl_info *src_mci;
  310. int csrow;
  311. int channel;
  312. u16 syndrome;
  313. u32 page;
  314. u32 offset;
  315. };
  316. static inline u32 get_umc_base(u8 channel)
  317. {
  318. /* ch0: 0x50000, ch1: 0x150000 */
  319. return 0x50000 + (!!channel << 20);
  320. }
  321. static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
  322. {
  323. u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
  324. if (boot_cpu_data.x86 == 0xf)
  325. return addr;
  326. return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
  327. }
  328. static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
  329. {
  330. u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
  331. if (boot_cpu_data.x86 == 0xf)
  332. return lim;
  333. return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
  334. }
  335. static inline u16 extract_syndrome(u64 status)
  336. {
  337. return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
  338. }
  339. static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
  340. {
  341. if (pvt->fam == 0x15 && pvt->model >= 0x30)
  342. return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
  343. ((pvt->dct_sel_lo >> 6) & 0x3);
  344. return ((pvt)->dct_sel_lo >> 6) & 0x3;
  345. }
  346. /*
  347. * per-node ECC settings descriptor
  348. */
  349. struct ecc_settings {
  350. u32 old_nbctl;
  351. bool nbctl_valid;
  352. struct flags {
  353. unsigned long nb_mce_enable:1;
  354. unsigned long nb_ecc_prev:1;
  355. } flags;
  356. };
  357. #ifdef CONFIG_EDAC_DEBUG
  358. extern const struct attribute_group amd64_edac_dbg_group;
  359. #endif
  360. #ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
  361. extern const struct attribute_group amd64_edac_inj_group;
  362. #endif
  363. /*
  364. * Each of the PCI Device IDs types have their own set of hardware accessor
  365. * functions and per device encoding/decoding logic.
  366. */
  367. struct low_ops {
  368. int (*early_channel_count) (struct amd64_pvt *pvt);
  369. void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
  370. struct err_info *);
  371. int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct,
  372. unsigned cs_mode, int cs_mask_nr);
  373. };
  374. struct amd64_family_type {
  375. const char *ctl_name;
  376. u16 f0_id, f1_id, f2_id, f6_id;
  377. struct low_ops ops;
  378. };
  379. int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
  380. u32 *val, const char *func);
  381. int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
  382. u32 val, const char *func);
  383. #define amd64_read_pci_cfg(pdev, offset, val) \
  384. __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
  385. #define amd64_write_pci_cfg(pdev, offset, val) \
  386. __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
  387. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  388. u64 *hole_offset, u64 *hole_size);
  389. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  390. /* Injection helpers */
  391. static inline void disable_caches(void *dummy)
  392. {
  393. write_cr0(read_cr0() | X86_CR0_CD);
  394. wbinvd();
  395. }
  396. static inline void enable_caches(void *dummy)
  397. {
  398. write_cr0(read_cr0() & ~X86_CR0_CD);
  399. }
  400. static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
  401. {
  402. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  403. u32 tmp;
  404. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
  405. return (u8) tmp & 0xF;
  406. }
  407. return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
  408. }
  409. static inline u8 dhar_valid(struct amd64_pvt *pvt)
  410. {
  411. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  412. u32 tmp;
  413. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
  414. return (tmp >> 1) & BIT(0);
  415. }
  416. return (pvt)->dhar & BIT(0);
  417. }
  418. static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
  419. {
  420. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  421. u32 tmp;
  422. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
  423. return (tmp >> 11) & 0x1FFF;
  424. }
  425. return (pvt)->dct_sel_lo & 0xFFFFF800;
  426. }