zynqmp_dma.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * DMA driver for Xilinx ZynqMP DMA Engine
  3. *
  4. * Copyright (C) 2016 Xilinx, Inc. All rights reserved.
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/dmapool.h>
  13. #include <linux/dma/xilinx_dma.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_dma.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/slab.h>
  23. #include <linux/clk.h>
  24. #include <linux/io-64-nonatomic-lo-hi.h>
  25. #include "../dmaengine.h"
  26. /* Register Offsets */
  27. #define ZYNQMP_DMA_ISR 0x100
  28. #define ZYNQMP_DMA_IMR 0x104
  29. #define ZYNQMP_DMA_IER 0x108
  30. #define ZYNQMP_DMA_IDS 0x10C
  31. #define ZYNQMP_DMA_CTRL0 0x110
  32. #define ZYNQMP_DMA_CTRL1 0x114
  33. #define ZYNQMP_DMA_DATA_ATTR 0x120
  34. #define ZYNQMP_DMA_DSCR_ATTR 0x124
  35. #define ZYNQMP_DMA_SRC_DSCR_WRD0 0x128
  36. #define ZYNQMP_DMA_SRC_DSCR_WRD1 0x12C
  37. #define ZYNQMP_DMA_SRC_DSCR_WRD2 0x130
  38. #define ZYNQMP_DMA_SRC_DSCR_WRD3 0x134
  39. #define ZYNQMP_DMA_DST_DSCR_WRD0 0x138
  40. #define ZYNQMP_DMA_DST_DSCR_WRD1 0x13C
  41. #define ZYNQMP_DMA_DST_DSCR_WRD2 0x140
  42. #define ZYNQMP_DMA_DST_DSCR_WRD3 0x144
  43. #define ZYNQMP_DMA_SRC_START_LSB 0x158
  44. #define ZYNQMP_DMA_SRC_START_MSB 0x15C
  45. #define ZYNQMP_DMA_DST_START_LSB 0x160
  46. #define ZYNQMP_DMA_DST_START_MSB 0x164
  47. #define ZYNQMP_DMA_RATE_CTRL 0x18C
  48. #define ZYNQMP_DMA_IRQ_SRC_ACCT 0x190
  49. #define ZYNQMP_DMA_IRQ_DST_ACCT 0x194
  50. #define ZYNQMP_DMA_CTRL2 0x200
  51. /* Interrupt registers bit field definitions */
  52. #define ZYNQMP_DMA_DONE BIT(10)
  53. #define ZYNQMP_DMA_AXI_WR_DATA BIT(9)
  54. #define ZYNQMP_DMA_AXI_RD_DATA BIT(8)
  55. #define ZYNQMP_DMA_AXI_RD_DST_DSCR BIT(7)
  56. #define ZYNQMP_DMA_AXI_RD_SRC_DSCR BIT(6)
  57. #define ZYNQMP_DMA_IRQ_DST_ACCT_ERR BIT(5)
  58. #define ZYNQMP_DMA_IRQ_SRC_ACCT_ERR BIT(4)
  59. #define ZYNQMP_DMA_BYTE_CNT_OVRFL BIT(3)
  60. #define ZYNQMP_DMA_DST_DSCR_DONE BIT(2)
  61. #define ZYNQMP_DMA_INV_APB BIT(0)
  62. /* Control 0 register bit field definitions */
  63. #define ZYNQMP_DMA_OVR_FETCH BIT(7)
  64. #define ZYNQMP_DMA_POINT_TYPE_SG BIT(6)
  65. #define ZYNQMP_DMA_RATE_CTRL_EN BIT(3)
  66. /* Control 1 register bit field definitions */
  67. #define ZYNQMP_DMA_SRC_ISSUE GENMASK(4, 0)
  68. /* Data Attribute register bit field definitions */
  69. #define ZYNQMP_DMA_ARBURST GENMASK(27, 26)
  70. #define ZYNQMP_DMA_ARCACHE GENMASK(25, 22)
  71. #define ZYNQMP_DMA_ARCACHE_OFST 22
  72. #define ZYNQMP_DMA_ARQOS GENMASK(21, 18)
  73. #define ZYNQMP_DMA_ARQOS_OFST 18
  74. #define ZYNQMP_DMA_ARLEN GENMASK(17, 14)
  75. #define ZYNQMP_DMA_ARLEN_OFST 14
  76. #define ZYNQMP_DMA_AWBURST GENMASK(13, 12)
  77. #define ZYNQMP_DMA_AWCACHE GENMASK(11, 8)
  78. #define ZYNQMP_DMA_AWCACHE_OFST 8
  79. #define ZYNQMP_DMA_AWQOS GENMASK(7, 4)
  80. #define ZYNQMP_DMA_AWQOS_OFST 4
  81. #define ZYNQMP_DMA_AWLEN GENMASK(3, 0)
  82. #define ZYNQMP_DMA_AWLEN_OFST 0
  83. /* Descriptor Attribute register bit field definitions */
  84. #define ZYNQMP_DMA_AXCOHRNT BIT(8)
  85. #define ZYNQMP_DMA_AXCACHE GENMASK(7, 4)
  86. #define ZYNQMP_DMA_AXCACHE_OFST 4
  87. #define ZYNQMP_DMA_AXQOS GENMASK(3, 0)
  88. #define ZYNQMP_DMA_AXQOS_OFST 0
  89. /* Control register 2 bit field definitions */
  90. #define ZYNQMP_DMA_ENABLE BIT(0)
  91. /* Buffer Descriptor definitions */
  92. #define ZYNQMP_DMA_DESC_CTRL_STOP 0x10
  93. #define ZYNQMP_DMA_DESC_CTRL_COMP_INT 0x4
  94. #define ZYNQMP_DMA_DESC_CTRL_SIZE_256 0x2
  95. #define ZYNQMP_DMA_DESC_CTRL_COHRNT 0x1
  96. /* Interrupt Mask specific definitions */
  97. #define ZYNQMP_DMA_INT_ERR (ZYNQMP_DMA_AXI_RD_DATA | \
  98. ZYNQMP_DMA_AXI_WR_DATA | \
  99. ZYNQMP_DMA_AXI_RD_DST_DSCR | \
  100. ZYNQMP_DMA_AXI_RD_SRC_DSCR | \
  101. ZYNQMP_DMA_INV_APB)
  102. #define ZYNQMP_DMA_INT_OVRFL (ZYNQMP_DMA_BYTE_CNT_OVRFL | \
  103. ZYNQMP_DMA_IRQ_SRC_ACCT_ERR | \
  104. ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
  105. #define ZYNQMP_DMA_INT_DONE (ZYNQMP_DMA_DONE | ZYNQMP_DMA_DST_DSCR_DONE)
  106. #define ZYNQMP_DMA_INT_EN_DEFAULT_MASK (ZYNQMP_DMA_INT_DONE | \
  107. ZYNQMP_DMA_INT_ERR | \
  108. ZYNQMP_DMA_INT_OVRFL | \
  109. ZYNQMP_DMA_DST_DSCR_DONE)
  110. /* Max number of descriptors per channel */
  111. #define ZYNQMP_DMA_NUM_DESCS 32
  112. /* Max transfer size per descriptor */
  113. #define ZYNQMP_DMA_MAX_TRANS_LEN 0x40000000
  114. /* Reset values for data attributes */
  115. #define ZYNQMP_DMA_AXCACHE_VAL 0xF
  116. #define ZYNQMP_DMA_ARLEN_RST_VAL 0xF
  117. #define ZYNQMP_DMA_AWLEN_RST_VAL 0xF
  118. #define ZYNQMP_DMA_SRC_ISSUE_RST_VAL 0x1F
  119. #define ZYNQMP_DMA_IDS_DEFAULT_MASK 0xFFF
  120. /* Bus width in bits */
  121. #define ZYNQMP_DMA_BUS_WIDTH_64 64
  122. #define ZYNQMP_DMA_BUS_WIDTH_128 128
  123. #define ZYNQMP_DMA_DESC_SIZE(chan) (chan->desc_size)
  124. #define to_chan(chan) container_of(chan, struct zynqmp_dma_chan, \
  125. common)
  126. #define tx_to_desc(tx) container_of(tx, struct zynqmp_dma_desc_sw, \
  127. async_tx)
  128. /**
  129. * struct zynqmp_dma_desc_ll - Hw linked list descriptor
  130. * @addr: Buffer address
  131. * @size: Size of the buffer
  132. * @ctrl: Control word
  133. * @nxtdscraddr: Next descriptor base address
  134. * @rsvd: Reserved field and for Hw internal use.
  135. */
  136. struct zynqmp_dma_desc_ll {
  137. u64 addr;
  138. u32 size;
  139. u32 ctrl;
  140. u64 nxtdscraddr;
  141. u64 rsvd;
  142. }; __aligned(64)
  143. /**
  144. * struct zynqmp_dma_desc_sw - Per Transaction structure
  145. * @src: Source address for simple mode dma
  146. * @dst: Destination address for simple mode dma
  147. * @len: Transfer length for simple mode dma
  148. * @node: Node in the channel descriptor list
  149. * @tx_list: List head for the current transfer
  150. * @async_tx: Async transaction descriptor
  151. * @src_v: Virtual address of the src descriptor
  152. * @src_p: Physical address of the src descriptor
  153. * @dst_v: Virtual address of the dst descriptor
  154. * @dst_p: Physical address of the dst descriptor
  155. */
  156. struct zynqmp_dma_desc_sw {
  157. u64 src;
  158. u64 dst;
  159. u32 len;
  160. struct list_head node;
  161. struct list_head tx_list;
  162. struct dma_async_tx_descriptor async_tx;
  163. struct zynqmp_dma_desc_ll *src_v;
  164. dma_addr_t src_p;
  165. struct zynqmp_dma_desc_ll *dst_v;
  166. dma_addr_t dst_p;
  167. };
  168. /**
  169. * struct zynqmp_dma_chan - Driver specific DMA channel structure
  170. * @zdev: Driver specific device structure
  171. * @regs: Control registers offset
  172. * @lock: Descriptor operation lock
  173. * @pending_list: Descriptors waiting
  174. * @free_list: Descriptors free
  175. * @active_list: Descriptors active
  176. * @sw_desc_pool: SW descriptor pool
  177. * @done_list: Complete descriptors
  178. * @common: DMA common channel
  179. * @desc_pool_v: Statically allocated descriptor base
  180. * @desc_pool_p: Physical allocated descriptor base
  181. * @desc_free_cnt: Descriptor available count
  182. * @dev: The dma device
  183. * @irq: Channel IRQ
  184. * @is_dmacoherent: Tells whether dma operations are coherent or not
  185. * @tasklet: Cleanup work after irq
  186. * @idle : Channel status;
  187. * @desc_size: Size of the low level descriptor
  188. * @err: Channel has errors
  189. * @bus_width: Bus width
  190. * @src_burst_len: Source burst length
  191. * @dst_burst_len: Dest burst length
  192. * @clk_main: Pointer to main clock
  193. * @clk_apb: Pointer to apb clock
  194. */
  195. struct zynqmp_dma_chan {
  196. struct zynqmp_dma_device *zdev;
  197. void __iomem *regs;
  198. spinlock_t lock;
  199. struct list_head pending_list;
  200. struct list_head free_list;
  201. struct list_head active_list;
  202. struct zynqmp_dma_desc_sw *sw_desc_pool;
  203. struct list_head done_list;
  204. struct dma_chan common;
  205. void *desc_pool_v;
  206. dma_addr_t desc_pool_p;
  207. u32 desc_free_cnt;
  208. struct device *dev;
  209. int irq;
  210. bool is_dmacoherent;
  211. struct tasklet_struct tasklet;
  212. bool idle;
  213. u32 desc_size;
  214. bool err;
  215. u32 bus_width;
  216. u32 src_burst_len;
  217. u32 dst_burst_len;
  218. struct clk *clk_main;
  219. struct clk *clk_apb;
  220. };
  221. /**
  222. * struct zynqmp_dma_device - DMA device structure
  223. * @dev: Device Structure
  224. * @common: DMA device structure
  225. * @chan: Driver specific DMA channel
  226. */
  227. struct zynqmp_dma_device {
  228. struct device *dev;
  229. struct dma_device common;
  230. struct zynqmp_dma_chan *chan;
  231. };
  232. static inline void zynqmp_dma_writeq(struct zynqmp_dma_chan *chan, u32 reg,
  233. u64 value)
  234. {
  235. lo_hi_writeq(value, chan->regs + reg);
  236. }
  237. /**
  238. * zynqmp_dma_update_desc_to_ctrlr - Updates descriptor to the controller
  239. * @chan: ZynqMP DMA DMA channel pointer
  240. * @desc: Transaction descriptor pointer
  241. */
  242. static void zynqmp_dma_update_desc_to_ctrlr(struct zynqmp_dma_chan *chan,
  243. struct zynqmp_dma_desc_sw *desc)
  244. {
  245. dma_addr_t addr;
  246. addr = desc->src_p;
  247. zynqmp_dma_writeq(chan, ZYNQMP_DMA_SRC_START_LSB, addr);
  248. addr = desc->dst_p;
  249. zynqmp_dma_writeq(chan, ZYNQMP_DMA_DST_START_LSB, addr);
  250. }
  251. /**
  252. * zynqmp_dma_desc_config_eod - Mark the descriptor as end descriptor
  253. * @chan: ZynqMP DMA channel pointer
  254. * @desc: Hw descriptor pointer
  255. */
  256. static void zynqmp_dma_desc_config_eod(struct zynqmp_dma_chan *chan,
  257. void *desc)
  258. {
  259. struct zynqmp_dma_desc_ll *hw = (struct zynqmp_dma_desc_ll *)desc;
  260. hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_STOP;
  261. hw++;
  262. hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_COMP_INT | ZYNQMP_DMA_DESC_CTRL_STOP;
  263. }
  264. /**
  265. * zynqmp_dma_config_sg_ll_desc - Configure the linked list descriptor
  266. * @chan: ZynqMP DMA channel pointer
  267. * @sdesc: Hw descriptor pointer
  268. * @src: Source buffer address
  269. * @dst: Destination buffer address
  270. * @len: Transfer length
  271. * @prev: Previous hw descriptor pointer
  272. */
  273. static void zynqmp_dma_config_sg_ll_desc(struct zynqmp_dma_chan *chan,
  274. struct zynqmp_dma_desc_ll *sdesc,
  275. dma_addr_t src, dma_addr_t dst, size_t len,
  276. struct zynqmp_dma_desc_ll *prev)
  277. {
  278. struct zynqmp_dma_desc_ll *ddesc = sdesc + 1;
  279. sdesc->size = ddesc->size = len;
  280. sdesc->addr = src;
  281. ddesc->addr = dst;
  282. sdesc->ctrl = ddesc->ctrl = ZYNQMP_DMA_DESC_CTRL_SIZE_256;
  283. if (chan->is_dmacoherent) {
  284. sdesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
  285. ddesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
  286. }
  287. if (prev) {
  288. dma_addr_t addr = chan->desc_pool_p +
  289. ((uintptr_t)sdesc - (uintptr_t)chan->desc_pool_v);
  290. ddesc = prev + 1;
  291. prev->nxtdscraddr = addr;
  292. ddesc->nxtdscraddr = addr + ZYNQMP_DMA_DESC_SIZE(chan);
  293. }
  294. }
  295. /**
  296. * zynqmp_dma_init - Initialize the channel
  297. * @chan: ZynqMP DMA channel pointer
  298. */
  299. static void zynqmp_dma_init(struct zynqmp_dma_chan *chan)
  300. {
  301. u32 val;
  302. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  303. val = readl(chan->regs + ZYNQMP_DMA_ISR);
  304. writel(val, chan->regs + ZYNQMP_DMA_ISR);
  305. if (chan->is_dmacoherent) {
  306. val = ZYNQMP_DMA_AXCOHRNT;
  307. val = (val & ~ZYNQMP_DMA_AXCACHE) |
  308. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AXCACHE_OFST);
  309. writel(val, chan->regs + ZYNQMP_DMA_DSCR_ATTR);
  310. }
  311. val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
  312. if (chan->is_dmacoherent) {
  313. val = (val & ~ZYNQMP_DMA_ARCACHE) |
  314. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_ARCACHE_OFST);
  315. val = (val & ~ZYNQMP_DMA_AWCACHE) |
  316. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AWCACHE_OFST);
  317. }
  318. writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
  319. /* Clearing the interrupt account rgisters */
  320. val = readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
  321. val = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  322. chan->idle = true;
  323. }
  324. /**
  325. * zynqmp_dma_tx_submit - Submit DMA transaction
  326. * @tx: Async transaction descriptor pointer
  327. *
  328. * Return: cookie value
  329. */
  330. static dma_cookie_t zynqmp_dma_tx_submit(struct dma_async_tx_descriptor *tx)
  331. {
  332. struct zynqmp_dma_chan *chan = to_chan(tx->chan);
  333. struct zynqmp_dma_desc_sw *desc, *new;
  334. dma_cookie_t cookie;
  335. new = tx_to_desc(tx);
  336. spin_lock_bh(&chan->lock);
  337. cookie = dma_cookie_assign(tx);
  338. if (!list_empty(&chan->pending_list)) {
  339. desc = list_last_entry(&chan->pending_list,
  340. struct zynqmp_dma_desc_sw, node);
  341. if (!list_empty(&desc->tx_list))
  342. desc = list_last_entry(&desc->tx_list,
  343. struct zynqmp_dma_desc_sw, node);
  344. desc->src_v->nxtdscraddr = new->src_p;
  345. desc->src_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
  346. desc->dst_v->nxtdscraddr = new->dst_p;
  347. desc->dst_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
  348. }
  349. list_add_tail(&new->node, &chan->pending_list);
  350. spin_unlock_bh(&chan->lock);
  351. return cookie;
  352. }
  353. /**
  354. * zynqmp_dma_get_descriptor - Get the sw descriptor from the pool
  355. * @chan: ZynqMP DMA channel pointer
  356. *
  357. * Return: The sw descriptor
  358. */
  359. static struct zynqmp_dma_desc_sw *
  360. zynqmp_dma_get_descriptor(struct zynqmp_dma_chan *chan)
  361. {
  362. struct zynqmp_dma_desc_sw *desc;
  363. spin_lock_bh(&chan->lock);
  364. desc = list_first_entry(&chan->free_list,
  365. struct zynqmp_dma_desc_sw, node);
  366. list_del(&desc->node);
  367. spin_unlock_bh(&chan->lock);
  368. INIT_LIST_HEAD(&desc->tx_list);
  369. /* Clear the src and dst descriptor memory */
  370. memset((void *)desc->src_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
  371. memset((void *)desc->dst_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
  372. return desc;
  373. }
  374. /**
  375. * zynqmp_dma_free_descriptor - Issue pending transactions
  376. * @chan: ZynqMP DMA channel pointer
  377. * @sdesc: Transaction descriptor pointer
  378. */
  379. static void zynqmp_dma_free_descriptor(struct zynqmp_dma_chan *chan,
  380. struct zynqmp_dma_desc_sw *sdesc)
  381. {
  382. struct zynqmp_dma_desc_sw *child, *next;
  383. chan->desc_free_cnt++;
  384. list_add_tail(&sdesc->node, &chan->free_list);
  385. list_for_each_entry_safe(child, next, &sdesc->tx_list, node) {
  386. chan->desc_free_cnt++;
  387. list_move_tail(&child->node, &chan->free_list);
  388. }
  389. }
  390. /**
  391. * zynqmp_dma_free_desc_list - Free descriptors list
  392. * @chan: ZynqMP DMA channel pointer
  393. * @list: List to parse and delete the descriptor
  394. */
  395. static void zynqmp_dma_free_desc_list(struct zynqmp_dma_chan *chan,
  396. struct list_head *list)
  397. {
  398. struct zynqmp_dma_desc_sw *desc, *next;
  399. list_for_each_entry_safe(desc, next, list, node)
  400. zynqmp_dma_free_descriptor(chan, desc);
  401. }
  402. /**
  403. * zynqmp_dma_alloc_chan_resources - Allocate channel resources
  404. * @dchan: DMA channel
  405. *
  406. * Return: Number of descriptors on success and failure value on error
  407. */
  408. static int zynqmp_dma_alloc_chan_resources(struct dma_chan *dchan)
  409. {
  410. struct zynqmp_dma_chan *chan = to_chan(dchan);
  411. struct zynqmp_dma_desc_sw *desc;
  412. int i;
  413. chan->sw_desc_pool = kzalloc(sizeof(*desc) * ZYNQMP_DMA_NUM_DESCS,
  414. GFP_KERNEL);
  415. if (!chan->sw_desc_pool)
  416. return -ENOMEM;
  417. chan->idle = true;
  418. chan->desc_free_cnt = ZYNQMP_DMA_NUM_DESCS;
  419. INIT_LIST_HEAD(&chan->free_list);
  420. for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
  421. desc = chan->sw_desc_pool + i;
  422. dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
  423. desc->async_tx.tx_submit = zynqmp_dma_tx_submit;
  424. list_add_tail(&desc->node, &chan->free_list);
  425. }
  426. chan->desc_pool_v = dma_zalloc_coherent(chan->dev,
  427. (2 * chan->desc_size * ZYNQMP_DMA_NUM_DESCS),
  428. &chan->desc_pool_p, GFP_KERNEL);
  429. if (!chan->desc_pool_v)
  430. return -ENOMEM;
  431. for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
  432. desc = chan->sw_desc_pool + i;
  433. desc->src_v = (struct zynqmp_dma_desc_ll *) (chan->desc_pool_v +
  434. (i * ZYNQMP_DMA_DESC_SIZE(chan) * 2));
  435. desc->dst_v = (struct zynqmp_dma_desc_ll *) (desc->src_v + 1);
  436. desc->src_p = chan->desc_pool_p +
  437. (i * ZYNQMP_DMA_DESC_SIZE(chan) * 2);
  438. desc->dst_p = desc->src_p + ZYNQMP_DMA_DESC_SIZE(chan);
  439. }
  440. return ZYNQMP_DMA_NUM_DESCS;
  441. }
  442. /**
  443. * zynqmp_dma_start - Start DMA channel
  444. * @chan: ZynqMP DMA channel pointer
  445. */
  446. static void zynqmp_dma_start(struct zynqmp_dma_chan *chan)
  447. {
  448. writel(ZYNQMP_DMA_INT_EN_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IER);
  449. chan->idle = false;
  450. writel(ZYNQMP_DMA_ENABLE, chan->regs + ZYNQMP_DMA_CTRL2);
  451. }
  452. /**
  453. * zynqmp_dma_handle_ovfl_int - Process the overflow interrupt
  454. * @chan: ZynqMP DMA channel pointer
  455. * @status: Interrupt status value
  456. */
  457. static void zynqmp_dma_handle_ovfl_int(struct zynqmp_dma_chan *chan, u32 status)
  458. {
  459. u32 val;
  460. if (status & ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
  461. val = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  462. if (status & ZYNQMP_DMA_IRQ_SRC_ACCT_ERR)
  463. val = readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
  464. }
  465. static void zynqmp_dma_config(struct zynqmp_dma_chan *chan)
  466. {
  467. u32 val;
  468. val = readl(chan->regs + ZYNQMP_DMA_CTRL0);
  469. val |= ZYNQMP_DMA_POINT_TYPE_SG;
  470. writel(val, chan->regs + ZYNQMP_DMA_CTRL0);
  471. val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
  472. val = (val & ~ZYNQMP_DMA_ARLEN) |
  473. (chan->src_burst_len << ZYNQMP_DMA_ARLEN_OFST);
  474. val = (val & ~ZYNQMP_DMA_AWLEN) |
  475. (chan->dst_burst_len << ZYNQMP_DMA_AWLEN_OFST);
  476. writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
  477. }
  478. /**
  479. * zynqmp_dma_device_config - Zynqmp dma device configuration
  480. * @dchan: DMA channel
  481. * @config: DMA device config
  482. */
  483. static int zynqmp_dma_device_config(struct dma_chan *dchan,
  484. struct dma_slave_config *config)
  485. {
  486. struct zynqmp_dma_chan *chan = to_chan(dchan);
  487. chan->src_burst_len = config->src_maxburst;
  488. chan->dst_burst_len = config->dst_maxburst;
  489. return 0;
  490. }
  491. /**
  492. * zynqmp_dma_start_transfer - Initiate the new transfer
  493. * @chan: ZynqMP DMA channel pointer
  494. */
  495. static void zynqmp_dma_start_transfer(struct zynqmp_dma_chan *chan)
  496. {
  497. struct zynqmp_dma_desc_sw *desc;
  498. if (!chan->idle)
  499. return;
  500. zynqmp_dma_config(chan);
  501. desc = list_first_entry_or_null(&chan->pending_list,
  502. struct zynqmp_dma_desc_sw, node);
  503. if (!desc)
  504. return;
  505. list_splice_tail_init(&chan->pending_list, &chan->active_list);
  506. zynqmp_dma_update_desc_to_ctrlr(chan, desc);
  507. zynqmp_dma_start(chan);
  508. }
  509. /**
  510. * zynqmp_dma_chan_desc_cleanup - Cleanup the completed descriptors
  511. * @chan: ZynqMP DMA channel
  512. */
  513. static void zynqmp_dma_chan_desc_cleanup(struct zynqmp_dma_chan *chan)
  514. {
  515. struct zynqmp_dma_desc_sw *desc, *next;
  516. list_for_each_entry_safe(desc, next, &chan->done_list, node) {
  517. dma_async_tx_callback callback;
  518. void *callback_param;
  519. list_del(&desc->node);
  520. callback = desc->async_tx.callback;
  521. callback_param = desc->async_tx.callback_param;
  522. if (callback) {
  523. spin_unlock(&chan->lock);
  524. callback(callback_param);
  525. spin_lock(&chan->lock);
  526. }
  527. /* Run any dependencies, then free the descriptor */
  528. zynqmp_dma_free_descriptor(chan, desc);
  529. }
  530. }
  531. /**
  532. * zynqmp_dma_complete_descriptor - Mark the active descriptor as complete
  533. * @chan: ZynqMP DMA channel pointer
  534. */
  535. static void zynqmp_dma_complete_descriptor(struct zynqmp_dma_chan *chan)
  536. {
  537. struct zynqmp_dma_desc_sw *desc;
  538. desc = list_first_entry_or_null(&chan->active_list,
  539. struct zynqmp_dma_desc_sw, node);
  540. if (!desc)
  541. return;
  542. list_del(&desc->node);
  543. dma_cookie_complete(&desc->async_tx);
  544. list_add_tail(&desc->node, &chan->done_list);
  545. }
  546. /**
  547. * zynqmp_dma_issue_pending - Issue pending transactions
  548. * @dchan: DMA channel pointer
  549. */
  550. static void zynqmp_dma_issue_pending(struct dma_chan *dchan)
  551. {
  552. struct zynqmp_dma_chan *chan = to_chan(dchan);
  553. spin_lock_bh(&chan->lock);
  554. zynqmp_dma_start_transfer(chan);
  555. spin_unlock_bh(&chan->lock);
  556. }
  557. /**
  558. * zynqmp_dma_free_descriptors - Free channel descriptors
  559. * @dchan: DMA channel pointer
  560. */
  561. static void zynqmp_dma_free_descriptors(struct zynqmp_dma_chan *chan)
  562. {
  563. zynqmp_dma_free_desc_list(chan, &chan->active_list);
  564. zynqmp_dma_free_desc_list(chan, &chan->pending_list);
  565. zynqmp_dma_free_desc_list(chan, &chan->done_list);
  566. }
  567. /**
  568. * zynqmp_dma_free_chan_resources - Free channel resources
  569. * @dchan: DMA channel pointer
  570. */
  571. static void zynqmp_dma_free_chan_resources(struct dma_chan *dchan)
  572. {
  573. struct zynqmp_dma_chan *chan = to_chan(dchan);
  574. spin_lock_bh(&chan->lock);
  575. zynqmp_dma_free_descriptors(chan);
  576. spin_unlock_bh(&chan->lock);
  577. dma_free_coherent(chan->dev,
  578. (2 * ZYNQMP_DMA_DESC_SIZE(chan) * ZYNQMP_DMA_NUM_DESCS),
  579. chan->desc_pool_v, chan->desc_pool_p);
  580. kfree(chan->sw_desc_pool);
  581. }
  582. /**
  583. * zynqmp_dma_reset - Reset the channel
  584. * @chan: ZynqMP DMA channel pointer
  585. */
  586. static void zynqmp_dma_reset(struct zynqmp_dma_chan *chan)
  587. {
  588. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  589. zynqmp_dma_complete_descriptor(chan);
  590. zynqmp_dma_chan_desc_cleanup(chan);
  591. zynqmp_dma_free_descriptors(chan);
  592. zynqmp_dma_init(chan);
  593. }
  594. /**
  595. * zynqmp_dma_irq_handler - ZynqMP DMA Interrupt handler
  596. * @irq: IRQ number
  597. * @data: Pointer to the ZynqMP DMA channel structure
  598. *
  599. * Return: IRQ_HANDLED/IRQ_NONE
  600. */
  601. static irqreturn_t zynqmp_dma_irq_handler(int irq, void *data)
  602. {
  603. struct zynqmp_dma_chan *chan = (struct zynqmp_dma_chan *)data;
  604. u32 isr, imr, status;
  605. irqreturn_t ret = IRQ_NONE;
  606. isr = readl(chan->regs + ZYNQMP_DMA_ISR);
  607. imr = readl(chan->regs + ZYNQMP_DMA_IMR);
  608. status = isr & ~imr;
  609. writel(isr, chan->regs + ZYNQMP_DMA_ISR);
  610. if (status & ZYNQMP_DMA_INT_DONE) {
  611. tasklet_schedule(&chan->tasklet);
  612. ret = IRQ_HANDLED;
  613. }
  614. if (status & ZYNQMP_DMA_DONE)
  615. chan->idle = true;
  616. if (status & ZYNQMP_DMA_INT_ERR) {
  617. chan->err = true;
  618. tasklet_schedule(&chan->tasklet);
  619. dev_err(chan->dev, "Channel %p has errors\n", chan);
  620. ret = IRQ_HANDLED;
  621. }
  622. if (status & ZYNQMP_DMA_INT_OVRFL) {
  623. zynqmp_dma_handle_ovfl_int(chan, status);
  624. dev_info(chan->dev, "Channel %p overflow interrupt\n", chan);
  625. ret = IRQ_HANDLED;
  626. }
  627. return ret;
  628. }
  629. /**
  630. * zynqmp_dma_do_tasklet - Schedule completion tasklet
  631. * @data: Pointer to the ZynqMP DMA channel structure
  632. */
  633. static void zynqmp_dma_do_tasklet(unsigned long data)
  634. {
  635. struct zynqmp_dma_chan *chan = (struct zynqmp_dma_chan *)data;
  636. u32 count;
  637. spin_lock(&chan->lock);
  638. if (chan->err) {
  639. zynqmp_dma_reset(chan);
  640. chan->err = false;
  641. goto unlock;
  642. }
  643. count = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  644. while (count) {
  645. zynqmp_dma_complete_descriptor(chan);
  646. zynqmp_dma_chan_desc_cleanup(chan);
  647. count--;
  648. }
  649. if (chan->idle)
  650. zynqmp_dma_start_transfer(chan);
  651. unlock:
  652. spin_unlock(&chan->lock);
  653. }
  654. /**
  655. * zynqmp_dma_device_terminate_all - Aborts all transfers on a channel
  656. * @dchan: DMA channel pointer
  657. *
  658. * Return: Always '0'
  659. */
  660. static int zynqmp_dma_device_terminate_all(struct dma_chan *dchan)
  661. {
  662. struct zynqmp_dma_chan *chan = to_chan(dchan);
  663. spin_lock_bh(&chan->lock);
  664. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  665. zynqmp_dma_free_descriptors(chan);
  666. spin_unlock_bh(&chan->lock);
  667. return 0;
  668. }
  669. /**
  670. * zynqmp_dma_prep_memcpy - prepare descriptors for memcpy transaction
  671. * @dchan: DMA channel
  672. * @dma_dst: Destination buffer address
  673. * @dma_src: Source buffer address
  674. * @len: Transfer length
  675. * @flags: transfer ack flags
  676. *
  677. * Return: Async transaction descriptor on success and NULL on failure
  678. */
  679. static struct dma_async_tx_descriptor *zynqmp_dma_prep_memcpy(
  680. struct dma_chan *dchan, dma_addr_t dma_dst,
  681. dma_addr_t dma_src, size_t len, ulong flags)
  682. {
  683. struct zynqmp_dma_chan *chan;
  684. struct zynqmp_dma_desc_sw *new, *first = NULL;
  685. void *desc = NULL, *prev = NULL;
  686. size_t copy;
  687. u32 desc_cnt;
  688. chan = to_chan(dchan);
  689. desc_cnt = DIV_ROUND_UP(len, ZYNQMP_DMA_MAX_TRANS_LEN);
  690. spin_lock_bh(&chan->lock);
  691. if (desc_cnt > chan->desc_free_cnt) {
  692. spin_unlock_bh(&chan->lock);
  693. dev_dbg(chan->dev, "chan %p descs are not available\n", chan);
  694. return NULL;
  695. }
  696. chan->desc_free_cnt = chan->desc_free_cnt - desc_cnt;
  697. spin_unlock_bh(&chan->lock);
  698. do {
  699. /* Allocate and populate the descriptor */
  700. new = zynqmp_dma_get_descriptor(chan);
  701. copy = min_t(size_t, len, ZYNQMP_DMA_MAX_TRANS_LEN);
  702. desc = (struct zynqmp_dma_desc_ll *)new->src_v;
  703. zynqmp_dma_config_sg_ll_desc(chan, desc, dma_src,
  704. dma_dst, copy, prev);
  705. prev = desc;
  706. len -= copy;
  707. dma_src += copy;
  708. dma_dst += copy;
  709. if (!first)
  710. first = new;
  711. else
  712. list_add_tail(&new->node, &first->tx_list);
  713. } while (len);
  714. zynqmp_dma_desc_config_eod(chan, desc);
  715. async_tx_ack(&first->async_tx);
  716. first->async_tx.flags = flags;
  717. return &first->async_tx;
  718. }
  719. /**
  720. * zynqmp_dma_chan_remove - Channel remove function
  721. * @chan: ZynqMP DMA channel pointer
  722. */
  723. static void zynqmp_dma_chan_remove(struct zynqmp_dma_chan *chan)
  724. {
  725. if (!chan)
  726. return;
  727. devm_free_irq(chan->zdev->dev, chan->irq, chan);
  728. tasklet_kill(&chan->tasklet);
  729. list_del(&chan->common.device_node);
  730. clk_disable_unprepare(chan->clk_apb);
  731. clk_disable_unprepare(chan->clk_main);
  732. }
  733. /**
  734. * zynqmp_dma_chan_probe - Per Channel Probing
  735. * @zdev: Driver specific device structure
  736. * @pdev: Pointer to the platform_device structure
  737. *
  738. * Return: '0' on success and failure value on error
  739. */
  740. static int zynqmp_dma_chan_probe(struct zynqmp_dma_device *zdev,
  741. struct platform_device *pdev)
  742. {
  743. struct zynqmp_dma_chan *chan;
  744. struct resource *res;
  745. struct device_node *node = pdev->dev.of_node;
  746. int err;
  747. chan = devm_kzalloc(zdev->dev, sizeof(*chan), GFP_KERNEL);
  748. if (!chan)
  749. return -ENOMEM;
  750. chan->dev = zdev->dev;
  751. chan->zdev = zdev;
  752. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  753. chan->regs = devm_ioremap_resource(&pdev->dev, res);
  754. if (IS_ERR(chan->regs))
  755. return PTR_ERR(chan->regs);
  756. chan->bus_width = ZYNQMP_DMA_BUS_WIDTH_64;
  757. chan->dst_burst_len = ZYNQMP_DMA_AWLEN_RST_VAL;
  758. chan->src_burst_len = ZYNQMP_DMA_ARLEN_RST_VAL;
  759. err = of_property_read_u32(node, "xlnx,bus-width", &chan->bus_width);
  760. if (err < 0) {
  761. dev_err(&pdev->dev, "missing xlnx,bus-width property\n");
  762. return err;
  763. }
  764. if (chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_64 &&
  765. chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_128) {
  766. dev_err(zdev->dev, "invalid bus-width value");
  767. return -EINVAL;
  768. }
  769. chan->is_dmacoherent = of_property_read_bool(node, "dma-coherent");
  770. zdev->chan = chan;
  771. tasklet_init(&chan->tasklet, zynqmp_dma_do_tasklet, (ulong)chan);
  772. spin_lock_init(&chan->lock);
  773. INIT_LIST_HEAD(&chan->active_list);
  774. INIT_LIST_HEAD(&chan->pending_list);
  775. INIT_LIST_HEAD(&chan->done_list);
  776. INIT_LIST_HEAD(&chan->free_list);
  777. dma_cookie_init(&chan->common);
  778. chan->common.device = &zdev->common;
  779. list_add_tail(&chan->common.device_node, &zdev->common.channels);
  780. zynqmp_dma_init(chan);
  781. chan->irq = platform_get_irq(pdev, 0);
  782. if (chan->irq < 0)
  783. return -ENXIO;
  784. err = devm_request_irq(&pdev->dev, chan->irq, zynqmp_dma_irq_handler, 0,
  785. "zynqmp-dma", chan);
  786. if (err)
  787. return err;
  788. chan->clk_main = devm_clk_get(&pdev->dev, "clk_main");
  789. if (IS_ERR(chan->clk_main)) {
  790. dev_err(&pdev->dev, "main clock not found.\n");
  791. return PTR_ERR(chan->clk_main);
  792. }
  793. chan->clk_apb = devm_clk_get(&pdev->dev, "clk_apb");
  794. if (IS_ERR(chan->clk_apb)) {
  795. dev_err(&pdev->dev, "apb clock not found.\n");
  796. return PTR_ERR(chan->clk_apb);
  797. }
  798. err = clk_prepare_enable(chan->clk_main);
  799. if (err) {
  800. dev_err(&pdev->dev, "Unable to enable main clock.\n");
  801. return err;
  802. }
  803. err = clk_prepare_enable(chan->clk_apb);
  804. if (err) {
  805. clk_disable_unprepare(chan->clk_main);
  806. dev_err(&pdev->dev, "Unable to enable apb clock.\n");
  807. return err;
  808. }
  809. chan->desc_size = sizeof(struct zynqmp_dma_desc_ll);
  810. chan->idle = true;
  811. return 0;
  812. }
  813. /**
  814. * of_zynqmp_dma_xlate - Translation function
  815. * @dma_spec: Pointer to DMA specifier as found in the device tree
  816. * @ofdma: Pointer to DMA controller data
  817. *
  818. * Return: DMA channel pointer on success and NULL on error
  819. */
  820. static struct dma_chan *of_zynqmp_dma_xlate(struct of_phandle_args *dma_spec,
  821. struct of_dma *ofdma)
  822. {
  823. struct zynqmp_dma_device *zdev = ofdma->of_dma_data;
  824. return dma_get_slave_channel(&zdev->chan->common);
  825. }
  826. /**
  827. * zynqmp_dma_probe - Driver probe function
  828. * @pdev: Pointer to the platform_device structure
  829. *
  830. * Return: '0' on success and failure value on error
  831. */
  832. static int zynqmp_dma_probe(struct platform_device *pdev)
  833. {
  834. struct zynqmp_dma_device *zdev;
  835. struct dma_device *p;
  836. int ret;
  837. zdev = devm_kzalloc(&pdev->dev, sizeof(*zdev), GFP_KERNEL);
  838. if (!zdev)
  839. return -ENOMEM;
  840. zdev->dev = &pdev->dev;
  841. INIT_LIST_HEAD(&zdev->common.channels);
  842. dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
  843. dma_cap_set(DMA_MEMCPY, zdev->common.cap_mask);
  844. p = &zdev->common;
  845. p->device_prep_dma_memcpy = zynqmp_dma_prep_memcpy;
  846. p->device_terminate_all = zynqmp_dma_device_terminate_all;
  847. p->device_issue_pending = zynqmp_dma_issue_pending;
  848. p->device_alloc_chan_resources = zynqmp_dma_alloc_chan_resources;
  849. p->device_free_chan_resources = zynqmp_dma_free_chan_resources;
  850. p->device_tx_status = dma_cookie_status;
  851. p->device_config = zynqmp_dma_device_config;
  852. p->dev = &pdev->dev;
  853. platform_set_drvdata(pdev, zdev);
  854. ret = zynqmp_dma_chan_probe(zdev, pdev);
  855. if (ret) {
  856. dev_err(&pdev->dev, "Probing channel failed\n");
  857. goto free_chan_resources;
  858. }
  859. p->dst_addr_widths = BIT(zdev->chan->bus_width / 8);
  860. p->src_addr_widths = BIT(zdev->chan->bus_width / 8);
  861. dma_async_device_register(&zdev->common);
  862. ret = of_dma_controller_register(pdev->dev.of_node,
  863. of_zynqmp_dma_xlate, zdev);
  864. if (ret) {
  865. dev_err(&pdev->dev, "Unable to register DMA to DT\n");
  866. dma_async_device_unregister(&zdev->common);
  867. goto free_chan_resources;
  868. }
  869. dev_info(&pdev->dev, "ZynqMP DMA driver Probe success\n");
  870. return 0;
  871. free_chan_resources:
  872. zynqmp_dma_chan_remove(zdev->chan);
  873. return ret;
  874. }
  875. /**
  876. * zynqmp_dma_remove - Driver remove function
  877. * @pdev: Pointer to the platform_device structure
  878. *
  879. * Return: Always '0'
  880. */
  881. static int zynqmp_dma_remove(struct platform_device *pdev)
  882. {
  883. struct zynqmp_dma_device *zdev = platform_get_drvdata(pdev);
  884. of_dma_controller_free(pdev->dev.of_node);
  885. dma_async_device_unregister(&zdev->common);
  886. zynqmp_dma_chan_remove(zdev->chan);
  887. return 0;
  888. }
  889. static const struct of_device_id zynqmp_dma_of_match[] = {
  890. { .compatible = "xlnx,zynqmp-dma-1.0", },
  891. {}
  892. };
  893. MODULE_DEVICE_TABLE(of, zynqmp_dma_of_match);
  894. static struct platform_driver zynqmp_dma_driver = {
  895. .driver = {
  896. .name = "xilinx-zynqmp-dma",
  897. .of_match_table = zynqmp_dma_of_match,
  898. },
  899. .probe = zynqmp_dma_probe,
  900. .remove = zynqmp_dma_remove,
  901. };
  902. module_platform_driver(zynqmp_dma_driver);
  903. MODULE_LICENSE("GPL");
  904. MODULE_AUTHOR("Xilinx, Inc.");
  905. MODULE_DESCRIPTION("Xilinx ZynqMP DMA driver");