omap-sham.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/hmac.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  89. /* mostly device flags */
  90. #define FLAGS_BUSY 0
  91. #define FLAGS_FINAL 1
  92. #define FLAGS_DMA_ACTIVE 2
  93. #define FLAGS_OUTPUT_READY 3
  94. #define FLAGS_INIT 4
  95. #define FLAGS_CPU 5
  96. #define FLAGS_DMA_READY 6
  97. #define FLAGS_AUTO_XOR 7
  98. #define FLAGS_BE32_SHA1 8
  99. #define FLAGS_SGS_COPIED 9
  100. #define FLAGS_SGS_ALLOCED 10
  101. /* context flags */
  102. #define FLAGS_FINUP 16
  103. #define FLAGS_MODE_SHIFT 18
  104. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  111. #define FLAGS_HMAC 21
  112. #define FLAGS_ERROR 22
  113. #define OP_UPDATE 1
  114. #define OP_FINAL 2
  115. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  116. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  117. #define BUFLEN SHA512_BLOCK_SIZE
  118. #define OMAP_SHA_DMA_THRESHOLD 256
  119. struct omap_sham_dev;
  120. struct omap_sham_reqctx {
  121. struct omap_sham_dev *dd;
  122. unsigned long flags;
  123. unsigned long op;
  124. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  125. size_t digcnt;
  126. size_t bufcnt;
  127. size_t buflen;
  128. /* walk state */
  129. struct scatterlist *sg;
  130. struct scatterlist sgl[2];
  131. int offset; /* offset in current sg */
  132. int sg_len;
  133. unsigned int total; /* total request */
  134. u8 buffer[0] OMAP_ALIGNED;
  135. };
  136. struct omap_sham_hmac_ctx {
  137. struct crypto_shash *shash;
  138. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  140. };
  141. struct omap_sham_ctx {
  142. struct omap_sham_dev *dd;
  143. unsigned long flags;
  144. /* fallback stuff */
  145. struct crypto_shash *fallback;
  146. struct omap_sham_hmac_ctx base[0];
  147. };
  148. #define OMAP_SHAM_QUEUE_LENGTH 10
  149. struct omap_sham_algs_info {
  150. struct ahash_alg *algs_list;
  151. unsigned int size;
  152. unsigned int registered;
  153. };
  154. struct omap_sham_pdata {
  155. struct omap_sham_algs_info *algs_info;
  156. unsigned int algs_info_size;
  157. unsigned long flags;
  158. int digest_size;
  159. void (*copy_hash)(struct ahash_request *req, int out);
  160. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  161. int final, int dma);
  162. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  163. int (*poll_irq)(struct omap_sham_dev *dd);
  164. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  165. u32 odigest_ofs;
  166. u32 idigest_ofs;
  167. u32 din_ofs;
  168. u32 digcnt_ofs;
  169. u32 rev_ofs;
  170. u32 mask_ofs;
  171. u32 sysstatus_ofs;
  172. u32 mode_ofs;
  173. u32 length_ofs;
  174. u32 major_mask;
  175. u32 major_shift;
  176. u32 minor_mask;
  177. u32 minor_shift;
  178. };
  179. struct omap_sham_dev {
  180. struct list_head list;
  181. unsigned long phys_base;
  182. struct device *dev;
  183. void __iomem *io_base;
  184. int irq;
  185. spinlock_t lock;
  186. int err;
  187. struct dma_chan *dma_lch;
  188. struct tasklet_struct done_task;
  189. u8 polling_mode;
  190. u8 xmit_buf[BUFLEN] OMAP_ALIGNED;
  191. unsigned long flags;
  192. struct crypto_queue queue;
  193. struct ahash_request *req;
  194. const struct omap_sham_pdata *pdata;
  195. };
  196. struct omap_sham_drv {
  197. struct list_head dev_list;
  198. spinlock_t lock;
  199. unsigned long flags;
  200. };
  201. static struct omap_sham_drv sham = {
  202. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  203. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  204. };
  205. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  206. {
  207. return __raw_readl(dd->io_base + offset);
  208. }
  209. static inline void omap_sham_write(struct omap_sham_dev *dd,
  210. u32 offset, u32 value)
  211. {
  212. __raw_writel(value, dd->io_base + offset);
  213. }
  214. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  215. u32 value, u32 mask)
  216. {
  217. u32 val;
  218. val = omap_sham_read(dd, address);
  219. val &= ~mask;
  220. val |= value;
  221. omap_sham_write(dd, address, val);
  222. }
  223. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  224. {
  225. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  226. while (!(omap_sham_read(dd, offset) & bit)) {
  227. if (time_is_before_jiffies(timeout))
  228. return -ETIMEDOUT;
  229. }
  230. return 0;
  231. }
  232. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  233. {
  234. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  235. struct omap_sham_dev *dd = ctx->dd;
  236. u32 *hash = (u32 *)ctx->digest;
  237. int i;
  238. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  239. if (out)
  240. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  241. else
  242. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  243. }
  244. }
  245. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  246. {
  247. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  248. struct omap_sham_dev *dd = ctx->dd;
  249. int i;
  250. if (ctx->flags & BIT(FLAGS_HMAC)) {
  251. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  252. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  253. struct omap_sham_hmac_ctx *bctx = tctx->base;
  254. u32 *opad = (u32 *)bctx->opad;
  255. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  256. if (out)
  257. opad[i] = omap_sham_read(dd,
  258. SHA_REG_ODIGEST(dd, i));
  259. else
  260. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  261. opad[i]);
  262. }
  263. }
  264. omap_sham_copy_hash_omap2(req, out);
  265. }
  266. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  267. {
  268. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  269. u32 *in = (u32 *)ctx->digest;
  270. u32 *hash = (u32 *)req->result;
  271. int i, d, big_endian = 0;
  272. if (!hash)
  273. return;
  274. switch (ctx->flags & FLAGS_MODE_MASK) {
  275. case FLAGS_MODE_MD5:
  276. d = MD5_DIGEST_SIZE / sizeof(u32);
  277. break;
  278. case FLAGS_MODE_SHA1:
  279. /* OMAP2 SHA1 is big endian */
  280. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  281. big_endian = 1;
  282. d = SHA1_DIGEST_SIZE / sizeof(u32);
  283. break;
  284. case FLAGS_MODE_SHA224:
  285. d = SHA224_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA256:
  288. d = SHA256_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA384:
  291. d = SHA384_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. case FLAGS_MODE_SHA512:
  294. d = SHA512_DIGEST_SIZE / sizeof(u32);
  295. break;
  296. default:
  297. d = 0;
  298. }
  299. if (big_endian)
  300. for (i = 0; i < d; i++)
  301. hash[i] = be32_to_cpu(in[i]);
  302. else
  303. for (i = 0; i < d; i++)
  304. hash[i] = le32_to_cpu(in[i]);
  305. }
  306. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  307. {
  308. int err;
  309. err = pm_runtime_get_sync(dd->dev);
  310. if (err < 0) {
  311. dev_err(dd->dev, "failed to get sync: %d\n", err);
  312. return err;
  313. }
  314. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  315. set_bit(FLAGS_INIT, &dd->flags);
  316. dd->err = 0;
  317. }
  318. return 0;
  319. }
  320. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  321. int final, int dma)
  322. {
  323. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  324. u32 val = length << 5, mask;
  325. if (likely(ctx->digcnt))
  326. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  327. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  328. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  329. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  330. /*
  331. * Setting ALGO_CONST only for the first iteration
  332. * and CLOSE_HASH only for the last one.
  333. */
  334. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  335. val |= SHA_REG_CTRL_ALGO;
  336. if (!ctx->digcnt)
  337. val |= SHA_REG_CTRL_ALGO_CONST;
  338. if (final)
  339. val |= SHA_REG_CTRL_CLOSE_HASH;
  340. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  341. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  342. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  343. }
  344. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  345. {
  346. }
  347. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  348. {
  349. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  350. }
  351. static int get_block_size(struct omap_sham_reqctx *ctx)
  352. {
  353. int d;
  354. switch (ctx->flags & FLAGS_MODE_MASK) {
  355. case FLAGS_MODE_MD5:
  356. case FLAGS_MODE_SHA1:
  357. d = SHA1_BLOCK_SIZE;
  358. break;
  359. case FLAGS_MODE_SHA224:
  360. case FLAGS_MODE_SHA256:
  361. d = SHA256_BLOCK_SIZE;
  362. break;
  363. case FLAGS_MODE_SHA384:
  364. case FLAGS_MODE_SHA512:
  365. d = SHA512_BLOCK_SIZE;
  366. break;
  367. default:
  368. d = 0;
  369. }
  370. return d;
  371. }
  372. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  373. u32 *value, int count)
  374. {
  375. for (; count--; value++, offset += 4)
  376. omap_sham_write(dd, offset, *value);
  377. }
  378. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  379. int final, int dma)
  380. {
  381. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  382. u32 val, mask;
  383. /*
  384. * Setting ALGO_CONST only for the first iteration and
  385. * CLOSE_HASH only for the last one. Note that flags mode bits
  386. * correspond to algorithm encoding in mode register.
  387. */
  388. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  389. if (!ctx->digcnt) {
  390. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  391. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  392. struct omap_sham_hmac_ctx *bctx = tctx->base;
  393. int bs, nr_dr;
  394. val |= SHA_REG_MODE_ALGO_CONSTANT;
  395. if (ctx->flags & BIT(FLAGS_HMAC)) {
  396. bs = get_block_size(ctx);
  397. nr_dr = bs / (2 * sizeof(u32));
  398. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  399. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  400. (u32 *)bctx->ipad, nr_dr);
  401. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  402. (u32 *)bctx->ipad + nr_dr, nr_dr);
  403. ctx->digcnt += bs;
  404. }
  405. }
  406. if (final) {
  407. val |= SHA_REG_MODE_CLOSE_HASH;
  408. if (ctx->flags & BIT(FLAGS_HMAC))
  409. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  410. }
  411. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  412. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  413. SHA_REG_MODE_HMAC_KEY_PROC;
  414. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  415. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  416. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  417. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  418. SHA_REG_MASK_IT_EN |
  419. (dma ? SHA_REG_MASK_DMA_EN : 0),
  420. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  421. }
  422. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  423. {
  424. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  425. }
  426. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  427. {
  428. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  429. SHA_REG_IRQSTATUS_INPUT_RDY);
  430. }
  431. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
  432. int final)
  433. {
  434. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  435. int count, len32, bs32, offset = 0;
  436. const u32 *buffer;
  437. int mlen;
  438. struct sg_mapping_iter mi;
  439. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  440. ctx->digcnt, length, final);
  441. dd->pdata->write_ctrl(dd, length, final, 0);
  442. dd->pdata->trigger(dd, length);
  443. /* should be non-zero before next lines to disable clocks later */
  444. ctx->digcnt += length;
  445. ctx->total -= length;
  446. if (final)
  447. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  448. set_bit(FLAGS_CPU, &dd->flags);
  449. len32 = DIV_ROUND_UP(length, sizeof(u32));
  450. bs32 = get_block_size(ctx) / sizeof(u32);
  451. sg_miter_start(&mi, ctx->sg, ctx->sg_len,
  452. SG_MITER_FROM_SG | SG_MITER_ATOMIC);
  453. mlen = 0;
  454. while (len32) {
  455. if (dd->pdata->poll_irq(dd))
  456. return -ETIMEDOUT;
  457. for (count = 0; count < min(len32, bs32); count++, offset++) {
  458. if (!mlen) {
  459. sg_miter_next(&mi);
  460. mlen = mi.length;
  461. if (!mlen) {
  462. pr_err("sg miter failure.\n");
  463. return -EINVAL;
  464. }
  465. offset = 0;
  466. buffer = mi.addr;
  467. }
  468. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  469. buffer[offset]);
  470. mlen -= 4;
  471. }
  472. len32 -= min(len32, bs32);
  473. }
  474. sg_miter_stop(&mi);
  475. return -EINPROGRESS;
  476. }
  477. static void omap_sham_dma_callback(void *param)
  478. {
  479. struct omap_sham_dev *dd = param;
  480. set_bit(FLAGS_DMA_READY, &dd->flags);
  481. tasklet_schedule(&dd->done_task);
  482. }
  483. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
  484. int final)
  485. {
  486. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  487. struct dma_async_tx_descriptor *tx;
  488. struct dma_slave_config cfg;
  489. int ret;
  490. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  491. ctx->digcnt, length, final);
  492. if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
  493. dev_err(dd->dev, "dma_map_sg error\n");
  494. return -EINVAL;
  495. }
  496. memset(&cfg, 0, sizeof(cfg));
  497. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  498. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  499. cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
  500. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  501. if (ret) {
  502. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  503. return ret;
  504. }
  505. tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
  506. DMA_MEM_TO_DEV,
  507. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  508. if (!tx) {
  509. dev_err(dd->dev, "prep_slave_sg failed\n");
  510. return -EINVAL;
  511. }
  512. tx->callback = omap_sham_dma_callback;
  513. tx->callback_param = dd;
  514. dd->pdata->write_ctrl(dd, length, final, 1);
  515. ctx->digcnt += length;
  516. ctx->total -= length;
  517. if (final)
  518. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  519. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  520. dmaengine_submit(tx);
  521. dma_async_issue_pending(dd->dma_lch);
  522. dd->pdata->trigger(dd, length);
  523. return -EINPROGRESS;
  524. }
  525. static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
  526. struct scatterlist *sg, int bs, int new_len)
  527. {
  528. int n = sg_nents(sg);
  529. struct scatterlist *tmp;
  530. int offset = ctx->offset;
  531. if (ctx->bufcnt)
  532. n++;
  533. ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
  534. if (!ctx->sg)
  535. return -ENOMEM;
  536. sg_init_table(ctx->sg, n);
  537. tmp = ctx->sg;
  538. ctx->sg_len = 0;
  539. if (ctx->bufcnt) {
  540. sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
  541. tmp = sg_next(tmp);
  542. ctx->sg_len++;
  543. }
  544. while (sg && new_len) {
  545. int len = sg->length - offset;
  546. if (offset) {
  547. offset -= sg->length;
  548. if (offset < 0)
  549. offset = 0;
  550. }
  551. if (new_len < len)
  552. len = new_len;
  553. if (len > 0) {
  554. new_len -= len;
  555. sg_set_page(tmp, sg_page(sg), len, sg->offset);
  556. if (new_len <= 0)
  557. sg_mark_end(tmp);
  558. tmp = sg_next(tmp);
  559. ctx->sg_len++;
  560. }
  561. sg = sg_next(sg);
  562. }
  563. set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
  564. ctx->bufcnt = 0;
  565. return 0;
  566. }
  567. static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
  568. struct scatterlist *sg, int bs, int new_len)
  569. {
  570. int pages;
  571. void *buf;
  572. int len;
  573. len = new_len + ctx->bufcnt;
  574. pages = get_order(ctx->total);
  575. buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
  576. if (!buf) {
  577. pr_err("Couldn't allocate pages for unaligned cases.\n");
  578. return -ENOMEM;
  579. }
  580. if (ctx->bufcnt)
  581. memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
  582. scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
  583. ctx->total - ctx->bufcnt, 0);
  584. sg_init_table(ctx->sgl, 1);
  585. sg_set_buf(ctx->sgl, buf, len);
  586. ctx->sg = ctx->sgl;
  587. set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
  588. ctx->sg_len = 1;
  589. ctx->bufcnt = 0;
  590. ctx->offset = 0;
  591. return 0;
  592. }
  593. static int omap_sham_align_sgs(struct scatterlist *sg,
  594. int nbytes, int bs, bool final,
  595. struct omap_sham_reqctx *rctx)
  596. {
  597. int n = 0;
  598. bool aligned = true;
  599. bool list_ok = true;
  600. struct scatterlist *sg_tmp = sg;
  601. int new_len;
  602. int offset = rctx->offset;
  603. if (!sg || !sg->length || !nbytes)
  604. return 0;
  605. new_len = nbytes;
  606. if (offset)
  607. list_ok = false;
  608. if (final)
  609. new_len = DIV_ROUND_UP(new_len, bs) * bs;
  610. else
  611. new_len = (new_len - 1) / bs * bs;
  612. if (nbytes != new_len)
  613. list_ok = false;
  614. while (nbytes > 0 && sg_tmp) {
  615. n++;
  616. if (offset < sg_tmp->length) {
  617. if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
  618. aligned = false;
  619. break;
  620. }
  621. if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
  622. aligned = false;
  623. break;
  624. }
  625. }
  626. if (offset) {
  627. offset -= sg_tmp->length;
  628. if (offset < 0) {
  629. nbytes += offset;
  630. offset = 0;
  631. }
  632. } else {
  633. nbytes -= sg_tmp->length;
  634. }
  635. sg_tmp = sg_next(sg_tmp);
  636. if (nbytes < 0) {
  637. list_ok = false;
  638. break;
  639. }
  640. }
  641. if (!aligned)
  642. return omap_sham_copy_sgs(rctx, sg, bs, new_len);
  643. else if (!list_ok)
  644. return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
  645. rctx->sg_len = n;
  646. rctx->sg = sg;
  647. return 0;
  648. }
  649. static int omap_sham_prepare_request(struct ahash_request *req, bool update)
  650. {
  651. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  652. int bs;
  653. int ret;
  654. int nbytes;
  655. bool final = rctx->flags & BIT(FLAGS_FINUP);
  656. int xmit_len, hash_later;
  657. if (!req)
  658. return 0;
  659. bs = get_block_size(rctx);
  660. if (update)
  661. nbytes = req->nbytes;
  662. else
  663. nbytes = 0;
  664. rctx->total = nbytes + rctx->bufcnt;
  665. if (!rctx->total)
  666. return 0;
  667. if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
  668. int len = bs - rctx->bufcnt % bs;
  669. if (len > nbytes)
  670. len = nbytes;
  671. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
  672. 0, len, 0);
  673. rctx->bufcnt += len;
  674. nbytes -= len;
  675. rctx->offset = len;
  676. }
  677. if (rctx->bufcnt)
  678. memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
  679. ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
  680. if (ret)
  681. return ret;
  682. xmit_len = rctx->total;
  683. if (!IS_ALIGNED(xmit_len, bs)) {
  684. if (final)
  685. xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
  686. else
  687. xmit_len = xmit_len / bs * bs;
  688. } else if (!final) {
  689. xmit_len -= bs;
  690. }
  691. hash_later = rctx->total - xmit_len;
  692. if (hash_later < 0)
  693. hash_later = 0;
  694. if (rctx->bufcnt && nbytes) {
  695. /* have data from previous operation and current */
  696. sg_init_table(rctx->sgl, 2);
  697. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
  698. sg_chain(rctx->sgl, 2, req->src);
  699. rctx->sg = rctx->sgl;
  700. rctx->sg_len++;
  701. } else if (rctx->bufcnt) {
  702. /* have buffered data only */
  703. sg_init_table(rctx->sgl, 1);
  704. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
  705. rctx->sg = rctx->sgl;
  706. rctx->sg_len = 1;
  707. }
  708. if (hash_later) {
  709. int offset = 0;
  710. if (hash_later > req->nbytes) {
  711. memcpy(rctx->buffer, rctx->buffer + xmit_len,
  712. hash_later - req->nbytes);
  713. offset = hash_later - req->nbytes;
  714. }
  715. if (req->nbytes) {
  716. scatterwalk_map_and_copy(rctx->buffer + offset,
  717. req->src,
  718. offset + req->nbytes -
  719. hash_later, hash_later, 0);
  720. }
  721. rctx->bufcnt = hash_later;
  722. } else {
  723. rctx->bufcnt = 0;
  724. }
  725. if (!final)
  726. rctx->total = xmit_len;
  727. return 0;
  728. }
  729. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  730. {
  731. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  732. dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
  733. clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  734. return 0;
  735. }
  736. static int omap_sham_init(struct ahash_request *req)
  737. {
  738. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  739. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  740. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  741. struct omap_sham_dev *dd = NULL, *tmp;
  742. int bs = 0;
  743. spin_lock_bh(&sham.lock);
  744. if (!tctx->dd) {
  745. list_for_each_entry(tmp, &sham.dev_list, list) {
  746. dd = tmp;
  747. break;
  748. }
  749. tctx->dd = dd;
  750. } else {
  751. dd = tctx->dd;
  752. }
  753. spin_unlock_bh(&sham.lock);
  754. ctx->dd = dd;
  755. ctx->flags = 0;
  756. dev_dbg(dd->dev, "init: digest size: %d\n",
  757. crypto_ahash_digestsize(tfm));
  758. switch (crypto_ahash_digestsize(tfm)) {
  759. case MD5_DIGEST_SIZE:
  760. ctx->flags |= FLAGS_MODE_MD5;
  761. bs = SHA1_BLOCK_SIZE;
  762. break;
  763. case SHA1_DIGEST_SIZE:
  764. ctx->flags |= FLAGS_MODE_SHA1;
  765. bs = SHA1_BLOCK_SIZE;
  766. break;
  767. case SHA224_DIGEST_SIZE:
  768. ctx->flags |= FLAGS_MODE_SHA224;
  769. bs = SHA224_BLOCK_SIZE;
  770. break;
  771. case SHA256_DIGEST_SIZE:
  772. ctx->flags |= FLAGS_MODE_SHA256;
  773. bs = SHA256_BLOCK_SIZE;
  774. break;
  775. case SHA384_DIGEST_SIZE:
  776. ctx->flags |= FLAGS_MODE_SHA384;
  777. bs = SHA384_BLOCK_SIZE;
  778. break;
  779. case SHA512_DIGEST_SIZE:
  780. ctx->flags |= FLAGS_MODE_SHA512;
  781. bs = SHA512_BLOCK_SIZE;
  782. break;
  783. }
  784. ctx->bufcnt = 0;
  785. ctx->digcnt = 0;
  786. ctx->total = 0;
  787. ctx->offset = 0;
  788. ctx->buflen = BUFLEN;
  789. if (tctx->flags & BIT(FLAGS_HMAC)) {
  790. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  791. struct omap_sham_hmac_ctx *bctx = tctx->base;
  792. memcpy(ctx->buffer, bctx->ipad, bs);
  793. ctx->bufcnt = bs;
  794. }
  795. ctx->flags |= BIT(FLAGS_HMAC);
  796. }
  797. return 0;
  798. }
  799. static int omap_sham_update_req(struct omap_sham_dev *dd)
  800. {
  801. struct ahash_request *req = dd->req;
  802. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  803. int err;
  804. bool final = ctx->flags & BIT(FLAGS_FINUP);
  805. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  806. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  807. if (ctx->total < get_block_size(ctx) ||
  808. ctx->total < OMAP_SHA_DMA_THRESHOLD)
  809. ctx->flags |= BIT(FLAGS_CPU);
  810. if (ctx->flags & BIT(FLAGS_CPU))
  811. err = omap_sham_xmit_cpu(dd, ctx->total, final);
  812. else
  813. err = omap_sham_xmit_dma(dd, ctx->total, final);
  814. /* wait for dma completion before can take more data */
  815. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  816. return err;
  817. }
  818. static int omap_sham_final_req(struct omap_sham_dev *dd)
  819. {
  820. struct ahash_request *req = dd->req;
  821. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  822. int err = 0, use_dma = 1;
  823. if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
  824. /*
  825. * faster to handle last block with cpu or
  826. * use cpu when dma is not present.
  827. */
  828. use_dma = 0;
  829. if (use_dma)
  830. err = omap_sham_xmit_dma(dd, ctx->total, 1);
  831. else
  832. err = omap_sham_xmit_cpu(dd, ctx->total, 1);
  833. ctx->bufcnt = 0;
  834. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  835. return err;
  836. }
  837. static int omap_sham_finish_hmac(struct ahash_request *req)
  838. {
  839. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  840. struct omap_sham_hmac_ctx *bctx = tctx->base;
  841. int bs = crypto_shash_blocksize(bctx->shash);
  842. int ds = crypto_shash_digestsize(bctx->shash);
  843. SHASH_DESC_ON_STACK(shash, bctx->shash);
  844. shash->tfm = bctx->shash;
  845. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  846. return crypto_shash_init(shash) ?:
  847. crypto_shash_update(shash, bctx->opad, bs) ?:
  848. crypto_shash_finup(shash, req->result, ds, req->result);
  849. }
  850. static int omap_sham_finish(struct ahash_request *req)
  851. {
  852. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  853. struct omap_sham_dev *dd = ctx->dd;
  854. int err = 0;
  855. if (ctx->digcnt) {
  856. omap_sham_copy_ready_hash(req);
  857. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  858. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  859. err = omap_sham_finish_hmac(req);
  860. }
  861. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  862. return err;
  863. }
  864. static void omap_sham_finish_req(struct ahash_request *req, int err)
  865. {
  866. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  867. struct omap_sham_dev *dd = ctx->dd;
  868. if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
  869. free_pages((unsigned long)sg_virt(ctx->sg),
  870. get_order(ctx->sg->length));
  871. if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
  872. kfree(ctx->sg);
  873. ctx->sg = NULL;
  874. dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
  875. if (!err) {
  876. dd->pdata->copy_hash(req, 1);
  877. if (test_bit(FLAGS_FINAL, &dd->flags))
  878. err = omap_sham_finish(req);
  879. } else {
  880. ctx->flags |= BIT(FLAGS_ERROR);
  881. }
  882. /* atomic operation is not needed here */
  883. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  884. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  885. pm_runtime_mark_last_busy(dd->dev);
  886. pm_runtime_put_autosuspend(dd->dev);
  887. if (req->base.complete)
  888. req->base.complete(&req->base, err);
  889. }
  890. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  891. struct ahash_request *req)
  892. {
  893. struct crypto_async_request *async_req, *backlog;
  894. struct omap_sham_reqctx *ctx;
  895. unsigned long flags;
  896. int err = 0, ret = 0;
  897. retry:
  898. spin_lock_irqsave(&dd->lock, flags);
  899. if (req)
  900. ret = ahash_enqueue_request(&dd->queue, req);
  901. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  902. spin_unlock_irqrestore(&dd->lock, flags);
  903. return ret;
  904. }
  905. backlog = crypto_get_backlog(&dd->queue);
  906. async_req = crypto_dequeue_request(&dd->queue);
  907. if (async_req)
  908. set_bit(FLAGS_BUSY, &dd->flags);
  909. spin_unlock_irqrestore(&dd->lock, flags);
  910. if (!async_req)
  911. return ret;
  912. if (backlog)
  913. backlog->complete(backlog, -EINPROGRESS);
  914. req = ahash_request_cast(async_req);
  915. dd->req = req;
  916. ctx = ahash_request_ctx(req);
  917. err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  918. if (err || !ctx->total)
  919. goto err1;
  920. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  921. ctx->op, req->nbytes);
  922. err = omap_sham_hw_init(dd);
  923. if (err)
  924. goto err1;
  925. if (ctx->digcnt)
  926. /* request has changed - restore hash */
  927. dd->pdata->copy_hash(req, 0);
  928. if (ctx->op == OP_UPDATE) {
  929. err = omap_sham_update_req(dd);
  930. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  931. /* no final() after finup() */
  932. err = omap_sham_final_req(dd);
  933. } else if (ctx->op == OP_FINAL) {
  934. err = omap_sham_final_req(dd);
  935. }
  936. err1:
  937. dev_dbg(dd->dev, "exit, err: %d\n", err);
  938. if (err != -EINPROGRESS) {
  939. /* done_task will not finish it, so do it here */
  940. omap_sham_finish_req(req, err);
  941. req = NULL;
  942. /*
  943. * Execute next request immediately if there is anything
  944. * in queue.
  945. */
  946. goto retry;
  947. }
  948. return ret;
  949. }
  950. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  951. {
  952. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  953. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  954. struct omap_sham_dev *dd = tctx->dd;
  955. ctx->op = op;
  956. return omap_sham_handle_queue(dd, req);
  957. }
  958. static int omap_sham_update(struct ahash_request *req)
  959. {
  960. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  961. struct omap_sham_dev *dd = ctx->dd;
  962. if (!req->nbytes)
  963. return 0;
  964. if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
  965. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
  966. 0, req->nbytes, 0);
  967. ctx->bufcnt += req->nbytes;
  968. return 0;
  969. }
  970. if (dd->polling_mode)
  971. ctx->flags |= BIT(FLAGS_CPU);
  972. return omap_sham_enqueue(req, OP_UPDATE);
  973. }
  974. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  975. const u8 *data, unsigned int len, u8 *out)
  976. {
  977. SHASH_DESC_ON_STACK(shash, tfm);
  978. shash->tfm = tfm;
  979. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  980. return crypto_shash_digest(shash, data, len, out);
  981. }
  982. static int omap_sham_final_shash(struct ahash_request *req)
  983. {
  984. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  985. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  986. int offset = 0;
  987. /*
  988. * If we are running HMAC on limited hardware support, skip
  989. * the ipad in the beginning of the buffer if we are going for
  990. * software fallback algorithm.
  991. */
  992. if (test_bit(FLAGS_HMAC, &ctx->flags) &&
  993. !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
  994. offset = get_block_size(ctx);
  995. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  996. ctx->buffer + offset,
  997. ctx->bufcnt - offset, req->result);
  998. }
  999. static int omap_sham_final(struct ahash_request *req)
  1000. {
  1001. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1002. ctx->flags |= BIT(FLAGS_FINUP);
  1003. if (ctx->flags & BIT(FLAGS_ERROR))
  1004. return 0; /* uncompleted hash is not needed */
  1005. /*
  1006. * OMAP HW accel works only with buffers >= 9.
  1007. * HMAC is always >= 9 because ipad == block size.
  1008. * If buffersize is less than DMA_THRESHOLD, we use fallback
  1009. * SW encoding, as using DMA + HW in this case doesn't provide
  1010. * any benefit.
  1011. */
  1012. if (!ctx->digcnt && ctx->bufcnt < OMAP_SHA_DMA_THRESHOLD)
  1013. return omap_sham_final_shash(req);
  1014. else if (ctx->bufcnt)
  1015. return omap_sham_enqueue(req, OP_FINAL);
  1016. /* copy ready hash (+ finalize hmac) */
  1017. return omap_sham_finish(req);
  1018. }
  1019. static int omap_sham_finup(struct ahash_request *req)
  1020. {
  1021. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1022. int err1, err2;
  1023. ctx->flags |= BIT(FLAGS_FINUP);
  1024. err1 = omap_sham_update(req);
  1025. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  1026. return err1;
  1027. /*
  1028. * final() has to be always called to cleanup resources
  1029. * even if udpate() failed, except EINPROGRESS
  1030. */
  1031. err2 = omap_sham_final(req);
  1032. return err1 ?: err2;
  1033. }
  1034. static int omap_sham_digest(struct ahash_request *req)
  1035. {
  1036. return omap_sham_init(req) ?: omap_sham_finup(req);
  1037. }
  1038. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  1039. unsigned int keylen)
  1040. {
  1041. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  1042. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1043. int bs = crypto_shash_blocksize(bctx->shash);
  1044. int ds = crypto_shash_digestsize(bctx->shash);
  1045. struct omap_sham_dev *dd = NULL, *tmp;
  1046. int err, i;
  1047. spin_lock_bh(&sham.lock);
  1048. if (!tctx->dd) {
  1049. list_for_each_entry(tmp, &sham.dev_list, list) {
  1050. dd = tmp;
  1051. break;
  1052. }
  1053. tctx->dd = dd;
  1054. } else {
  1055. dd = tctx->dd;
  1056. }
  1057. spin_unlock_bh(&sham.lock);
  1058. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  1059. if (err)
  1060. return err;
  1061. if (keylen > bs) {
  1062. err = omap_sham_shash_digest(bctx->shash,
  1063. crypto_shash_get_flags(bctx->shash),
  1064. key, keylen, bctx->ipad);
  1065. if (err)
  1066. return err;
  1067. keylen = ds;
  1068. } else {
  1069. memcpy(bctx->ipad, key, keylen);
  1070. }
  1071. memset(bctx->ipad + keylen, 0, bs - keylen);
  1072. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  1073. memcpy(bctx->opad, bctx->ipad, bs);
  1074. for (i = 0; i < bs; i++) {
  1075. bctx->ipad[i] ^= HMAC_IPAD_VALUE;
  1076. bctx->opad[i] ^= HMAC_OPAD_VALUE;
  1077. }
  1078. }
  1079. return err;
  1080. }
  1081. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1082. {
  1083. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1084. const char *alg_name = crypto_tfm_alg_name(tfm);
  1085. /* Allocate a fallback and abort if it failed. */
  1086. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1087. CRYPTO_ALG_NEED_FALLBACK);
  1088. if (IS_ERR(tctx->fallback)) {
  1089. pr_err("omap-sham: fallback driver '%s' "
  1090. "could not be loaded.\n", alg_name);
  1091. return PTR_ERR(tctx->fallback);
  1092. }
  1093. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1094. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1095. if (alg_base) {
  1096. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1097. tctx->flags |= BIT(FLAGS_HMAC);
  1098. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1099. CRYPTO_ALG_NEED_FALLBACK);
  1100. if (IS_ERR(bctx->shash)) {
  1101. pr_err("omap-sham: base driver '%s' "
  1102. "could not be loaded.\n", alg_base);
  1103. crypto_free_shash(tctx->fallback);
  1104. return PTR_ERR(bctx->shash);
  1105. }
  1106. }
  1107. return 0;
  1108. }
  1109. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1110. {
  1111. return omap_sham_cra_init_alg(tfm, NULL);
  1112. }
  1113. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1114. {
  1115. return omap_sham_cra_init_alg(tfm, "sha1");
  1116. }
  1117. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1118. {
  1119. return omap_sham_cra_init_alg(tfm, "sha224");
  1120. }
  1121. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1122. {
  1123. return omap_sham_cra_init_alg(tfm, "sha256");
  1124. }
  1125. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1126. {
  1127. return omap_sham_cra_init_alg(tfm, "md5");
  1128. }
  1129. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1130. {
  1131. return omap_sham_cra_init_alg(tfm, "sha384");
  1132. }
  1133. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1134. {
  1135. return omap_sham_cra_init_alg(tfm, "sha512");
  1136. }
  1137. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1138. {
  1139. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1140. crypto_free_shash(tctx->fallback);
  1141. tctx->fallback = NULL;
  1142. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1143. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1144. crypto_free_shash(bctx->shash);
  1145. }
  1146. }
  1147. static int omap_sham_export(struct ahash_request *req, void *out)
  1148. {
  1149. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1150. memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
  1151. return 0;
  1152. }
  1153. static int omap_sham_import(struct ahash_request *req, const void *in)
  1154. {
  1155. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1156. const struct omap_sham_reqctx *ctx_in = in;
  1157. memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
  1158. return 0;
  1159. }
  1160. static struct ahash_alg algs_sha1_md5[] = {
  1161. {
  1162. .init = omap_sham_init,
  1163. .update = omap_sham_update,
  1164. .final = omap_sham_final,
  1165. .finup = omap_sham_finup,
  1166. .digest = omap_sham_digest,
  1167. .halg.digestsize = SHA1_DIGEST_SIZE,
  1168. .halg.base = {
  1169. .cra_name = "sha1",
  1170. .cra_driver_name = "omap-sha1",
  1171. .cra_priority = 400,
  1172. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1173. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1174. CRYPTO_ALG_ASYNC |
  1175. CRYPTO_ALG_NEED_FALLBACK,
  1176. .cra_blocksize = SHA1_BLOCK_SIZE,
  1177. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1178. .cra_alignmask = OMAP_ALIGN_MASK,
  1179. .cra_module = THIS_MODULE,
  1180. .cra_init = omap_sham_cra_init,
  1181. .cra_exit = omap_sham_cra_exit,
  1182. }
  1183. },
  1184. {
  1185. .init = omap_sham_init,
  1186. .update = omap_sham_update,
  1187. .final = omap_sham_final,
  1188. .finup = omap_sham_finup,
  1189. .digest = omap_sham_digest,
  1190. .halg.digestsize = MD5_DIGEST_SIZE,
  1191. .halg.base = {
  1192. .cra_name = "md5",
  1193. .cra_driver_name = "omap-md5",
  1194. .cra_priority = 400,
  1195. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1196. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1197. CRYPTO_ALG_ASYNC |
  1198. CRYPTO_ALG_NEED_FALLBACK,
  1199. .cra_blocksize = SHA1_BLOCK_SIZE,
  1200. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1201. .cra_alignmask = OMAP_ALIGN_MASK,
  1202. .cra_module = THIS_MODULE,
  1203. .cra_init = omap_sham_cra_init,
  1204. .cra_exit = omap_sham_cra_exit,
  1205. }
  1206. },
  1207. {
  1208. .init = omap_sham_init,
  1209. .update = omap_sham_update,
  1210. .final = omap_sham_final,
  1211. .finup = omap_sham_finup,
  1212. .digest = omap_sham_digest,
  1213. .setkey = omap_sham_setkey,
  1214. .halg.digestsize = SHA1_DIGEST_SIZE,
  1215. .halg.base = {
  1216. .cra_name = "hmac(sha1)",
  1217. .cra_driver_name = "omap-hmac-sha1",
  1218. .cra_priority = 400,
  1219. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1220. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1221. CRYPTO_ALG_ASYNC |
  1222. CRYPTO_ALG_NEED_FALLBACK,
  1223. .cra_blocksize = SHA1_BLOCK_SIZE,
  1224. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1225. sizeof(struct omap_sham_hmac_ctx),
  1226. .cra_alignmask = OMAP_ALIGN_MASK,
  1227. .cra_module = THIS_MODULE,
  1228. .cra_init = omap_sham_cra_sha1_init,
  1229. .cra_exit = omap_sham_cra_exit,
  1230. }
  1231. },
  1232. {
  1233. .init = omap_sham_init,
  1234. .update = omap_sham_update,
  1235. .final = omap_sham_final,
  1236. .finup = omap_sham_finup,
  1237. .digest = omap_sham_digest,
  1238. .setkey = omap_sham_setkey,
  1239. .halg.digestsize = MD5_DIGEST_SIZE,
  1240. .halg.base = {
  1241. .cra_name = "hmac(md5)",
  1242. .cra_driver_name = "omap-hmac-md5",
  1243. .cra_priority = 400,
  1244. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1245. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1246. CRYPTO_ALG_ASYNC |
  1247. CRYPTO_ALG_NEED_FALLBACK,
  1248. .cra_blocksize = SHA1_BLOCK_SIZE,
  1249. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1250. sizeof(struct omap_sham_hmac_ctx),
  1251. .cra_alignmask = OMAP_ALIGN_MASK,
  1252. .cra_module = THIS_MODULE,
  1253. .cra_init = omap_sham_cra_md5_init,
  1254. .cra_exit = omap_sham_cra_exit,
  1255. }
  1256. }
  1257. };
  1258. /* OMAP4 has some algs in addition to what OMAP2 has */
  1259. static struct ahash_alg algs_sha224_sha256[] = {
  1260. {
  1261. .init = omap_sham_init,
  1262. .update = omap_sham_update,
  1263. .final = omap_sham_final,
  1264. .finup = omap_sham_finup,
  1265. .digest = omap_sham_digest,
  1266. .halg.digestsize = SHA224_DIGEST_SIZE,
  1267. .halg.base = {
  1268. .cra_name = "sha224",
  1269. .cra_driver_name = "omap-sha224",
  1270. .cra_priority = 400,
  1271. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1272. CRYPTO_ALG_ASYNC |
  1273. CRYPTO_ALG_NEED_FALLBACK,
  1274. .cra_blocksize = SHA224_BLOCK_SIZE,
  1275. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1276. .cra_alignmask = OMAP_ALIGN_MASK,
  1277. .cra_module = THIS_MODULE,
  1278. .cra_init = omap_sham_cra_init,
  1279. .cra_exit = omap_sham_cra_exit,
  1280. }
  1281. },
  1282. {
  1283. .init = omap_sham_init,
  1284. .update = omap_sham_update,
  1285. .final = omap_sham_final,
  1286. .finup = omap_sham_finup,
  1287. .digest = omap_sham_digest,
  1288. .halg.digestsize = SHA256_DIGEST_SIZE,
  1289. .halg.base = {
  1290. .cra_name = "sha256",
  1291. .cra_driver_name = "omap-sha256",
  1292. .cra_priority = 400,
  1293. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1294. CRYPTO_ALG_ASYNC |
  1295. CRYPTO_ALG_NEED_FALLBACK,
  1296. .cra_blocksize = SHA256_BLOCK_SIZE,
  1297. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1298. .cra_alignmask = OMAP_ALIGN_MASK,
  1299. .cra_module = THIS_MODULE,
  1300. .cra_init = omap_sham_cra_init,
  1301. .cra_exit = omap_sham_cra_exit,
  1302. }
  1303. },
  1304. {
  1305. .init = omap_sham_init,
  1306. .update = omap_sham_update,
  1307. .final = omap_sham_final,
  1308. .finup = omap_sham_finup,
  1309. .digest = omap_sham_digest,
  1310. .setkey = omap_sham_setkey,
  1311. .halg.digestsize = SHA224_DIGEST_SIZE,
  1312. .halg.base = {
  1313. .cra_name = "hmac(sha224)",
  1314. .cra_driver_name = "omap-hmac-sha224",
  1315. .cra_priority = 400,
  1316. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1317. CRYPTO_ALG_ASYNC |
  1318. CRYPTO_ALG_NEED_FALLBACK,
  1319. .cra_blocksize = SHA224_BLOCK_SIZE,
  1320. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1321. sizeof(struct omap_sham_hmac_ctx),
  1322. .cra_alignmask = OMAP_ALIGN_MASK,
  1323. .cra_module = THIS_MODULE,
  1324. .cra_init = omap_sham_cra_sha224_init,
  1325. .cra_exit = omap_sham_cra_exit,
  1326. }
  1327. },
  1328. {
  1329. .init = omap_sham_init,
  1330. .update = omap_sham_update,
  1331. .final = omap_sham_final,
  1332. .finup = omap_sham_finup,
  1333. .digest = omap_sham_digest,
  1334. .setkey = omap_sham_setkey,
  1335. .halg.digestsize = SHA256_DIGEST_SIZE,
  1336. .halg.base = {
  1337. .cra_name = "hmac(sha256)",
  1338. .cra_driver_name = "omap-hmac-sha256",
  1339. .cra_priority = 400,
  1340. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1341. CRYPTO_ALG_ASYNC |
  1342. CRYPTO_ALG_NEED_FALLBACK,
  1343. .cra_blocksize = SHA256_BLOCK_SIZE,
  1344. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1345. sizeof(struct omap_sham_hmac_ctx),
  1346. .cra_alignmask = OMAP_ALIGN_MASK,
  1347. .cra_module = THIS_MODULE,
  1348. .cra_init = omap_sham_cra_sha256_init,
  1349. .cra_exit = omap_sham_cra_exit,
  1350. }
  1351. },
  1352. };
  1353. static struct ahash_alg algs_sha384_sha512[] = {
  1354. {
  1355. .init = omap_sham_init,
  1356. .update = omap_sham_update,
  1357. .final = omap_sham_final,
  1358. .finup = omap_sham_finup,
  1359. .digest = omap_sham_digest,
  1360. .halg.digestsize = SHA384_DIGEST_SIZE,
  1361. .halg.base = {
  1362. .cra_name = "sha384",
  1363. .cra_driver_name = "omap-sha384",
  1364. .cra_priority = 400,
  1365. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1366. CRYPTO_ALG_ASYNC |
  1367. CRYPTO_ALG_NEED_FALLBACK,
  1368. .cra_blocksize = SHA384_BLOCK_SIZE,
  1369. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1370. .cra_alignmask = OMAP_ALIGN_MASK,
  1371. .cra_module = THIS_MODULE,
  1372. .cra_init = omap_sham_cra_init,
  1373. .cra_exit = omap_sham_cra_exit,
  1374. }
  1375. },
  1376. {
  1377. .init = omap_sham_init,
  1378. .update = omap_sham_update,
  1379. .final = omap_sham_final,
  1380. .finup = omap_sham_finup,
  1381. .digest = omap_sham_digest,
  1382. .halg.digestsize = SHA512_DIGEST_SIZE,
  1383. .halg.base = {
  1384. .cra_name = "sha512",
  1385. .cra_driver_name = "omap-sha512",
  1386. .cra_priority = 400,
  1387. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1388. CRYPTO_ALG_ASYNC |
  1389. CRYPTO_ALG_NEED_FALLBACK,
  1390. .cra_blocksize = SHA512_BLOCK_SIZE,
  1391. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1392. .cra_alignmask = OMAP_ALIGN_MASK,
  1393. .cra_module = THIS_MODULE,
  1394. .cra_init = omap_sham_cra_init,
  1395. .cra_exit = omap_sham_cra_exit,
  1396. }
  1397. },
  1398. {
  1399. .init = omap_sham_init,
  1400. .update = omap_sham_update,
  1401. .final = omap_sham_final,
  1402. .finup = omap_sham_finup,
  1403. .digest = omap_sham_digest,
  1404. .setkey = omap_sham_setkey,
  1405. .halg.digestsize = SHA384_DIGEST_SIZE,
  1406. .halg.base = {
  1407. .cra_name = "hmac(sha384)",
  1408. .cra_driver_name = "omap-hmac-sha384",
  1409. .cra_priority = 400,
  1410. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1411. CRYPTO_ALG_ASYNC |
  1412. CRYPTO_ALG_NEED_FALLBACK,
  1413. .cra_blocksize = SHA384_BLOCK_SIZE,
  1414. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1415. sizeof(struct omap_sham_hmac_ctx),
  1416. .cra_alignmask = OMAP_ALIGN_MASK,
  1417. .cra_module = THIS_MODULE,
  1418. .cra_init = omap_sham_cra_sha384_init,
  1419. .cra_exit = omap_sham_cra_exit,
  1420. }
  1421. },
  1422. {
  1423. .init = omap_sham_init,
  1424. .update = omap_sham_update,
  1425. .final = omap_sham_final,
  1426. .finup = omap_sham_finup,
  1427. .digest = omap_sham_digest,
  1428. .setkey = omap_sham_setkey,
  1429. .halg.digestsize = SHA512_DIGEST_SIZE,
  1430. .halg.base = {
  1431. .cra_name = "hmac(sha512)",
  1432. .cra_driver_name = "omap-hmac-sha512",
  1433. .cra_priority = 400,
  1434. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1435. CRYPTO_ALG_ASYNC |
  1436. CRYPTO_ALG_NEED_FALLBACK,
  1437. .cra_blocksize = SHA512_BLOCK_SIZE,
  1438. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1439. sizeof(struct omap_sham_hmac_ctx),
  1440. .cra_alignmask = OMAP_ALIGN_MASK,
  1441. .cra_module = THIS_MODULE,
  1442. .cra_init = omap_sham_cra_sha512_init,
  1443. .cra_exit = omap_sham_cra_exit,
  1444. }
  1445. },
  1446. };
  1447. static void omap_sham_done_task(unsigned long data)
  1448. {
  1449. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1450. int err = 0;
  1451. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1452. omap_sham_handle_queue(dd, NULL);
  1453. return;
  1454. }
  1455. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1456. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1457. goto finish;
  1458. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1459. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1460. omap_sham_update_dma_stop(dd);
  1461. if (dd->err) {
  1462. err = dd->err;
  1463. goto finish;
  1464. }
  1465. }
  1466. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1467. /* hash or semi-hash ready */
  1468. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1469. goto finish;
  1470. }
  1471. }
  1472. return;
  1473. finish:
  1474. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1475. /* finish curent request */
  1476. omap_sham_finish_req(dd->req, err);
  1477. /* If we are not busy, process next req */
  1478. if (!test_bit(FLAGS_BUSY, &dd->flags))
  1479. omap_sham_handle_queue(dd, NULL);
  1480. }
  1481. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1482. {
  1483. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1484. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1485. } else {
  1486. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1487. tasklet_schedule(&dd->done_task);
  1488. }
  1489. return IRQ_HANDLED;
  1490. }
  1491. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1492. {
  1493. struct omap_sham_dev *dd = dev_id;
  1494. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1495. /* final -> allow device to go to power-saving mode */
  1496. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1497. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1498. SHA_REG_CTRL_OUTPUT_READY);
  1499. omap_sham_read(dd, SHA_REG_CTRL);
  1500. return omap_sham_irq_common(dd);
  1501. }
  1502. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1503. {
  1504. struct omap_sham_dev *dd = dev_id;
  1505. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1506. return omap_sham_irq_common(dd);
  1507. }
  1508. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1509. {
  1510. .algs_list = algs_sha1_md5,
  1511. .size = ARRAY_SIZE(algs_sha1_md5),
  1512. },
  1513. };
  1514. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1515. .algs_info = omap_sham_algs_info_omap2,
  1516. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1517. .flags = BIT(FLAGS_BE32_SHA1),
  1518. .digest_size = SHA1_DIGEST_SIZE,
  1519. .copy_hash = omap_sham_copy_hash_omap2,
  1520. .write_ctrl = omap_sham_write_ctrl_omap2,
  1521. .trigger = omap_sham_trigger_omap2,
  1522. .poll_irq = omap_sham_poll_irq_omap2,
  1523. .intr_hdlr = omap_sham_irq_omap2,
  1524. .idigest_ofs = 0x00,
  1525. .din_ofs = 0x1c,
  1526. .digcnt_ofs = 0x14,
  1527. .rev_ofs = 0x5c,
  1528. .mask_ofs = 0x60,
  1529. .sysstatus_ofs = 0x64,
  1530. .major_mask = 0xf0,
  1531. .major_shift = 4,
  1532. .minor_mask = 0x0f,
  1533. .minor_shift = 0,
  1534. };
  1535. #ifdef CONFIG_OF
  1536. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1537. {
  1538. .algs_list = algs_sha1_md5,
  1539. .size = ARRAY_SIZE(algs_sha1_md5),
  1540. },
  1541. {
  1542. .algs_list = algs_sha224_sha256,
  1543. .size = ARRAY_SIZE(algs_sha224_sha256),
  1544. },
  1545. };
  1546. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1547. .algs_info = omap_sham_algs_info_omap4,
  1548. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1549. .flags = BIT(FLAGS_AUTO_XOR),
  1550. .digest_size = SHA256_DIGEST_SIZE,
  1551. .copy_hash = omap_sham_copy_hash_omap4,
  1552. .write_ctrl = omap_sham_write_ctrl_omap4,
  1553. .trigger = omap_sham_trigger_omap4,
  1554. .poll_irq = omap_sham_poll_irq_omap4,
  1555. .intr_hdlr = omap_sham_irq_omap4,
  1556. .idigest_ofs = 0x020,
  1557. .odigest_ofs = 0x0,
  1558. .din_ofs = 0x080,
  1559. .digcnt_ofs = 0x040,
  1560. .rev_ofs = 0x100,
  1561. .mask_ofs = 0x110,
  1562. .sysstatus_ofs = 0x114,
  1563. .mode_ofs = 0x44,
  1564. .length_ofs = 0x48,
  1565. .major_mask = 0x0700,
  1566. .major_shift = 8,
  1567. .minor_mask = 0x003f,
  1568. .minor_shift = 0,
  1569. };
  1570. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1571. {
  1572. .algs_list = algs_sha1_md5,
  1573. .size = ARRAY_SIZE(algs_sha1_md5),
  1574. },
  1575. {
  1576. .algs_list = algs_sha224_sha256,
  1577. .size = ARRAY_SIZE(algs_sha224_sha256),
  1578. },
  1579. {
  1580. .algs_list = algs_sha384_sha512,
  1581. .size = ARRAY_SIZE(algs_sha384_sha512),
  1582. },
  1583. };
  1584. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1585. .algs_info = omap_sham_algs_info_omap5,
  1586. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1587. .flags = BIT(FLAGS_AUTO_XOR),
  1588. .digest_size = SHA512_DIGEST_SIZE,
  1589. .copy_hash = omap_sham_copy_hash_omap4,
  1590. .write_ctrl = omap_sham_write_ctrl_omap4,
  1591. .trigger = omap_sham_trigger_omap4,
  1592. .poll_irq = omap_sham_poll_irq_omap4,
  1593. .intr_hdlr = omap_sham_irq_omap4,
  1594. .idigest_ofs = 0x240,
  1595. .odigest_ofs = 0x200,
  1596. .din_ofs = 0x080,
  1597. .digcnt_ofs = 0x280,
  1598. .rev_ofs = 0x100,
  1599. .mask_ofs = 0x110,
  1600. .sysstatus_ofs = 0x114,
  1601. .mode_ofs = 0x284,
  1602. .length_ofs = 0x288,
  1603. .major_mask = 0x0700,
  1604. .major_shift = 8,
  1605. .minor_mask = 0x003f,
  1606. .minor_shift = 0,
  1607. };
  1608. static const struct of_device_id omap_sham_of_match[] = {
  1609. {
  1610. .compatible = "ti,omap2-sham",
  1611. .data = &omap_sham_pdata_omap2,
  1612. },
  1613. {
  1614. .compatible = "ti,omap3-sham",
  1615. .data = &omap_sham_pdata_omap2,
  1616. },
  1617. {
  1618. .compatible = "ti,omap4-sham",
  1619. .data = &omap_sham_pdata_omap4,
  1620. },
  1621. {
  1622. .compatible = "ti,omap5-sham",
  1623. .data = &omap_sham_pdata_omap5,
  1624. },
  1625. {},
  1626. };
  1627. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1628. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1629. struct device *dev, struct resource *res)
  1630. {
  1631. struct device_node *node = dev->of_node;
  1632. const struct of_device_id *match;
  1633. int err = 0;
  1634. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1635. if (!match) {
  1636. dev_err(dev, "no compatible OF match\n");
  1637. err = -EINVAL;
  1638. goto err;
  1639. }
  1640. err = of_address_to_resource(node, 0, res);
  1641. if (err < 0) {
  1642. dev_err(dev, "can't translate OF node address\n");
  1643. err = -EINVAL;
  1644. goto err;
  1645. }
  1646. dd->irq = irq_of_parse_and_map(node, 0);
  1647. if (!dd->irq) {
  1648. dev_err(dev, "can't translate OF irq value\n");
  1649. err = -EINVAL;
  1650. goto err;
  1651. }
  1652. dd->pdata = match->data;
  1653. err:
  1654. return err;
  1655. }
  1656. #else
  1657. static const struct of_device_id omap_sham_of_match[] = {
  1658. {},
  1659. };
  1660. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1661. struct device *dev, struct resource *res)
  1662. {
  1663. return -EINVAL;
  1664. }
  1665. #endif
  1666. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1667. struct platform_device *pdev, struct resource *res)
  1668. {
  1669. struct device *dev = &pdev->dev;
  1670. struct resource *r;
  1671. int err = 0;
  1672. /* Get the base address */
  1673. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1674. if (!r) {
  1675. dev_err(dev, "no MEM resource info\n");
  1676. err = -ENODEV;
  1677. goto err;
  1678. }
  1679. memcpy(res, r, sizeof(*res));
  1680. /* Get the IRQ */
  1681. dd->irq = platform_get_irq(pdev, 0);
  1682. if (dd->irq < 0) {
  1683. dev_err(dev, "no IRQ resource info\n");
  1684. err = dd->irq;
  1685. goto err;
  1686. }
  1687. /* Only OMAP2/3 can be non-DT */
  1688. dd->pdata = &omap_sham_pdata_omap2;
  1689. err:
  1690. return err;
  1691. }
  1692. static int omap_sham_probe(struct platform_device *pdev)
  1693. {
  1694. struct omap_sham_dev *dd;
  1695. struct device *dev = &pdev->dev;
  1696. struct resource res;
  1697. dma_cap_mask_t mask;
  1698. int err, i, j;
  1699. u32 rev;
  1700. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1701. if (dd == NULL) {
  1702. dev_err(dev, "unable to alloc data struct.\n");
  1703. err = -ENOMEM;
  1704. goto data_err;
  1705. }
  1706. dd->dev = dev;
  1707. platform_set_drvdata(pdev, dd);
  1708. INIT_LIST_HEAD(&dd->list);
  1709. spin_lock_init(&dd->lock);
  1710. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1711. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1712. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1713. omap_sham_get_res_pdev(dd, pdev, &res);
  1714. if (err)
  1715. goto data_err;
  1716. dd->io_base = devm_ioremap_resource(dev, &res);
  1717. if (IS_ERR(dd->io_base)) {
  1718. err = PTR_ERR(dd->io_base);
  1719. goto data_err;
  1720. }
  1721. dd->phys_base = res.start;
  1722. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1723. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1724. if (err) {
  1725. dev_err(dev, "unable to request irq %d, err = %d\n",
  1726. dd->irq, err);
  1727. goto data_err;
  1728. }
  1729. dma_cap_zero(mask);
  1730. dma_cap_set(DMA_SLAVE, mask);
  1731. dd->dma_lch = dma_request_chan(dev, "rx");
  1732. if (IS_ERR(dd->dma_lch)) {
  1733. err = PTR_ERR(dd->dma_lch);
  1734. if (err == -EPROBE_DEFER)
  1735. goto data_err;
  1736. dd->polling_mode = 1;
  1737. dev_dbg(dev, "using polling mode instead of dma\n");
  1738. }
  1739. dd->flags |= dd->pdata->flags;
  1740. pm_runtime_use_autosuspend(dev);
  1741. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1742. pm_runtime_enable(dev);
  1743. pm_runtime_irq_safe(dev);
  1744. err = pm_runtime_get_sync(dev);
  1745. if (err < 0) {
  1746. dev_err(dev, "failed to get sync: %d\n", err);
  1747. goto err_pm;
  1748. }
  1749. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1750. pm_runtime_put_sync(&pdev->dev);
  1751. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1752. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1753. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1754. spin_lock(&sham.lock);
  1755. list_add_tail(&dd->list, &sham.dev_list);
  1756. spin_unlock(&sham.lock);
  1757. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1758. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1759. struct ahash_alg *alg;
  1760. alg = &dd->pdata->algs_info[i].algs_list[j];
  1761. alg->export = omap_sham_export;
  1762. alg->import = omap_sham_import;
  1763. alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
  1764. BUFLEN;
  1765. err = crypto_register_ahash(alg);
  1766. if (err)
  1767. goto err_algs;
  1768. dd->pdata->algs_info[i].registered++;
  1769. }
  1770. }
  1771. return 0;
  1772. err_algs:
  1773. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1774. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1775. crypto_unregister_ahash(
  1776. &dd->pdata->algs_info[i].algs_list[j]);
  1777. err_pm:
  1778. pm_runtime_disable(dev);
  1779. if (!dd->polling_mode)
  1780. dma_release_channel(dd->dma_lch);
  1781. data_err:
  1782. dev_err(dev, "initialization failed.\n");
  1783. return err;
  1784. }
  1785. static int omap_sham_remove(struct platform_device *pdev)
  1786. {
  1787. struct omap_sham_dev *dd;
  1788. int i, j;
  1789. dd = platform_get_drvdata(pdev);
  1790. if (!dd)
  1791. return -ENODEV;
  1792. spin_lock(&sham.lock);
  1793. list_del(&dd->list);
  1794. spin_unlock(&sham.lock);
  1795. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1796. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1797. crypto_unregister_ahash(
  1798. &dd->pdata->algs_info[i].algs_list[j]);
  1799. tasklet_kill(&dd->done_task);
  1800. pm_runtime_disable(&pdev->dev);
  1801. if (!dd->polling_mode)
  1802. dma_release_channel(dd->dma_lch);
  1803. return 0;
  1804. }
  1805. #ifdef CONFIG_PM_SLEEP
  1806. static int omap_sham_suspend(struct device *dev)
  1807. {
  1808. pm_runtime_put_sync(dev);
  1809. return 0;
  1810. }
  1811. static int omap_sham_resume(struct device *dev)
  1812. {
  1813. int err = pm_runtime_get_sync(dev);
  1814. if (err < 0) {
  1815. dev_err(dev, "failed to get sync: %d\n", err);
  1816. return err;
  1817. }
  1818. return 0;
  1819. }
  1820. #endif
  1821. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1822. static struct platform_driver omap_sham_driver = {
  1823. .probe = omap_sham_probe,
  1824. .remove = omap_sham_remove,
  1825. .driver = {
  1826. .name = "omap-sham",
  1827. .pm = &omap_sham_pm_ops,
  1828. .of_match_table = omap_sham_of_match,
  1829. },
  1830. };
  1831. module_platform_driver(omap_sham_driver);
  1832. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1833. MODULE_LICENSE("GPL v2");
  1834. MODULE_AUTHOR("Dmitry Kasatkin");
  1835. MODULE_ALIAS("platform:omap-sham");