omap-des.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * Support for OMAP DES and Triple DES HW acceleration.
  3. *
  4. * Copyright (c) 2013 Texas Instruments Incorporated
  5. * Author: Joel Fernandes <joelf@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. *
  11. */
  12. #define pr_fmt(fmt) "%s: " fmt, __func__
  13. #ifdef DEBUG
  14. #define prn(num) printk(#num "=%d\n", num)
  15. #define prx(num) printk(#num "=%x\n", num)
  16. #else
  17. #define prn(num) do { } while (0)
  18. #define prx(num) do { } while (0)
  19. #endif
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/errno.h>
  24. #include <linux/kernel.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmaengine.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/of_address.h>
  33. #include <linux/io.h>
  34. #include <linux/crypto.h>
  35. #include <linux/interrupt.h>
  36. #include <crypto/scatterwalk.h>
  37. #include <crypto/des.h>
  38. #include <crypto/algapi.h>
  39. #include <crypto/engine.h>
  40. #include "omap-crypto.h"
  41. #define DST_MAXBURST 2
  42. #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
  43. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  44. #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  45. ((x ^ 0x01) * 0x04))
  46. #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  47. #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  48. #define DES_REG_CTRL_CBC BIT(4)
  49. #define DES_REG_CTRL_TDES BIT(3)
  50. #define DES_REG_CTRL_DIRECTION BIT(2)
  51. #define DES_REG_CTRL_INPUT_READY BIT(1)
  52. #define DES_REG_CTRL_OUTPUT_READY BIT(0)
  53. #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  54. #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  55. #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  56. #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
  57. #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  58. #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  59. #define DES_REG_IRQ_DATA_IN BIT(1)
  60. #define DES_REG_IRQ_DATA_OUT BIT(2)
  61. #define FLAGS_MODE_MASK 0x000f
  62. #define FLAGS_ENCRYPT BIT(0)
  63. #define FLAGS_CBC BIT(1)
  64. #define FLAGS_INIT BIT(4)
  65. #define FLAGS_BUSY BIT(6)
  66. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  67. #define FLAGS_IN_DATA_ST_SHIFT 8
  68. #define FLAGS_OUT_DATA_ST_SHIFT 10
  69. struct omap_des_ctx {
  70. struct omap_des_dev *dd;
  71. int keylen;
  72. u32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
  73. unsigned long flags;
  74. };
  75. struct omap_des_reqctx {
  76. unsigned long mode;
  77. };
  78. #define OMAP_DES_QUEUE_LENGTH 1
  79. #define OMAP_DES_CACHE_SIZE 0
  80. struct omap_des_algs_info {
  81. struct crypto_alg *algs_list;
  82. unsigned int size;
  83. unsigned int registered;
  84. };
  85. struct omap_des_pdata {
  86. struct omap_des_algs_info *algs_info;
  87. unsigned int algs_info_size;
  88. void (*trigger)(struct omap_des_dev *dd, int length);
  89. u32 key_ofs;
  90. u32 iv_ofs;
  91. u32 ctrl_ofs;
  92. u32 data_ofs;
  93. u32 rev_ofs;
  94. u32 mask_ofs;
  95. u32 irq_enable_ofs;
  96. u32 irq_status_ofs;
  97. u32 dma_enable_in;
  98. u32 dma_enable_out;
  99. u32 dma_start;
  100. u32 major_mask;
  101. u32 major_shift;
  102. u32 minor_mask;
  103. u32 minor_shift;
  104. };
  105. struct omap_des_dev {
  106. struct list_head list;
  107. unsigned long phys_base;
  108. void __iomem *io_base;
  109. struct omap_des_ctx *ctx;
  110. struct device *dev;
  111. unsigned long flags;
  112. int err;
  113. struct tasklet_struct done_task;
  114. struct ablkcipher_request *req;
  115. struct crypto_engine *engine;
  116. /*
  117. * total is used by PIO mode for book keeping so introduce
  118. * variable total_save as need it to calc page_order
  119. */
  120. size_t total;
  121. size_t total_save;
  122. struct scatterlist *in_sg;
  123. struct scatterlist *out_sg;
  124. /* Buffers for copying for unaligned cases */
  125. struct scatterlist in_sgl;
  126. struct scatterlist out_sgl;
  127. struct scatterlist *orig_out;
  128. struct scatter_walk in_walk;
  129. struct scatter_walk out_walk;
  130. struct dma_chan *dma_lch_in;
  131. struct dma_chan *dma_lch_out;
  132. int in_sg_len;
  133. int out_sg_len;
  134. int pio_only;
  135. const struct omap_des_pdata *pdata;
  136. };
  137. /* keep registered devices data here */
  138. static LIST_HEAD(dev_list);
  139. static DEFINE_SPINLOCK(list_lock);
  140. #ifdef DEBUG
  141. #define omap_des_read(dd, offset) \
  142. ({ \
  143. int _read_ret; \
  144. _read_ret = __raw_readl(dd->io_base + offset); \
  145. pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
  146. offset, _read_ret); \
  147. _read_ret; \
  148. })
  149. #else
  150. static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
  151. {
  152. return __raw_readl(dd->io_base + offset);
  153. }
  154. #endif
  155. #ifdef DEBUG
  156. #define omap_des_write(dd, offset, value) \
  157. do { \
  158. pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
  159. offset, value); \
  160. __raw_writel(value, dd->io_base + offset); \
  161. } while (0)
  162. #else
  163. static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
  164. u32 value)
  165. {
  166. __raw_writel(value, dd->io_base + offset);
  167. }
  168. #endif
  169. static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
  170. u32 value, u32 mask)
  171. {
  172. u32 val;
  173. val = omap_des_read(dd, offset);
  174. val &= ~mask;
  175. val |= value;
  176. omap_des_write(dd, offset, val);
  177. }
  178. static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
  179. u32 *value, int count)
  180. {
  181. for (; count--; value++, offset += 4)
  182. omap_des_write(dd, offset, *value);
  183. }
  184. static int omap_des_hw_init(struct omap_des_dev *dd)
  185. {
  186. int err;
  187. /*
  188. * clocks are enabled when request starts and disabled when finished.
  189. * It may be long delays between requests.
  190. * Device might go to off mode to save power.
  191. */
  192. err = pm_runtime_get_sync(dd->dev);
  193. if (err < 0) {
  194. pm_runtime_put_noidle(dd->dev);
  195. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  196. return err;
  197. }
  198. if (!(dd->flags & FLAGS_INIT)) {
  199. dd->flags |= FLAGS_INIT;
  200. dd->err = 0;
  201. }
  202. return 0;
  203. }
  204. static int omap_des_write_ctrl(struct omap_des_dev *dd)
  205. {
  206. unsigned int key32;
  207. int i, err;
  208. u32 val = 0, mask = 0;
  209. err = omap_des_hw_init(dd);
  210. if (err)
  211. return err;
  212. key32 = dd->ctx->keylen / sizeof(u32);
  213. /* it seems a key should always be set even if it has not changed */
  214. for (i = 0; i < key32; i++) {
  215. omap_des_write(dd, DES_REG_KEY(dd, i),
  216. __le32_to_cpu(dd->ctx->key[i]));
  217. }
  218. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  219. omap_des_write_n(dd, DES_REG_IV(dd, 0), dd->req->info, 2);
  220. if (dd->flags & FLAGS_CBC)
  221. val |= DES_REG_CTRL_CBC;
  222. if (dd->flags & FLAGS_ENCRYPT)
  223. val |= DES_REG_CTRL_DIRECTION;
  224. if (key32 == 6)
  225. val |= DES_REG_CTRL_TDES;
  226. mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
  227. omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
  228. return 0;
  229. }
  230. static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
  231. {
  232. u32 mask, val;
  233. omap_des_write(dd, DES_REG_LENGTH_N(0), length);
  234. val = dd->pdata->dma_start;
  235. if (dd->dma_lch_out != NULL)
  236. val |= dd->pdata->dma_enable_out;
  237. if (dd->dma_lch_in != NULL)
  238. val |= dd->pdata->dma_enable_in;
  239. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  240. dd->pdata->dma_start;
  241. omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
  242. }
  243. static void omap_des_dma_stop(struct omap_des_dev *dd)
  244. {
  245. u32 mask;
  246. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  247. dd->pdata->dma_start;
  248. omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
  249. }
  250. static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
  251. {
  252. struct omap_des_dev *dd = NULL, *tmp;
  253. spin_lock_bh(&list_lock);
  254. if (!ctx->dd) {
  255. list_for_each_entry(tmp, &dev_list, list) {
  256. /* FIXME: take fist available des core */
  257. dd = tmp;
  258. break;
  259. }
  260. ctx->dd = dd;
  261. } else {
  262. /* already found before */
  263. dd = ctx->dd;
  264. }
  265. spin_unlock_bh(&list_lock);
  266. return dd;
  267. }
  268. static void omap_des_dma_out_callback(void *data)
  269. {
  270. struct omap_des_dev *dd = data;
  271. /* dma_lch_out - completed */
  272. tasklet_schedule(&dd->done_task);
  273. }
  274. static int omap_des_dma_init(struct omap_des_dev *dd)
  275. {
  276. int err;
  277. dd->dma_lch_out = NULL;
  278. dd->dma_lch_in = NULL;
  279. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  280. if (IS_ERR(dd->dma_lch_in)) {
  281. dev_err(dd->dev, "Unable to request in DMA channel\n");
  282. return PTR_ERR(dd->dma_lch_in);
  283. }
  284. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  285. if (IS_ERR(dd->dma_lch_out)) {
  286. dev_err(dd->dev, "Unable to request out DMA channel\n");
  287. err = PTR_ERR(dd->dma_lch_out);
  288. goto err_dma_out;
  289. }
  290. return 0;
  291. err_dma_out:
  292. dma_release_channel(dd->dma_lch_in);
  293. return err;
  294. }
  295. static void omap_des_dma_cleanup(struct omap_des_dev *dd)
  296. {
  297. if (dd->pio_only)
  298. return;
  299. dma_release_channel(dd->dma_lch_out);
  300. dma_release_channel(dd->dma_lch_in);
  301. }
  302. static int omap_des_crypt_dma(struct crypto_tfm *tfm,
  303. struct scatterlist *in_sg, struct scatterlist *out_sg,
  304. int in_sg_len, int out_sg_len)
  305. {
  306. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  307. struct omap_des_dev *dd = ctx->dd;
  308. struct dma_async_tx_descriptor *tx_in, *tx_out;
  309. struct dma_slave_config cfg;
  310. int ret;
  311. if (dd->pio_only) {
  312. scatterwalk_start(&dd->in_walk, dd->in_sg);
  313. scatterwalk_start(&dd->out_walk, dd->out_sg);
  314. /* Enable DATAIN interrupt and let it take
  315. care of the rest */
  316. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  317. return 0;
  318. }
  319. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  320. memset(&cfg, 0, sizeof(cfg));
  321. cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  322. cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  323. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  324. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  325. cfg.src_maxburst = DST_MAXBURST;
  326. cfg.dst_maxburst = DST_MAXBURST;
  327. /* IN */
  328. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  329. if (ret) {
  330. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  331. ret);
  332. return ret;
  333. }
  334. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  335. DMA_MEM_TO_DEV,
  336. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  337. if (!tx_in) {
  338. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  339. return -EINVAL;
  340. }
  341. /* No callback necessary */
  342. tx_in->callback_param = dd;
  343. /* OUT */
  344. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  345. if (ret) {
  346. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  347. ret);
  348. return ret;
  349. }
  350. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  351. DMA_DEV_TO_MEM,
  352. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  353. if (!tx_out) {
  354. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  355. return -EINVAL;
  356. }
  357. tx_out->callback = omap_des_dma_out_callback;
  358. tx_out->callback_param = dd;
  359. dmaengine_submit(tx_in);
  360. dmaengine_submit(tx_out);
  361. dma_async_issue_pending(dd->dma_lch_in);
  362. dma_async_issue_pending(dd->dma_lch_out);
  363. /* start DMA */
  364. dd->pdata->trigger(dd, dd->total);
  365. return 0;
  366. }
  367. static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
  368. {
  369. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  370. crypto_ablkcipher_reqtfm(dd->req));
  371. int err;
  372. pr_debug("total: %d\n", dd->total);
  373. if (!dd->pio_only) {
  374. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  375. DMA_TO_DEVICE);
  376. if (!err) {
  377. dev_err(dd->dev, "dma_map_sg() error\n");
  378. return -EINVAL;
  379. }
  380. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  381. DMA_FROM_DEVICE);
  382. if (!err) {
  383. dev_err(dd->dev, "dma_map_sg() error\n");
  384. return -EINVAL;
  385. }
  386. }
  387. err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  388. dd->out_sg_len);
  389. if (err && !dd->pio_only) {
  390. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  391. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  392. DMA_FROM_DEVICE);
  393. }
  394. return err;
  395. }
  396. static void omap_des_finish_req(struct omap_des_dev *dd, int err)
  397. {
  398. struct ablkcipher_request *req = dd->req;
  399. pr_debug("err: %d\n", err);
  400. crypto_finalize_cipher_request(dd->engine, req, err);
  401. pm_runtime_mark_last_busy(dd->dev);
  402. pm_runtime_put_autosuspend(dd->dev);
  403. }
  404. static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
  405. {
  406. pr_debug("total: %d\n", dd->total);
  407. omap_des_dma_stop(dd);
  408. dmaengine_terminate_all(dd->dma_lch_in);
  409. dmaengine_terminate_all(dd->dma_lch_out);
  410. return 0;
  411. }
  412. static int omap_des_handle_queue(struct omap_des_dev *dd,
  413. struct ablkcipher_request *req)
  414. {
  415. if (req)
  416. return crypto_transfer_cipher_request_to_engine(dd->engine, req);
  417. return 0;
  418. }
  419. static int omap_des_prepare_req(struct crypto_engine *engine,
  420. struct ablkcipher_request *req)
  421. {
  422. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  423. crypto_ablkcipher_reqtfm(req));
  424. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  425. struct omap_des_reqctx *rctx;
  426. int ret;
  427. u16 flags;
  428. if (!dd)
  429. return -ENODEV;
  430. /* assign new request to device */
  431. dd->req = req;
  432. dd->total = req->nbytes;
  433. dd->total_save = req->nbytes;
  434. dd->in_sg = req->src;
  435. dd->out_sg = req->dst;
  436. dd->orig_out = req->dst;
  437. flags = OMAP_CRYPTO_COPY_DATA;
  438. if (req->src == req->dst)
  439. flags |= OMAP_CRYPTO_FORCE_COPY;
  440. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, DES_BLOCK_SIZE,
  441. &dd->in_sgl, flags,
  442. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  443. if (ret)
  444. return ret;
  445. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, DES_BLOCK_SIZE,
  446. &dd->out_sgl, 0,
  447. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  448. if (ret)
  449. return ret;
  450. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  451. if (dd->in_sg_len < 0)
  452. return dd->in_sg_len;
  453. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  454. if (dd->out_sg_len < 0)
  455. return dd->out_sg_len;
  456. rctx = ablkcipher_request_ctx(req);
  457. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  458. rctx->mode &= FLAGS_MODE_MASK;
  459. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  460. dd->ctx = ctx;
  461. ctx->dd = dd;
  462. return omap_des_write_ctrl(dd);
  463. }
  464. static int omap_des_crypt_req(struct crypto_engine *engine,
  465. struct ablkcipher_request *req)
  466. {
  467. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  468. crypto_ablkcipher_reqtfm(req));
  469. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  470. if (!dd)
  471. return -ENODEV;
  472. return omap_des_crypt_dma_start(dd);
  473. }
  474. static void omap_des_done_task(unsigned long data)
  475. {
  476. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  477. pr_debug("enter done_task\n");
  478. if (!dd->pio_only) {
  479. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  480. DMA_FROM_DEVICE);
  481. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  482. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  483. DMA_FROM_DEVICE);
  484. omap_des_crypt_dma_stop(dd);
  485. }
  486. omap_crypto_cleanup(&dd->in_sgl, NULL, 0, dd->total_save,
  487. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  488. omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
  489. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  490. omap_des_finish_req(dd, 0);
  491. pr_debug("exit\n");
  492. }
  493. static int omap_des_crypt(struct ablkcipher_request *req, unsigned long mode)
  494. {
  495. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  496. crypto_ablkcipher_reqtfm(req));
  497. struct omap_des_reqctx *rctx = ablkcipher_request_ctx(req);
  498. struct omap_des_dev *dd;
  499. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  500. !!(mode & FLAGS_ENCRYPT),
  501. !!(mode & FLAGS_CBC));
  502. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  503. pr_err("request size is not exact amount of DES blocks\n");
  504. return -EINVAL;
  505. }
  506. dd = omap_des_find_dev(ctx);
  507. if (!dd)
  508. return -ENODEV;
  509. rctx->mode = mode;
  510. return omap_des_handle_queue(dd, req);
  511. }
  512. /* ********************** ALG API ************************************ */
  513. static int omap_des_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
  514. unsigned int keylen)
  515. {
  516. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  517. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
  518. if (keylen != DES_KEY_SIZE && keylen != (3*DES_KEY_SIZE))
  519. return -EINVAL;
  520. pr_debug("enter, keylen: %d\n", keylen);
  521. /* Do we need to test against weak key? */
  522. if (tfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY) {
  523. u32 tmp[DES_EXPKEY_WORDS];
  524. int ret = des_ekey(tmp, key);
  525. if (!ret) {
  526. tfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
  527. return -EINVAL;
  528. }
  529. }
  530. memcpy(ctx->key, key, keylen);
  531. ctx->keylen = keylen;
  532. return 0;
  533. }
  534. static int omap_des_ecb_encrypt(struct ablkcipher_request *req)
  535. {
  536. return omap_des_crypt(req, FLAGS_ENCRYPT);
  537. }
  538. static int omap_des_ecb_decrypt(struct ablkcipher_request *req)
  539. {
  540. return omap_des_crypt(req, 0);
  541. }
  542. static int omap_des_cbc_encrypt(struct ablkcipher_request *req)
  543. {
  544. return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  545. }
  546. static int omap_des_cbc_decrypt(struct ablkcipher_request *req)
  547. {
  548. return omap_des_crypt(req, FLAGS_CBC);
  549. }
  550. static int omap_des_cra_init(struct crypto_tfm *tfm)
  551. {
  552. pr_debug("enter\n");
  553. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_des_reqctx);
  554. return 0;
  555. }
  556. static void omap_des_cra_exit(struct crypto_tfm *tfm)
  557. {
  558. pr_debug("enter\n");
  559. }
  560. /* ********************** ALGS ************************************ */
  561. static struct crypto_alg algs_ecb_cbc[] = {
  562. {
  563. .cra_name = "ecb(des)",
  564. .cra_driver_name = "ecb-des-omap",
  565. .cra_priority = 100,
  566. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  567. CRYPTO_ALG_KERN_DRIVER_ONLY |
  568. CRYPTO_ALG_ASYNC,
  569. .cra_blocksize = DES_BLOCK_SIZE,
  570. .cra_ctxsize = sizeof(struct omap_des_ctx),
  571. .cra_alignmask = 0,
  572. .cra_type = &crypto_ablkcipher_type,
  573. .cra_module = THIS_MODULE,
  574. .cra_init = omap_des_cra_init,
  575. .cra_exit = omap_des_cra_exit,
  576. .cra_u.ablkcipher = {
  577. .min_keysize = DES_KEY_SIZE,
  578. .max_keysize = DES_KEY_SIZE,
  579. .setkey = omap_des_setkey,
  580. .encrypt = omap_des_ecb_encrypt,
  581. .decrypt = omap_des_ecb_decrypt,
  582. }
  583. },
  584. {
  585. .cra_name = "cbc(des)",
  586. .cra_driver_name = "cbc-des-omap",
  587. .cra_priority = 100,
  588. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  589. CRYPTO_ALG_KERN_DRIVER_ONLY |
  590. CRYPTO_ALG_ASYNC,
  591. .cra_blocksize = DES_BLOCK_SIZE,
  592. .cra_ctxsize = sizeof(struct omap_des_ctx),
  593. .cra_alignmask = 0,
  594. .cra_type = &crypto_ablkcipher_type,
  595. .cra_module = THIS_MODULE,
  596. .cra_init = omap_des_cra_init,
  597. .cra_exit = omap_des_cra_exit,
  598. .cra_u.ablkcipher = {
  599. .min_keysize = DES_KEY_SIZE,
  600. .max_keysize = DES_KEY_SIZE,
  601. .ivsize = DES_BLOCK_SIZE,
  602. .setkey = omap_des_setkey,
  603. .encrypt = omap_des_cbc_encrypt,
  604. .decrypt = omap_des_cbc_decrypt,
  605. }
  606. },
  607. {
  608. .cra_name = "ecb(des3_ede)",
  609. .cra_driver_name = "ecb-des3-omap",
  610. .cra_priority = 100,
  611. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  612. CRYPTO_ALG_KERN_DRIVER_ONLY |
  613. CRYPTO_ALG_ASYNC,
  614. .cra_blocksize = DES_BLOCK_SIZE,
  615. .cra_ctxsize = sizeof(struct omap_des_ctx),
  616. .cra_alignmask = 0,
  617. .cra_type = &crypto_ablkcipher_type,
  618. .cra_module = THIS_MODULE,
  619. .cra_init = omap_des_cra_init,
  620. .cra_exit = omap_des_cra_exit,
  621. .cra_u.ablkcipher = {
  622. .min_keysize = 3*DES_KEY_SIZE,
  623. .max_keysize = 3*DES_KEY_SIZE,
  624. .setkey = omap_des_setkey,
  625. .encrypt = omap_des_ecb_encrypt,
  626. .decrypt = omap_des_ecb_decrypt,
  627. }
  628. },
  629. {
  630. .cra_name = "cbc(des3_ede)",
  631. .cra_driver_name = "cbc-des3-omap",
  632. .cra_priority = 100,
  633. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  634. CRYPTO_ALG_KERN_DRIVER_ONLY |
  635. CRYPTO_ALG_ASYNC,
  636. .cra_blocksize = DES_BLOCK_SIZE,
  637. .cra_ctxsize = sizeof(struct omap_des_ctx),
  638. .cra_alignmask = 0,
  639. .cra_type = &crypto_ablkcipher_type,
  640. .cra_module = THIS_MODULE,
  641. .cra_init = omap_des_cra_init,
  642. .cra_exit = omap_des_cra_exit,
  643. .cra_u.ablkcipher = {
  644. .min_keysize = 3*DES_KEY_SIZE,
  645. .max_keysize = 3*DES_KEY_SIZE,
  646. .ivsize = DES_BLOCK_SIZE,
  647. .setkey = omap_des_setkey,
  648. .encrypt = omap_des_cbc_encrypt,
  649. .decrypt = omap_des_cbc_decrypt,
  650. }
  651. }
  652. };
  653. static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
  654. {
  655. .algs_list = algs_ecb_cbc,
  656. .size = ARRAY_SIZE(algs_ecb_cbc),
  657. },
  658. };
  659. #ifdef CONFIG_OF
  660. static const struct omap_des_pdata omap_des_pdata_omap4 = {
  661. .algs_info = omap_des_algs_info_ecb_cbc,
  662. .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
  663. .trigger = omap_des_dma_trigger_omap4,
  664. .key_ofs = 0x14,
  665. .iv_ofs = 0x18,
  666. .ctrl_ofs = 0x20,
  667. .data_ofs = 0x28,
  668. .rev_ofs = 0x30,
  669. .mask_ofs = 0x34,
  670. .irq_status_ofs = 0x3c,
  671. .irq_enable_ofs = 0x40,
  672. .dma_enable_in = BIT(5),
  673. .dma_enable_out = BIT(6),
  674. .major_mask = 0x0700,
  675. .major_shift = 8,
  676. .minor_mask = 0x003f,
  677. .minor_shift = 0,
  678. };
  679. static irqreturn_t omap_des_irq(int irq, void *dev_id)
  680. {
  681. struct omap_des_dev *dd = dev_id;
  682. u32 status, i;
  683. u32 *src, *dst;
  684. status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
  685. if (status & DES_REG_IRQ_DATA_IN) {
  686. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  687. BUG_ON(!dd->in_sg);
  688. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  689. src = sg_virt(dd->in_sg) + _calc_walked(in);
  690. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  691. omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
  692. scatterwalk_advance(&dd->in_walk, 4);
  693. if (dd->in_sg->length == _calc_walked(in)) {
  694. dd->in_sg = sg_next(dd->in_sg);
  695. if (dd->in_sg) {
  696. scatterwalk_start(&dd->in_walk,
  697. dd->in_sg);
  698. src = sg_virt(dd->in_sg) +
  699. _calc_walked(in);
  700. }
  701. } else {
  702. src++;
  703. }
  704. }
  705. /* Clear IRQ status */
  706. status &= ~DES_REG_IRQ_DATA_IN;
  707. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  708. /* Enable DATA_OUT interrupt */
  709. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
  710. } else if (status & DES_REG_IRQ_DATA_OUT) {
  711. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  712. BUG_ON(!dd->out_sg);
  713. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  714. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  715. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  716. *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
  717. scatterwalk_advance(&dd->out_walk, 4);
  718. if (dd->out_sg->length == _calc_walked(out)) {
  719. dd->out_sg = sg_next(dd->out_sg);
  720. if (dd->out_sg) {
  721. scatterwalk_start(&dd->out_walk,
  722. dd->out_sg);
  723. dst = sg_virt(dd->out_sg) +
  724. _calc_walked(out);
  725. }
  726. } else {
  727. dst++;
  728. }
  729. }
  730. BUG_ON(dd->total < DES_BLOCK_SIZE);
  731. dd->total -= DES_BLOCK_SIZE;
  732. /* Clear IRQ status */
  733. status &= ~DES_REG_IRQ_DATA_OUT;
  734. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  735. if (!dd->total)
  736. /* All bytes read! */
  737. tasklet_schedule(&dd->done_task);
  738. else
  739. /* Enable DATA_IN interrupt for next block */
  740. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  741. }
  742. return IRQ_HANDLED;
  743. }
  744. static const struct of_device_id omap_des_of_match[] = {
  745. {
  746. .compatible = "ti,omap4-des",
  747. .data = &omap_des_pdata_omap4,
  748. },
  749. {},
  750. };
  751. MODULE_DEVICE_TABLE(of, omap_des_of_match);
  752. static int omap_des_get_of(struct omap_des_dev *dd,
  753. struct platform_device *pdev)
  754. {
  755. const struct of_device_id *match;
  756. match = of_match_device(of_match_ptr(omap_des_of_match), &pdev->dev);
  757. if (!match) {
  758. dev_err(&pdev->dev, "no compatible OF match\n");
  759. return -EINVAL;
  760. }
  761. dd->pdata = match->data;
  762. return 0;
  763. }
  764. #else
  765. static int omap_des_get_of(struct omap_des_dev *dd,
  766. struct device *dev)
  767. {
  768. return -EINVAL;
  769. }
  770. #endif
  771. static int omap_des_get_pdev(struct omap_des_dev *dd,
  772. struct platform_device *pdev)
  773. {
  774. /* non-DT devices get pdata from pdev */
  775. dd->pdata = pdev->dev.platform_data;
  776. return 0;
  777. }
  778. static int omap_des_probe(struct platform_device *pdev)
  779. {
  780. struct device *dev = &pdev->dev;
  781. struct omap_des_dev *dd;
  782. struct crypto_alg *algp;
  783. struct resource *res;
  784. int err = -ENOMEM, i, j, irq = -1;
  785. u32 reg;
  786. dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
  787. if (dd == NULL) {
  788. dev_err(dev, "unable to alloc data struct.\n");
  789. goto err_data;
  790. }
  791. dd->dev = dev;
  792. platform_set_drvdata(pdev, dd);
  793. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  794. if (!res) {
  795. dev_err(dev, "no MEM resource info\n");
  796. goto err_res;
  797. }
  798. err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
  799. omap_des_get_pdev(dd, pdev);
  800. if (err)
  801. goto err_res;
  802. dd->io_base = devm_ioremap_resource(dev, res);
  803. if (IS_ERR(dd->io_base)) {
  804. err = PTR_ERR(dd->io_base);
  805. goto err_res;
  806. }
  807. dd->phys_base = res->start;
  808. pm_runtime_use_autosuspend(dev);
  809. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  810. pm_runtime_enable(dev);
  811. err = pm_runtime_get_sync(dev);
  812. if (err < 0) {
  813. pm_runtime_put_noidle(dev);
  814. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  815. goto err_get;
  816. }
  817. omap_des_dma_stop(dd);
  818. reg = omap_des_read(dd, DES_REG_REV(dd));
  819. pm_runtime_put_sync(dev);
  820. dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
  821. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  822. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  823. tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
  824. err = omap_des_dma_init(dd);
  825. if (err == -EPROBE_DEFER) {
  826. goto err_irq;
  827. } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
  828. dd->pio_only = 1;
  829. irq = platform_get_irq(pdev, 0);
  830. if (irq < 0) {
  831. dev_err(dev, "can't get IRQ resource: %d\n", irq);
  832. err = irq;
  833. goto err_irq;
  834. }
  835. err = devm_request_irq(dev, irq, omap_des_irq, 0,
  836. dev_name(dev), dd);
  837. if (err) {
  838. dev_err(dev, "Unable to grab omap-des IRQ\n");
  839. goto err_irq;
  840. }
  841. }
  842. INIT_LIST_HEAD(&dd->list);
  843. spin_lock(&list_lock);
  844. list_add_tail(&dd->list, &dev_list);
  845. spin_unlock(&list_lock);
  846. /* Initialize des crypto engine */
  847. dd->engine = crypto_engine_alloc_init(dev, 1);
  848. if (!dd->engine) {
  849. err = -ENOMEM;
  850. goto err_engine;
  851. }
  852. dd->engine->prepare_cipher_request = omap_des_prepare_req;
  853. dd->engine->cipher_one_request = omap_des_crypt_req;
  854. err = crypto_engine_start(dd->engine);
  855. if (err)
  856. goto err_engine;
  857. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  858. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  859. algp = &dd->pdata->algs_info[i].algs_list[j];
  860. pr_debug("reg alg: %s\n", algp->cra_name);
  861. INIT_LIST_HEAD(&algp->cra_list);
  862. err = crypto_register_alg(algp);
  863. if (err)
  864. goto err_algs;
  865. dd->pdata->algs_info[i].registered++;
  866. }
  867. }
  868. return 0;
  869. err_algs:
  870. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  871. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  872. crypto_unregister_alg(
  873. &dd->pdata->algs_info[i].algs_list[j]);
  874. err_engine:
  875. if (dd->engine)
  876. crypto_engine_exit(dd->engine);
  877. omap_des_dma_cleanup(dd);
  878. err_irq:
  879. tasklet_kill(&dd->done_task);
  880. err_get:
  881. pm_runtime_disable(dev);
  882. err_res:
  883. dd = NULL;
  884. err_data:
  885. dev_err(dev, "initialization failed.\n");
  886. return err;
  887. }
  888. static int omap_des_remove(struct platform_device *pdev)
  889. {
  890. struct omap_des_dev *dd = platform_get_drvdata(pdev);
  891. int i, j;
  892. if (!dd)
  893. return -ENODEV;
  894. spin_lock(&list_lock);
  895. list_del(&dd->list);
  896. spin_unlock(&list_lock);
  897. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  898. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  899. crypto_unregister_alg(
  900. &dd->pdata->algs_info[i].algs_list[j]);
  901. tasklet_kill(&dd->done_task);
  902. omap_des_dma_cleanup(dd);
  903. pm_runtime_disable(dd->dev);
  904. dd = NULL;
  905. return 0;
  906. }
  907. #ifdef CONFIG_PM_SLEEP
  908. static int omap_des_suspend(struct device *dev)
  909. {
  910. pm_runtime_put_sync(dev);
  911. return 0;
  912. }
  913. static int omap_des_resume(struct device *dev)
  914. {
  915. int err;
  916. err = pm_runtime_get_sync(dev);
  917. if (err < 0) {
  918. pm_runtime_put_noidle(dev);
  919. dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
  920. return err;
  921. }
  922. return 0;
  923. }
  924. #endif
  925. static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
  926. static struct platform_driver omap_des_driver = {
  927. .probe = omap_des_probe,
  928. .remove = omap_des_remove,
  929. .driver = {
  930. .name = "omap-des",
  931. .pm = &omap_des_pm_ops,
  932. .of_match_table = of_match_ptr(omap_des_of_match),
  933. },
  934. };
  935. module_platform_driver(omap_des_driver);
  936. MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
  937. MODULE_LICENSE("GPL v2");
  938. MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");