omap-aes.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_address.h>
  31. #include <linux/io.h>
  32. #include <linux/crypto.h>
  33. #include <linux/interrupt.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/aes.h>
  36. #include <crypto/engine.h>
  37. #include <crypto/internal/skcipher.h>
  38. #include <crypto/internal/aead.h>
  39. #include "omap-crypto.h"
  40. #include "omap-aes.h"
  41. /* keep registered devices data here */
  42. static LIST_HEAD(dev_list);
  43. static DEFINE_SPINLOCK(list_lock);
  44. #ifdef DEBUG
  45. #define omap_aes_read(dd, offset) \
  46. ({ \
  47. int _read_ret; \
  48. _read_ret = __raw_readl(dd->io_base + offset); \
  49. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  50. offset, _read_ret); \
  51. _read_ret; \
  52. })
  53. #else
  54. inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  55. {
  56. return __raw_readl(dd->io_base + offset);
  57. }
  58. #endif
  59. #ifdef DEBUG
  60. #define omap_aes_write(dd, offset, value) \
  61. do { \
  62. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  63. offset, value); \
  64. __raw_writel(value, dd->io_base + offset); \
  65. } while (0)
  66. #else
  67. inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  68. u32 value)
  69. {
  70. __raw_writel(value, dd->io_base + offset);
  71. }
  72. #endif
  73. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  74. u32 value, u32 mask)
  75. {
  76. u32 val;
  77. val = omap_aes_read(dd, offset);
  78. val &= ~mask;
  79. val |= value;
  80. omap_aes_write(dd, offset, val);
  81. }
  82. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  83. u32 *value, int count)
  84. {
  85. for (; count--; value++, offset += 4)
  86. omap_aes_write(dd, offset, *value);
  87. }
  88. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  89. {
  90. int err;
  91. if (!(dd->flags & FLAGS_INIT)) {
  92. dd->flags |= FLAGS_INIT;
  93. dd->err = 0;
  94. }
  95. err = pm_runtime_get_sync(dd->dev);
  96. if (err < 0) {
  97. dev_err(dd->dev, "failed to get sync: %d\n", err);
  98. return err;
  99. }
  100. return 0;
  101. }
  102. void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
  103. {
  104. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
  105. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
  106. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
  107. }
  108. int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  109. {
  110. struct omap_aes_reqctx *rctx;
  111. unsigned int key32;
  112. int i, err;
  113. u32 val;
  114. err = omap_aes_hw_init(dd);
  115. if (err)
  116. return err;
  117. key32 = dd->ctx->keylen / sizeof(u32);
  118. /* RESET the key as previous HASH keys should not get affected*/
  119. if (dd->flags & FLAGS_GCM)
  120. for (i = 0; i < 0x40; i = i + 4)
  121. omap_aes_write(dd, i, 0x0);
  122. for (i = 0; i < key32; i++) {
  123. omap_aes_write(dd, AES_REG_KEY(dd, i),
  124. __le32_to_cpu(dd->ctx->key[i]));
  125. }
  126. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  127. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  128. if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
  129. rctx = aead_request_ctx(dd->aead_req);
  130. omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
  131. }
  132. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  133. if (dd->flags & FLAGS_CBC)
  134. val |= AES_REG_CTRL_CBC;
  135. if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
  136. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  137. if (dd->flags & FLAGS_GCM)
  138. val |= AES_REG_CTRL_GCM;
  139. if (dd->flags & FLAGS_ENCRYPT)
  140. val |= AES_REG_CTRL_DIRECTION;
  141. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  142. return 0;
  143. }
  144. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  145. {
  146. u32 mask, val;
  147. val = dd->pdata->dma_start;
  148. if (dd->dma_lch_out != NULL)
  149. val |= dd->pdata->dma_enable_out;
  150. if (dd->dma_lch_in != NULL)
  151. val |= dd->pdata->dma_enable_in;
  152. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  153. dd->pdata->dma_start;
  154. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  155. }
  156. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  157. {
  158. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  159. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  160. if (dd->flags & FLAGS_GCM)
  161. omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
  162. omap_aes_dma_trigger_omap2(dd, length);
  163. }
  164. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  165. {
  166. u32 mask;
  167. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  168. dd->pdata->dma_start;
  169. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  170. }
  171. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
  172. {
  173. struct omap_aes_dev *dd;
  174. spin_lock_bh(&list_lock);
  175. dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
  176. list_move_tail(&dd->list, &dev_list);
  177. rctx->dd = dd;
  178. spin_unlock_bh(&list_lock);
  179. return dd;
  180. }
  181. static void omap_aes_dma_out_callback(void *data)
  182. {
  183. struct omap_aes_dev *dd = data;
  184. /* dma_lch_out - completed */
  185. tasklet_schedule(&dd->done_task);
  186. }
  187. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  188. {
  189. int err;
  190. dd->dma_lch_out = NULL;
  191. dd->dma_lch_in = NULL;
  192. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  193. if (IS_ERR(dd->dma_lch_in)) {
  194. dev_err(dd->dev, "Unable to request in DMA channel\n");
  195. return PTR_ERR(dd->dma_lch_in);
  196. }
  197. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  198. if (IS_ERR(dd->dma_lch_out)) {
  199. dev_err(dd->dev, "Unable to request out DMA channel\n");
  200. err = PTR_ERR(dd->dma_lch_out);
  201. goto err_dma_out;
  202. }
  203. return 0;
  204. err_dma_out:
  205. dma_release_channel(dd->dma_lch_in);
  206. return err;
  207. }
  208. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  209. {
  210. if (dd->pio_only)
  211. return;
  212. dma_release_channel(dd->dma_lch_out);
  213. dma_release_channel(dd->dma_lch_in);
  214. }
  215. static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
  216. struct scatterlist *in_sg,
  217. struct scatterlist *out_sg,
  218. int in_sg_len, int out_sg_len)
  219. {
  220. struct dma_async_tx_descriptor *tx_in, *tx_out;
  221. struct dma_slave_config cfg;
  222. int ret;
  223. if (dd->pio_only) {
  224. scatterwalk_start(&dd->in_walk, dd->in_sg);
  225. scatterwalk_start(&dd->out_walk, dd->out_sg);
  226. /* Enable DATAIN interrupt and let it take
  227. care of the rest */
  228. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  229. return 0;
  230. }
  231. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  232. memset(&cfg, 0, sizeof(cfg));
  233. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  234. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  235. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  236. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  237. cfg.src_maxburst = DST_MAXBURST;
  238. cfg.dst_maxburst = DST_MAXBURST;
  239. /* IN */
  240. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  241. if (ret) {
  242. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  243. ret);
  244. return ret;
  245. }
  246. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  247. DMA_MEM_TO_DEV,
  248. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  249. if (!tx_in) {
  250. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  251. return -EINVAL;
  252. }
  253. /* No callback necessary */
  254. tx_in->callback_param = dd;
  255. /* OUT */
  256. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  257. if (ret) {
  258. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  259. ret);
  260. return ret;
  261. }
  262. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  263. DMA_DEV_TO_MEM,
  264. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  265. if (!tx_out) {
  266. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  267. return -EINVAL;
  268. }
  269. if (dd->flags & FLAGS_GCM)
  270. tx_out->callback = omap_aes_gcm_dma_out_callback;
  271. else
  272. tx_out->callback = omap_aes_dma_out_callback;
  273. tx_out->callback_param = dd;
  274. dmaengine_submit(tx_in);
  275. dmaengine_submit(tx_out);
  276. dma_async_issue_pending(dd->dma_lch_in);
  277. dma_async_issue_pending(dd->dma_lch_out);
  278. /* start DMA */
  279. dd->pdata->trigger(dd, dd->total);
  280. return 0;
  281. }
  282. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  283. {
  284. int err;
  285. pr_debug("total: %d\n", dd->total);
  286. if (!dd->pio_only) {
  287. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  288. DMA_TO_DEVICE);
  289. if (!err) {
  290. dev_err(dd->dev, "dma_map_sg() error\n");
  291. return -EINVAL;
  292. }
  293. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  294. DMA_FROM_DEVICE);
  295. if (!err) {
  296. dev_err(dd->dev, "dma_map_sg() error\n");
  297. return -EINVAL;
  298. }
  299. }
  300. err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
  301. dd->out_sg_len);
  302. if (err && !dd->pio_only) {
  303. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  304. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  305. DMA_FROM_DEVICE);
  306. }
  307. return err;
  308. }
  309. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  310. {
  311. struct ablkcipher_request *req = dd->req;
  312. pr_debug("err: %d\n", err);
  313. crypto_finalize_cipher_request(dd->engine, req, err);
  314. pm_runtime_mark_last_busy(dd->dev);
  315. pm_runtime_put_autosuspend(dd->dev);
  316. }
  317. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  318. {
  319. pr_debug("total: %d\n", dd->total);
  320. omap_aes_dma_stop(dd);
  321. return 0;
  322. }
  323. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  324. struct ablkcipher_request *req)
  325. {
  326. if (req)
  327. return crypto_transfer_cipher_request_to_engine(dd->engine, req);
  328. return 0;
  329. }
  330. static int omap_aes_prepare_req(struct crypto_engine *engine,
  331. struct ablkcipher_request *req)
  332. {
  333. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  334. crypto_ablkcipher_reqtfm(req));
  335. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  336. struct omap_aes_dev *dd = rctx->dd;
  337. int ret;
  338. u16 flags;
  339. if (!dd)
  340. return -ENODEV;
  341. /* assign new request to device */
  342. dd->req = req;
  343. dd->total = req->nbytes;
  344. dd->total_save = req->nbytes;
  345. dd->in_sg = req->src;
  346. dd->out_sg = req->dst;
  347. dd->orig_out = req->dst;
  348. flags = OMAP_CRYPTO_COPY_DATA;
  349. if (req->src == req->dst)
  350. flags |= OMAP_CRYPTO_FORCE_COPY;
  351. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
  352. dd->in_sgl, flags,
  353. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  354. if (ret)
  355. return ret;
  356. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
  357. &dd->out_sgl, 0,
  358. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  359. if (ret)
  360. return ret;
  361. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  362. if (dd->in_sg_len < 0)
  363. return dd->in_sg_len;
  364. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  365. if (dd->out_sg_len < 0)
  366. return dd->out_sg_len;
  367. rctx->mode &= FLAGS_MODE_MASK;
  368. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  369. dd->ctx = ctx;
  370. rctx->dd = dd;
  371. return omap_aes_write_ctrl(dd);
  372. }
  373. static int omap_aes_crypt_req(struct crypto_engine *engine,
  374. struct ablkcipher_request *req)
  375. {
  376. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  377. struct omap_aes_dev *dd = rctx->dd;
  378. if (!dd)
  379. return -ENODEV;
  380. return omap_aes_crypt_dma_start(dd);
  381. }
  382. static void omap_aes_done_task(unsigned long data)
  383. {
  384. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  385. pr_debug("enter done_task\n");
  386. if (!dd->pio_only) {
  387. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  388. DMA_FROM_DEVICE);
  389. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  390. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  391. DMA_FROM_DEVICE);
  392. omap_aes_crypt_dma_stop(dd);
  393. }
  394. omap_crypto_cleanup(dd->in_sgl, NULL, 0, dd->total_save,
  395. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  396. omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
  397. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  398. omap_aes_finish_req(dd, 0);
  399. pr_debug("exit\n");
  400. }
  401. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  402. {
  403. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  404. crypto_ablkcipher_reqtfm(req));
  405. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  406. struct omap_aes_dev *dd;
  407. int ret;
  408. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  409. !!(mode & FLAGS_ENCRYPT),
  410. !!(mode & FLAGS_CBC));
  411. if (req->nbytes < 200) {
  412. SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback);
  413. skcipher_request_set_tfm(subreq, ctx->fallback);
  414. skcipher_request_set_callback(subreq, req->base.flags, NULL,
  415. NULL);
  416. skcipher_request_set_crypt(subreq, req->src, req->dst,
  417. req->nbytes, req->info);
  418. if (mode & FLAGS_ENCRYPT)
  419. ret = crypto_skcipher_encrypt(subreq);
  420. else
  421. ret = crypto_skcipher_decrypt(subreq);
  422. skcipher_request_zero(subreq);
  423. return ret;
  424. }
  425. dd = omap_aes_find_dev(rctx);
  426. if (!dd)
  427. return -ENODEV;
  428. rctx->mode = mode;
  429. return omap_aes_handle_queue(dd, req);
  430. }
  431. /* ********************** ALG API ************************************ */
  432. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  433. unsigned int keylen)
  434. {
  435. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  436. int ret;
  437. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  438. keylen != AES_KEYSIZE_256)
  439. return -EINVAL;
  440. pr_debug("enter, keylen: %d\n", keylen);
  441. memcpy(ctx->key, key, keylen);
  442. ctx->keylen = keylen;
  443. crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
  444. crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
  445. CRYPTO_TFM_REQ_MASK);
  446. ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
  447. if (!ret)
  448. return 0;
  449. return 0;
  450. }
  451. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  452. {
  453. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  454. }
  455. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  456. {
  457. return omap_aes_crypt(req, 0);
  458. }
  459. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  460. {
  461. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  462. }
  463. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  464. {
  465. return omap_aes_crypt(req, FLAGS_CBC);
  466. }
  467. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  468. {
  469. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  470. }
  471. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  472. {
  473. return omap_aes_crypt(req, FLAGS_CTR);
  474. }
  475. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  476. {
  477. const char *name = crypto_tfm_alg_name(tfm);
  478. const u32 flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK;
  479. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  480. struct crypto_skcipher *blk;
  481. blk = crypto_alloc_skcipher(name, 0, flags);
  482. if (IS_ERR(blk))
  483. return PTR_ERR(blk);
  484. ctx->fallback = blk;
  485. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  486. return 0;
  487. }
  488. static int omap_aes_gcm_cra_init(struct crypto_aead *tfm)
  489. {
  490. struct omap_aes_dev *dd = NULL;
  491. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  492. int err;
  493. /* Find AES device, currently picks the first device */
  494. spin_lock_bh(&list_lock);
  495. list_for_each_entry(dd, &dev_list, list) {
  496. break;
  497. }
  498. spin_unlock_bh(&list_lock);
  499. err = pm_runtime_get_sync(dd->dev);
  500. if (err < 0) {
  501. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  502. __func__, err);
  503. return err;
  504. }
  505. tfm->reqsize = sizeof(struct omap_aes_reqctx);
  506. ctx->ctr = crypto_alloc_skcipher("ecb(aes)", 0, 0);
  507. if (IS_ERR(ctx->ctr)) {
  508. pr_warn("could not load aes driver for encrypting IV\n");
  509. return PTR_ERR(ctx->ctr);
  510. }
  511. return 0;
  512. }
  513. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  514. {
  515. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  516. if (ctx->fallback)
  517. crypto_free_skcipher(ctx->fallback);
  518. ctx->fallback = NULL;
  519. }
  520. static void omap_aes_gcm_cra_exit(struct crypto_aead *tfm)
  521. {
  522. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  523. omap_aes_cra_exit(crypto_aead_tfm(tfm));
  524. if (ctx->ctr)
  525. crypto_free_skcipher(ctx->ctr);
  526. }
  527. /* ********************** ALGS ************************************ */
  528. static struct crypto_alg algs_ecb_cbc[] = {
  529. {
  530. .cra_name = "ecb(aes)",
  531. .cra_driver_name = "ecb-aes-omap",
  532. .cra_priority = 300,
  533. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  534. CRYPTO_ALG_KERN_DRIVER_ONLY |
  535. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  536. .cra_blocksize = AES_BLOCK_SIZE,
  537. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  538. .cra_alignmask = 0,
  539. .cra_type = &crypto_ablkcipher_type,
  540. .cra_module = THIS_MODULE,
  541. .cra_init = omap_aes_cra_init,
  542. .cra_exit = omap_aes_cra_exit,
  543. .cra_u.ablkcipher = {
  544. .min_keysize = AES_MIN_KEY_SIZE,
  545. .max_keysize = AES_MAX_KEY_SIZE,
  546. .setkey = omap_aes_setkey,
  547. .encrypt = omap_aes_ecb_encrypt,
  548. .decrypt = omap_aes_ecb_decrypt,
  549. }
  550. },
  551. {
  552. .cra_name = "cbc(aes)",
  553. .cra_driver_name = "cbc-aes-omap",
  554. .cra_priority = 300,
  555. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  556. CRYPTO_ALG_KERN_DRIVER_ONLY |
  557. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  558. .cra_blocksize = AES_BLOCK_SIZE,
  559. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  560. .cra_alignmask = 0,
  561. .cra_type = &crypto_ablkcipher_type,
  562. .cra_module = THIS_MODULE,
  563. .cra_init = omap_aes_cra_init,
  564. .cra_exit = omap_aes_cra_exit,
  565. .cra_u.ablkcipher = {
  566. .min_keysize = AES_MIN_KEY_SIZE,
  567. .max_keysize = AES_MAX_KEY_SIZE,
  568. .ivsize = AES_BLOCK_SIZE,
  569. .setkey = omap_aes_setkey,
  570. .encrypt = omap_aes_cbc_encrypt,
  571. .decrypt = omap_aes_cbc_decrypt,
  572. }
  573. }
  574. };
  575. static struct crypto_alg algs_ctr[] = {
  576. {
  577. .cra_name = "ctr(aes)",
  578. .cra_driver_name = "ctr-aes-omap",
  579. .cra_priority = 300,
  580. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  581. CRYPTO_ALG_KERN_DRIVER_ONLY |
  582. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  583. .cra_blocksize = AES_BLOCK_SIZE,
  584. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  585. .cra_alignmask = 0,
  586. .cra_type = &crypto_ablkcipher_type,
  587. .cra_module = THIS_MODULE,
  588. .cra_init = omap_aes_cra_init,
  589. .cra_exit = omap_aes_cra_exit,
  590. .cra_u.ablkcipher = {
  591. .min_keysize = AES_MIN_KEY_SIZE,
  592. .max_keysize = AES_MAX_KEY_SIZE,
  593. .geniv = "eseqiv",
  594. .ivsize = AES_BLOCK_SIZE,
  595. .setkey = omap_aes_setkey,
  596. .encrypt = omap_aes_ctr_encrypt,
  597. .decrypt = omap_aes_ctr_decrypt,
  598. }
  599. } ,
  600. };
  601. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  602. {
  603. .algs_list = algs_ecb_cbc,
  604. .size = ARRAY_SIZE(algs_ecb_cbc),
  605. },
  606. };
  607. static struct aead_alg algs_aead_gcm[] = {
  608. {
  609. .base = {
  610. .cra_name = "gcm(aes)",
  611. .cra_driver_name = "gcm-aes-omap",
  612. .cra_priority = 300,
  613. .cra_flags = CRYPTO_ALG_ASYNC |
  614. CRYPTO_ALG_KERN_DRIVER_ONLY,
  615. .cra_blocksize = 1,
  616. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  617. .cra_alignmask = 0xf,
  618. .cra_module = THIS_MODULE,
  619. },
  620. .init = omap_aes_gcm_cra_init,
  621. .exit = omap_aes_gcm_cra_exit,
  622. .ivsize = 12,
  623. .maxauthsize = AES_BLOCK_SIZE,
  624. .setkey = omap_aes_gcm_setkey,
  625. .encrypt = omap_aes_gcm_encrypt,
  626. .decrypt = omap_aes_gcm_decrypt,
  627. },
  628. {
  629. .base = {
  630. .cra_name = "rfc4106(gcm(aes))",
  631. .cra_driver_name = "rfc4106-gcm-aes-omap",
  632. .cra_priority = 300,
  633. .cra_flags = CRYPTO_ALG_ASYNC |
  634. CRYPTO_ALG_KERN_DRIVER_ONLY,
  635. .cra_blocksize = 1,
  636. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  637. .cra_alignmask = 0xf,
  638. .cra_module = THIS_MODULE,
  639. },
  640. .init = omap_aes_gcm_cra_init,
  641. .exit = omap_aes_gcm_cra_exit,
  642. .maxauthsize = AES_BLOCK_SIZE,
  643. .ivsize = 8,
  644. .setkey = omap_aes_4106gcm_setkey,
  645. .encrypt = omap_aes_4106gcm_encrypt,
  646. .decrypt = omap_aes_4106gcm_decrypt,
  647. },
  648. };
  649. static struct omap_aes_aead_algs omap_aes_aead_info = {
  650. .algs_list = algs_aead_gcm,
  651. .size = ARRAY_SIZE(algs_aead_gcm),
  652. };
  653. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  654. .algs_info = omap_aes_algs_info_ecb_cbc,
  655. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  656. .trigger = omap_aes_dma_trigger_omap2,
  657. .key_ofs = 0x1c,
  658. .iv_ofs = 0x20,
  659. .ctrl_ofs = 0x30,
  660. .data_ofs = 0x34,
  661. .rev_ofs = 0x44,
  662. .mask_ofs = 0x48,
  663. .dma_enable_in = BIT(2),
  664. .dma_enable_out = BIT(3),
  665. .dma_start = BIT(5),
  666. .major_mask = 0xf0,
  667. .major_shift = 4,
  668. .minor_mask = 0x0f,
  669. .minor_shift = 0,
  670. };
  671. #ifdef CONFIG_OF
  672. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  673. {
  674. .algs_list = algs_ecb_cbc,
  675. .size = ARRAY_SIZE(algs_ecb_cbc),
  676. },
  677. {
  678. .algs_list = algs_ctr,
  679. .size = ARRAY_SIZE(algs_ctr),
  680. },
  681. };
  682. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  683. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  684. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  685. .trigger = omap_aes_dma_trigger_omap2,
  686. .key_ofs = 0x1c,
  687. .iv_ofs = 0x20,
  688. .ctrl_ofs = 0x30,
  689. .data_ofs = 0x34,
  690. .rev_ofs = 0x44,
  691. .mask_ofs = 0x48,
  692. .dma_enable_in = BIT(2),
  693. .dma_enable_out = BIT(3),
  694. .dma_start = BIT(5),
  695. .major_mask = 0xf0,
  696. .major_shift = 4,
  697. .minor_mask = 0x0f,
  698. .minor_shift = 0,
  699. };
  700. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  701. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  702. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  703. .aead_algs_info = &omap_aes_aead_info,
  704. .trigger = omap_aes_dma_trigger_omap4,
  705. .key_ofs = 0x3c,
  706. .iv_ofs = 0x40,
  707. .ctrl_ofs = 0x50,
  708. .data_ofs = 0x60,
  709. .rev_ofs = 0x80,
  710. .mask_ofs = 0x84,
  711. .irq_status_ofs = 0x8c,
  712. .irq_enable_ofs = 0x90,
  713. .dma_enable_in = BIT(5),
  714. .dma_enable_out = BIT(6),
  715. .major_mask = 0x0700,
  716. .major_shift = 8,
  717. .minor_mask = 0x003f,
  718. .minor_shift = 0,
  719. };
  720. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  721. {
  722. struct omap_aes_dev *dd = dev_id;
  723. u32 status, i;
  724. u32 *src, *dst;
  725. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  726. if (status & AES_REG_IRQ_DATA_IN) {
  727. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  728. BUG_ON(!dd->in_sg);
  729. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  730. src = sg_virt(dd->in_sg) + _calc_walked(in);
  731. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  732. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  733. scatterwalk_advance(&dd->in_walk, 4);
  734. if (dd->in_sg->length == _calc_walked(in)) {
  735. dd->in_sg = sg_next(dd->in_sg);
  736. if (dd->in_sg) {
  737. scatterwalk_start(&dd->in_walk,
  738. dd->in_sg);
  739. src = sg_virt(dd->in_sg) +
  740. _calc_walked(in);
  741. }
  742. } else {
  743. src++;
  744. }
  745. }
  746. /* Clear IRQ status */
  747. status &= ~AES_REG_IRQ_DATA_IN;
  748. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  749. /* Enable DATA_OUT interrupt */
  750. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  751. } else if (status & AES_REG_IRQ_DATA_OUT) {
  752. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  753. BUG_ON(!dd->out_sg);
  754. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  755. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  756. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  757. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  758. scatterwalk_advance(&dd->out_walk, 4);
  759. if (dd->out_sg->length == _calc_walked(out)) {
  760. dd->out_sg = sg_next(dd->out_sg);
  761. if (dd->out_sg) {
  762. scatterwalk_start(&dd->out_walk,
  763. dd->out_sg);
  764. dst = sg_virt(dd->out_sg) +
  765. _calc_walked(out);
  766. }
  767. } else {
  768. dst++;
  769. }
  770. }
  771. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  772. /* Clear IRQ status */
  773. status &= ~AES_REG_IRQ_DATA_OUT;
  774. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  775. if (!dd->total)
  776. /* All bytes read! */
  777. tasklet_schedule(&dd->done_task);
  778. else
  779. /* Enable DATA_IN interrupt for next block */
  780. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  781. }
  782. return IRQ_HANDLED;
  783. }
  784. static const struct of_device_id omap_aes_of_match[] = {
  785. {
  786. .compatible = "ti,omap2-aes",
  787. .data = &omap_aes_pdata_omap2,
  788. },
  789. {
  790. .compatible = "ti,omap3-aes",
  791. .data = &omap_aes_pdata_omap3,
  792. },
  793. {
  794. .compatible = "ti,omap4-aes",
  795. .data = &omap_aes_pdata_omap4,
  796. },
  797. {},
  798. };
  799. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  800. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  801. struct device *dev, struct resource *res)
  802. {
  803. struct device_node *node = dev->of_node;
  804. const struct of_device_id *match;
  805. int err = 0;
  806. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  807. if (!match) {
  808. dev_err(dev, "no compatible OF match\n");
  809. err = -EINVAL;
  810. goto err;
  811. }
  812. err = of_address_to_resource(node, 0, res);
  813. if (err < 0) {
  814. dev_err(dev, "can't translate OF node address\n");
  815. err = -EINVAL;
  816. goto err;
  817. }
  818. dd->pdata = match->data;
  819. err:
  820. return err;
  821. }
  822. #else
  823. static const struct of_device_id omap_aes_of_match[] = {
  824. {},
  825. };
  826. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  827. struct device *dev, struct resource *res)
  828. {
  829. return -EINVAL;
  830. }
  831. #endif
  832. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  833. struct platform_device *pdev, struct resource *res)
  834. {
  835. struct device *dev = &pdev->dev;
  836. struct resource *r;
  837. int err = 0;
  838. /* Get the base address */
  839. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  840. if (!r) {
  841. dev_err(dev, "no MEM resource info\n");
  842. err = -ENODEV;
  843. goto err;
  844. }
  845. memcpy(res, r, sizeof(*res));
  846. /* Only OMAP2/3 can be non-DT */
  847. dd->pdata = &omap_aes_pdata_omap2;
  848. err:
  849. return err;
  850. }
  851. static int omap_aes_probe(struct platform_device *pdev)
  852. {
  853. struct device *dev = &pdev->dev;
  854. struct omap_aes_dev *dd;
  855. struct crypto_alg *algp;
  856. struct aead_alg *aalg;
  857. struct resource res;
  858. int err = -ENOMEM, i, j, irq = -1;
  859. u32 reg;
  860. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  861. if (dd == NULL) {
  862. dev_err(dev, "unable to alloc data struct.\n");
  863. goto err_data;
  864. }
  865. dd->dev = dev;
  866. platform_set_drvdata(pdev, dd);
  867. aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
  868. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  869. omap_aes_get_res_pdev(dd, pdev, &res);
  870. if (err)
  871. goto err_res;
  872. dd->io_base = devm_ioremap_resource(dev, &res);
  873. if (IS_ERR(dd->io_base)) {
  874. err = PTR_ERR(dd->io_base);
  875. goto err_res;
  876. }
  877. dd->phys_base = res.start;
  878. pm_runtime_use_autosuspend(dev);
  879. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  880. pm_runtime_enable(dev);
  881. err = pm_runtime_get_sync(dev);
  882. if (err < 0) {
  883. dev_err(dev, "%s: failed to get_sync(%d)\n",
  884. __func__, err);
  885. goto err_res;
  886. }
  887. omap_aes_dma_stop(dd);
  888. reg = omap_aes_read(dd, AES_REG_REV(dd));
  889. pm_runtime_put_sync(dev);
  890. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  891. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  892. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  893. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  894. err = omap_aes_dma_init(dd);
  895. if (err == -EPROBE_DEFER) {
  896. goto err_irq;
  897. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  898. dd->pio_only = 1;
  899. irq = platform_get_irq(pdev, 0);
  900. if (irq < 0) {
  901. dev_err(dev, "can't get IRQ resource\n");
  902. err = irq;
  903. goto err_irq;
  904. }
  905. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  906. dev_name(dev), dd);
  907. if (err) {
  908. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  909. goto err_irq;
  910. }
  911. }
  912. spin_lock_init(&dd->lock);
  913. INIT_LIST_HEAD(&dd->list);
  914. spin_lock(&list_lock);
  915. list_add_tail(&dd->list, &dev_list);
  916. spin_unlock(&list_lock);
  917. /* Initialize crypto engine */
  918. dd->engine = crypto_engine_alloc_init(dev, 1);
  919. if (!dd->engine) {
  920. err = -ENOMEM;
  921. goto err_engine;
  922. }
  923. dd->engine->prepare_cipher_request = omap_aes_prepare_req;
  924. dd->engine->cipher_one_request = omap_aes_crypt_req;
  925. err = crypto_engine_start(dd->engine);
  926. if (err)
  927. goto err_engine;
  928. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  929. if (!dd->pdata->algs_info[i].registered) {
  930. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  931. algp = &dd->pdata->algs_info[i].algs_list[j];
  932. pr_debug("reg alg: %s\n", algp->cra_name);
  933. INIT_LIST_HEAD(&algp->cra_list);
  934. err = crypto_register_alg(algp);
  935. if (err)
  936. goto err_algs;
  937. dd->pdata->algs_info[i].registered++;
  938. }
  939. }
  940. }
  941. if (dd->pdata->aead_algs_info &&
  942. !dd->pdata->aead_algs_info->registered) {
  943. for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
  944. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  945. algp = &aalg->base;
  946. pr_debug("reg alg: %s\n", algp->cra_name);
  947. INIT_LIST_HEAD(&algp->cra_list);
  948. err = crypto_register_aead(aalg);
  949. if (err)
  950. goto err_aead_algs;
  951. dd->pdata->aead_algs_info->registered++;
  952. }
  953. }
  954. return 0;
  955. err_aead_algs:
  956. for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
  957. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  958. crypto_unregister_aead(aalg);
  959. }
  960. err_algs:
  961. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  962. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  963. crypto_unregister_alg(
  964. &dd->pdata->algs_info[i].algs_list[j]);
  965. err_engine:
  966. if (dd->engine)
  967. crypto_engine_exit(dd->engine);
  968. omap_aes_dma_cleanup(dd);
  969. err_irq:
  970. tasklet_kill(&dd->done_task);
  971. pm_runtime_disable(dev);
  972. err_res:
  973. dd = NULL;
  974. err_data:
  975. dev_err(dev, "initialization failed.\n");
  976. return err;
  977. }
  978. static int omap_aes_remove(struct platform_device *pdev)
  979. {
  980. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  981. struct aead_alg *aalg;
  982. int i, j;
  983. if (!dd)
  984. return -ENODEV;
  985. spin_lock(&list_lock);
  986. list_del(&dd->list);
  987. spin_unlock(&list_lock);
  988. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  989. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  990. crypto_unregister_alg(
  991. &dd->pdata->algs_info[i].algs_list[j]);
  992. for (i = dd->pdata->aead_algs_info->size - 1; i >= 0; i--) {
  993. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  994. crypto_unregister_aead(aalg);
  995. }
  996. crypto_engine_exit(dd->engine);
  997. tasklet_kill(&dd->done_task);
  998. omap_aes_dma_cleanup(dd);
  999. pm_runtime_disable(dd->dev);
  1000. dd = NULL;
  1001. return 0;
  1002. }
  1003. #ifdef CONFIG_PM_SLEEP
  1004. static int omap_aes_suspend(struct device *dev)
  1005. {
  1006. pm_runtime_put_sync(dev);
  1007. return 0;
  1008. }
  1009. static int omap_aes_resume(struct device *dev)
  1010. {
  1011. pm_runtime_get_sync(dev);
  1012. return 0;
  1013. }
  1014. #endif
  1015. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1016. static struct platform_driver omap_aes_driver = {
  1017. .probe = omap_aes_probe,
  1018. .remove = omap_aes_remove,
  1019. .driver = {
  1020. .name = "omap-aes",
  1021. .pm = &omap_aes_pm_ops,
  1022. .of_match_table = omap_aes_of_match,
  1023. },
  1024. };
  1025. module_platform_driver(omap_aes_driver);
  1026. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1027. MODULE_LICENSE("GPL v2");
  1028. MODULE_AUTHOR("Dmitry Kasatkin");