chcr_core.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * This file is part of the Chelsio T6 Crypto driver for Linux.
  3. *
  4. * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. */
  35. #ifndef __CHCR_CORE_H__
  36. #define __CHCR_CORE_H__
  37. #include <crypto/algapi.h>
  38. #include "t4_hw.h"
  39. #include "cxgb4.h"
  40. #include "cxgb4_uld.h"
  41. #define DRV_MODULE_NAME "chcr"
  42. #define DRV_VERSION "1.0.0.0"
  43. #define MAX_PENDING_REQ_TO_HW 20
  44. #define CHCR_TEST_RESPONSE_TIMEOUT 1000
  45. #define PAD_ERROR_BIT 1
  46. #define CHK_PAD_ERR_BIT(x) (((x) >> PAD_ERROR_BIT) & 1)
  47. #define MAC_ERROR_BIT 0
  48. #define CHK_MAC_ERR_BIT(x) (((x) >> MAC_ERROR_BIT) & 1)
  49. #define MAX_SALT 4
  50. #define WR_MIN_LEN (sizeof(struct chcr_wr) + \
  51. sizeof(struct cpl_rx_phys_dsgl) + \
  52. sizeof(struct ulptx_sgl))
  53. #define padap(dev) pci_get_drvdata(dev->u_ctx->lldi.pdev)
  54. struct uld_ctx;
  55. struct _key_ctx {
  56. __be32 ctx_hdr;
  57. u8 salt[MAX_SALT];
  58. __be64 reserverd;
  59. unsigned char key[0];
  60. };
  61. struct chcr_wr {
  62. struct fw_crypto_lookaside_wr wreq;
  63. struct ulp_txpkt ulptx;
  64. struct ulptx_idata sc_imm;
  65. struct cpl_tx_sec_pdu sec_cpl;
  66. struct _key_ctx key_ctx;
  67. };
  68. struct chcr_dev {
  69. spinlock_t lock_chcr_dev;
  70. struct uld_ctx *u_ctx;
  71. unsigned char tx_channel_id;
  72. unsigned char rx_channel_id;
  73. };
  74. struct uld_ctx {
  75. struct list_head entry;
  76. struct cxgb4_lld_info lldi;
  77. struct chcr_dev *dev;
  78. };
  79. struct uld_ctx * assign_chcr_device(void);
  80. int chcr_send_wr(struct sk_buff *skb);
  81. int start_crypto(void);
  82. int stop_crypto(void);
  83. int chcr_uld_rx_handler(void *handle, const __be64 *rsp,
  84. const struct pkt_gl *pgl);
  85. int chcr_handle_resp(struct crypto_async_request *req, unsigned char *input,
  86. int err);
  87. #endif /* __CHCR_CORE_H__ */