clk-rk3228.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
  3. * Author: Xing Zheng <zhengxing@rock-chips.com>
  4. * Jeffy Chen <jeffy.chen@rock-chips.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/clk-provider.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/syscore_ops.h>
  20. #include <dt-bindings/clock/rk3228-cru.h>
  21. #include "clk.h"
  22. #define RK3228_GRF_SOC_STATUS0 0x480
  23. enum rk3228_plls {
  24. apll, dpll, cpll, gpll,
  25. };
  26. static struct rockchip_pll_rate_table rk3228_pll_rates[] = {
  27. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  28. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  41. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  42. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  43. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  44. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  45. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  46. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  47. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  48. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  50. RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  51. RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  52. RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  53. RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  54. RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  55. RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  56. RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  57. RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  58. RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  59. RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
  60. RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  61. RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  62. RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  63. RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
  64. RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  65. RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  66. RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  67. RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  68. RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  69. RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
  70. { /* sentinel */ },
  71. };
  72. #define RK3228_DIV_CPU_MASK 0x1f
  73. #define RK3228_DIV_CPU_SHIFT 8
  74. #define RK3228_DIV_PERI_MASK 0xf
  75. #define RK3228_DIV_PERI_SHIFT 0
  76. #define RK3228_DIV_ACLK_MASK 0x7
  77. #define RK3228_DIV_ACLK_SHIFT 4
  78. #define RK3228_DIV_HCLK_MASK 0x3
  79. #define RK3228_DIV_HCLK_SHIFT 8
  80. #define RK3228_DIV_PCLK_MASK 0x7
  81. #define RK3228_DIV_PCLK_SHIFT 12
  82. #define RK3228_CLKSEL1(_core_aclk_div, _core_peri_div) \
  83. { \
  84. .reg = RK2928_CLKSEL_CON(1), \
  85. .val = HIWORD_UPDATE(_core_peri_div, RK3228_DIV_PERI_MASK, \
  86. RK3228_DIV_PERI_SHIFT) | \
  87. HIWORD_UPDATE(_core_aclk_div, RK3228_DIV_ACLK_MASK, \
  88. RK3228_DIV_ACLK_SHIFT), \
  89. }
  90. #define RK3228_CPUCLK_RATE(_prate, _core_aclk_div, _core_peri_div) \
  91. { \
  92. .prate = _prate, \
  93. .divs = { \
  94. RK3228_CLKSEL1(_core_aclk_div, _core_peri_div), \
  95. }, \
  96. }
  97. static struct rockchip_cpuclk_rate_table rk3228_cpuclk_rates[] __initdata = {
  98. RK3228_CPUCLK_RATE(1800000000, 1, 7),
  99. RK3228_CPUCLK_RATE(1704000000, 1, 7),
  100. RK3228_CPUCLK_RATE(1608000000, 1, 7),
  101. RK3228_CPUCLK_RATE(1512000000, 1, 7),
  102. RK3228_CPUCLK_RATE(1488000000, 1, 5),
  103. RK3228_CPUCLK_RATE(1416000000, 1, 5),
  104. RK3228_CPUCLK_RATE(1392000000, 1, 5),
  105. RK3228_CPUCLK_RATE(1296000000, 1, 5),
  106. RK3228_CPUCLK_RATE(1200000000, 1, 5),
  107. RK3228_CPUCLK_RATE(1104000000, 1, 5),
  108. RK3228_CPUCLK_RATE(1008000000, 1, 5),
  109. RK3228_CPUCLK_RATE(912000000, 1, 5),
  110. RK3228_CPUCLK_RATE(816000000, 1, 3),
  111. RK3228_CPUCLK_RATE(696000000, 1, 3),
  112. RK3228_CPUCLK_RATE(600000000, 1, 3),
  113. RK3228_CPUCLK_RATE(408000000, 1, 1),
  114. RK3228_CPUCLK_RATE(312000000, 1, 1),
  115. RK3228_CPUCLK_RATE(216000000, 1, 1),
  116. RK3228_CPUCLK_RATE(96000000, 1, 1),
  117. };
  118. static const struct rockchip_cpuclk_reg_data rk3228_cpuclk_data = {
  119. .core_reg = RK2928_CLKSEL_CON(0),
  120. .div_core_shift = 0,
  121. .div_core_mask = 0x1f,
  122. .mux_core_alt = 1,
  123. .mux_core_main = 0,
  124. .mux_core_shift = 6,
  125. .mux_core_mask = 0x1,
  126. };
  127. PNAME(mux_pll_p) = { "clk_24m", "xin24m" };
  128. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr", "apll_ddr" };
  129. PNAME(mux_armclk_p) = { "apll_core", "gpll_core", "dpll_core" };
  130. PNAME(mux_usb480m_phy_p) = { "usb480m_phy0", "usb480m_phy1" };
  131. PNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" };
  132. PNAME(mux_hdmiphy_p) = { "hdmiphy_phy", "xin24m" };
  133. PNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu", "hdmiphy_aclk_cpu" };
  134. PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "hdmiphy" "usb480m" };
  135. PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "hdmiphy" };
  136. PNAME(mux_pll_src_2plls_p) = { "cpll", "gpll" };
  137. PNAME(mux_sclk_hdmi_cec_p) = { "cpll", "gpll", "xin24m" };
  138. PNAME(mux_aclk_peri_src_p) = { "cpll_peri", "gpll_peri", "hdmiphy_peri" };
  139. PNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "usb480m" };
  140. PNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usb480m" };
  141. PNAME(mux_sclk_rga_p) = { "gpll", "cpll", "sclk_rga_src" };
  142. PNAME(mux_sclk_vop_src_p) = { "gpll_vop", "cpll_vop" };
  143. PNAME(mux_dclk_vop_p) = { "hdmiphy", "sclk_vop_pre" };
  144. PNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
  145. PNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" };
  146. PNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" };
  147. PNAME(mux_i2s2_p) = { "i2s2_src", "i2s2_frac", "xin12m" };
  148. PNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" };
  149. PNAME(mux_aclk_gpu_pre_p) = { "cpll_gpu", "gpll_gpu", "hdmiphy_gpu", "usb480m_gpu" };
  150. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  151. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  152. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  153. PNAME(mux_sclk_mac_extclk_p) = { "ext_gmac", "phy_50m_out" };
  154. PNAME(mux_sclk_gmac_pre_p) = { "sclk_gmac_src", "sclk_mac_extclk" };
  155. PNAME(mux_sclk_macphy_p) = { "sclk_gmac_src", "ext_gmac" };
  156. static struct rockchip_pll_clock rk3228_pll_clks[] __initdata = {
  157. [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
  158. RK2928_MODE_CON, 0, 7, 0, rk3228_pll_rates),
  159. [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3),
  160. RK2928_MODE_CON, 4, 6, 0, NULL),
  161. [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
  162. RK2928_MODE_CON, 8, 8, 0, NULL),
  163. [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(9),
  164. RK2928_MODE_CON, 12, 9, ROCKCHIP_PLL_SYNC_RATE, rk3228_pll_rates),
  165. };
  166. #define MFLAGS CLK_MUX_HIWORD_MASK
  167. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  168. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  169. static struct rockchip_clk_branch rk3228_i2s0_fracmux __initdata =
  170. MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
  171. RK2928_CLKSEL_CON(9), 8, 2, MFLAGS);
  172. static struct rockchip_clk_branch rk3228_i2s1_fracmux __initdata =
  173. MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT,
  174. RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
  175. static struct rockchip_clk_branch rk3228_i2s2_fracmux __initdata =
  176. MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
  177. RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
  178. static struct rockchip_clk_branch rk3228_spdif_fracmux __initdata =
  179. MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
  180. RK2928_CLKSEL_CON(6), 8, 2, MFLAGS);
  181. static struct rockchip_clk_branch rk3228_uart0_fracmux __initdata =
  182. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  183. RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
  184. static struct rockchip_clk_branch rk3228_uart1_fracmux __initdata =
  185. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  186. RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
  187. static struct rockchip_clk_branch rk3228_uart2_fracmux __initdata =
  188. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  189. RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
  190. static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
  191. /*
  192. * Clock-Architecture Diagram 1
  193. */
  194. DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
  195. RK2928_CLKSEL_CON(4), 8, 5, DFLAGS),
  196. /* PD_DDR */
  197. GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
  198. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  199. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  200. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  201. GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
  202. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  203. COMPOSITE(0, "ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  204. RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  205. RK2928_CLKGATE_CON(7), 1, GFLAGS),
  206. GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED,
  207. RK2928_CLKGATE_CON(8), 5, GFLAGS),
  208. FACTOR_GATE(0, "ddrphy", "ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
  209. RK2928_CLKGATE_CON(7), 0, GFLAGS),
  210. /* PD_CORE */
  211. GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
  212. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  213. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  214. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  215. GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
  216. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  217. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  218. RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  219. RK2928_CLKGATE_CON(4), 1, GFLAGS),
  220. COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED,
  221. RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  222. RK2928_CLKGATE_CON(4), 0, GFLAGS),
  223. /* PD_MISC */
  224. MUX(0, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
  225. RK2928_MISC_CON, 13, 1, MFLAGS),
  226. MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
  227. RK2928_MISC_CON, 14, 1, MFLAGS),
  228. MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  229. RK2928_MISC_CON, 15, 1, MFLAGS),
  230. /* PD_BUS */
  231. GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IGNORE_UNUSED,
  232. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  233. GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED,
  234. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  235. GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED,
  236. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  237. COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
  238. RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS),
  239. GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0,
  240. RK2928_CLKGATE_CON(6), 0, GFLAGS),
  241. COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0,
  242. RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
  243. RK2928_CLKGATE_CON(6), 1, GFLAGS),
  244. COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", 0,
  245. RK2928_CLKSEL_CON(1), 12, 3, DFLAGS,
  246. RK2928_CLKGATE_CON(6), 2, GFLAGS),
  247. GATE(PCLK_CPU, "pclk_cpu", "pclk_bus_src", 0,
  248. RK2928_CLKGATE_CON(6), 3, GFLAGS),
  249. GATE(0, "pclk_phy_pre", "pclk_bus_src", 0,
  250. RK2928_CLKGATE_CON(6), 4, GFLAGS),
  251. GATE(0, "pclk_ddr_pre", "pclk_bus_src", 0,
  252. RK2928_CLKGATE_CON(6), 13, GFLAGS),
  253. /* PD_VIDEO */
  254. COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
  255. RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS,
  256. RK2928_CLKGATE_CON(3), 11, GFLAGS),
  257. FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
  258. RK2928_CLKGATE_CON(4), 4, GFLAGS),
  259. COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
  260. RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
  261. RK2928_CLKGATE_CON(3), 2, GFLAGS),
  262. FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
  263. RK2928_CLKGATE_CON(4), 5, GFLAGS),
  264. COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
  265. RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
  266. RK2928_CLKGATE_CON(3), 3, GFLAGS),
  267. COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
  268. RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS,
  269. RK2928_CLKGATE_CON(3), 4, GFLAGS),
  270. /* PD_VIO */
  271. COMPOSITE(ACLK_IEP_PRE, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
  272. RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS,
  273. RK2928_CLKGATE_CON(3), 0, GFLAGS),
  274. DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_iep_pre", 0,
  275. RK2928_CLKSEL_CON(2), 0, 5, DFLAGS),
  276. COMPOSITE(ACLK_HDCP_PRE, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
  277. RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS,
  278. RK2928_CLKGATE_CON(1), 4, GFLAGS),
  279. MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0,
  280. RK2928_CLKSEL_CON(33), 13, 2, MFLAGS),
  281. COMPOSITE_NOMUX(ACLK_RGA_PRE, "aclk_rga_pre", "sclk_rga_src", 0,
  282. RK2928_CLKSEL_CON(33), 8, 5, DFLAGS,
  283. RK2928_CLKGATE_CON(1), 2, GFLAGS),
  284. COMPOSITE(SCLK_RGA, "sclk_rga", mux_sclk_rga_p, 0,
  285. RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS,
  286. RK2928_CLKGATE_CON(3), 6, GFLAGS),
  287. COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
  288. RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS,
  289. RK2928_CLKGATE_CON(1), 1, GFLAGS),
  290. COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_3plls_p, 0,
  291. RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS,
  292. RK2928_CLKGATE_CON(3), 5, GFLAGS),
  293. GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
  294. RK2928_CLKGATE_CON(3), 7, GFLAGS),
  295. COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
  296. RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS,
  297. RK2928_CLKGATE_CON(3), 8, GFLAGS),
  298. /* PD_PERI */
  299. GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
  300. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  301. GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
  302. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  303. GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED,
  304. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  305. COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0,
  306. RK2928_CLKSEL_CON(10), 10, 2, MFLAGS, 0, 5, DFLAGS),
  307. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
  308. RK2928_CLKSEL_CON(10), 12, 3, DFLAGS,
  309. RK2928_CLKGATE_CON(5), 2, GFLAGS),
  310. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0,
  311. RK2928_CLKSEL_CON(10), 8, 2, DFLAGS,
  312. RK2928_CLKGATE_CON(5), 1, GFLAGS),
  313. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
  314. RK2928_CLKGATE_CON(5), 0, GFLAGS),
  315. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  316. RK2928_CLKGATE_CON(6), 5, GFLAGS),
  317. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  318. RK2928_CLKGATE_CON(6), 6, GFLAGS),
  319. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  320. RK2928_CLKGATE_CON(6), 7, GFLAGS),
  321. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  322. RK2928_CLKGATE_CON(6), 8, GFLAGS),
  323. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  324. RK2928_CLKGATE_CON(6), 9, GFLAGS),
  325. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  326. RK2928_CLKGATE_CON(6), 10, GFLAGS),
  327. COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
  328. RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS,
  329. RK2928_CLKGATE_CON(2), 7, GFLAGS),
  330. COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_2plls_p, 0,
  331. RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS,
  332. RK2928_CLKGATE_CON(2), 6, GFLAGS),
  333. GATE(SCLK_HSADC, "sclk_hsadc", "ext_hsadc", 0,
  334. RK2928_CLKGATE_CON(10), 12, GFLAGS),
  335. COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
  336. RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS,
  337. RK2928_CLKGATE_CON(2), 15, GFLAGS),
  338. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc0", mux_mmc_src_p, 0,
  339. RK2928_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 8, DFLAGS,
  340. RK2928_CLKGATE_CON(2), 11, GFLAGS),
  341. COMPOSITE_NODIV(SCLK_SDIO_SRC, "sclk_sdio_src", mux_mmc_src_p, 0,
  342. RK2928_CLKSEL_CON(11), 10, 2, MFLAGS,
  343. RK2928_CLKGATE_CON(2), 13, GFLAGS),
  344. DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
  345. RK2928_CLKSEL_CON(12), 0, 8, DFLAGS),
  346. COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
  347. RK2928_CLKSEL_CON(11), 12, 2, MFLAGS,
  348. RK2928_CLKGATE_CON(2), 14, GFLAGS),
  349. DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
  350. RK2928_CLKSEL_CON(12), 8, 8, DFLAGS),
  351. /*
  352. * Clock-Architecture Diagram 2
  353. */
  354. GATE(0, "gpll_vop", "gpll", 0,
  355. RK2928_CLKGATE_CON(3), 1, GFLAGS),
  356. GATE(0, "cpll_vop", "cpll", 0,
  357. RK2928_CLKGATE_CON(3), 1, GFLAGS),
  358. MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0,
  359. RK2928_CLKSEL_CON(27), 0, 1, MFLAGS),
  360. DIV(DCLK_HDMI_PHY, "dclk_hdmiphy", "sclk_vop_src", 0,
  361. RK2928_CLKSEL_CON(29), 0, 3, DFLAGS),
  362. DIV(0, "sclk_vop_pre", "sclk_vop_src", 0,
  363. RK2928_CLKSEL_CON(27), 8, 8, DFLAGS),
  364. MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0,
  365. RK2928_CLKSEL_CON(27), 1, 1, MFLAGS),
  366. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  367. COMPOSITE(0, "i2s0_src", mux_pll_src_2plls_p, 0,
  368. RK2928_CLKSEL_CON(9), 15, 1, MFLAGS, 0, 7, DFLAGS,
  369. RK2928_CLKGATE_CON(0), 3, GFLAGS),
  370. COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
  371. RK2928_CLKSEL_CON(8), 0,
  372. RK2928_CLKGATE_CON(0), 4, GFLAGS,
  373. &rk3228_i2s0_fracmux),
  374. GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
  375. RK2928_CLKGATE_CON(0), 5, GFLAGS),
  376. COMPOSITE(0, "i2s1_src", mux_pll_src_2plls_p, 0,
  377. RK2928_CLKSEL_CON(3), 15, 1, MFLAGS, 0, 7, DFLAGS,
  378. RK2928_CLKGATE_CON(0), 10, GFLAGS),
  379. COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
  380. RK2928_CLKSEL_CON(7), 0,
  381. RK2928_CLKGATE_CON(0), 11, GFLAGS,
  382. &rk3228_i2s1_fracmux),
  383. GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
  384. RK2928_CLKGATE_CON(0), 14, GFLAGS),
  385. COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0,
  386. RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
  387. RK2928_CLKGATE_CON(0), 13, GFLAGS),
  388. COMPOSITE(0, "i2s2_src", mux_pll_src_2plls_p, 0,
  389. RK2928_CLKSEL_CON(16), 15, 1, MFLAGS, 0, 7, DFLAGS,
  390. RK2928_CLKGATE_CON(0), 7, GFLAGS),
  391. COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
  392. RK2928_CLKSEL_CON(30), 0,
  393. RK2928_CLKGATE_CON(0), 8, GFLAGS,
  394. &rk3228_i2s2_fracmux),
  395. GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
  396. RK2928_CLKGATE_CON(0), 9, GFLAGS),
  397. COMPOSITE(0, "sclk_spdif_src", mux_pll_src_2plls_p, 0,
  398. RK2928_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
  399. RK2928_CLKGATE_CON(2), 10, GFLAGS),
  400. COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT,
  401. RK2928_CLKSEL_CON(20), 0,
  402. RK2928_CLKGATE_CON(2), 12, GFLAGS,
  403. &rk3228_spdif_fracmux),
  404. GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
  405. RK2928_CLKGATE_CON(1), 3, GFLAGS),
  406. GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", 0,
  407. RK2928_CLKGATE_CON(1), 5, GFLAGS),
  408. GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", 0,
  409. RK2928_CLKGATE_CON(1), 6, GFLAGS),
  410. COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
  411. RK2928_CLKSEL_CON(24), 6, 10, DFLAGS,
  412. RK2928_CLKGATE_CON(2), 8, GFLAGS),
  413. GATE(0, "cpll_gpu", "cpll", 0,
  414. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  415. GATE(0, "gpll_gpu", "gpll", 0,
  416. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  417. GATE(0, "hdmiphy_gpu", "hdmiphy", 0,
  418. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  419. GATE(0, "usb480m_gpu", "usb480m", 0,
  420. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  421. COMPOSITE_NOGATE(0, "aclk_gpu_pre", mux_aclk_gpu_pre_p, 0,
  422. RK2928_CLKSEL_CON(34), 5, 2, MFLAGS, 0, 5, DFLAGS),
  423. COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
  424. RK2928_CLKSEL_CON(25), 8, 1, MFLAGS, 0, 7, DFLAGS,
  425. RK2928_CLKGATE_CON(2), 9, GFLAGS),
  426. /* PD_UART */
  427. COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
  428. RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
  429. RK2928_CLKGATE_CON(1), 8, GFLAGS),
  430. COMPOSITE(0, "uart1_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
  431. RK2928_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
  432. RK2928_CLKGATE_CON(1), 10, GFLAGS),
  433. COMPOSITE(0, "uart2_src", mux_pll_src_cpll_gpll_usb480m_p,
  434. 0, RK2928_CLKSEL_CON(15), 12, 2,
  435. MFLAGS, 0, 7, DFLAGS, RK2928_CLKGATE_CON(1), 12, GFLAGS),
  436. COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  437. RK2928_CLKSEL_CON(17), 0,
  438. RK2928_CLKGATE_CON(1), 9, GFLAGS,
  439. &rk3228_uart0_fracmux),
  440. COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  441. RK2928_CLKSEL_CON(18), 0,
  442. RK2928_CLKGATE_CON(1), 11, GFLAGS,
  443. &rk3228_uart1_fracmux),
  444. COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
  445. RK2928_CLKSEL_CON(19), 0,
  446. RK2928_CLKGATE_CON(1), 13, GFLAGS,
  447. &rk3228_uart2_fracmux),
  448. COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
  449. RK2928_CLKSEL_CON(2), 14, 1, MFLAGS, 8, 5, DFLAGS,
  450. RK2928_CLKGATE_CON(1), 0, GFLAGS),
  451. COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_2plls_p, 0,
  452. RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS,
  453. RK2928_CLKGATE_CON(1), 7, GFLAGS),
  454. MUX(SCLK_MAC_EXTCLK, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0,
  455. RK2928_CLKSEL_CON(29), 10, 1, MFLAGS),
  456. MUX(SCLK_MAC, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0,
  457. RK2928_CLKSEL_CON(5), 5, 1, MFLAGS),
  458. GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac_pre", 0,
  459. RK2928_CLKGATE_CON(5), 4, GFLAGS),
  460. GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac_pre", 0,
  461. RK2928_CLKGATE_CON(5), 3, GFLAGS),
  462. GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac_pre", 0,
  463. RK2928_CLKGATE_CON(5), 5, GFLAGS),
  464. GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac_pre", 0,
  465. RK2928_CLKGATE_CON(5), 6, GFLAGS),
  466. COMPOSITE(SCLK_MAC_PHY, "sclk_macphy", mux_sclk_macphy_p, 0,
  467. RK2928_CLKSEL_CON(29), 12, 1, MFLAGS, 8, 2, DFLAGS,
  468. RK2928_CLKGATE_CON(5), 7, GFLAGS),
  469. COMPOSITE(SCLK_MAC_OUT, "sclk_gmac_out", mux_pll_src_2plls_p, 0,
  470. RK2928_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS,
  471. RK2928_CLKGATE_CON(2), 2, GFLAGS),
  472. /*
  473. * Clock-Architecture Diagram 3
  474. */
  475. /* PD_VOP */
  476. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, GFLAGS),
  477. GATE(0, "aclk_rga_noc", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 11, GFLAGS),
  478. GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, GFLAGS),
  479. GATE(0, "aclk_iep_noc", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 9, GFLAGS),
  480. GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 5, GFLAGS),
  481. GATE(0, "aclk_vop_noc", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 12, GFLAGS),
  482. GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, GFLAGS),
  483. GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(13), 10, GFLAGS),
  484. GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, GFLAGS),
  485. GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, GFLAGS),
  486. GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 6, GFLAGS),
  487. GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 7, GFLAGS),
  488. GATE(0, "hclk_vio_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 8, GFLAGS),
  489. GATE(0, "hclk_vop_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 13, GFLAGS),
  490. GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, GFLAGS),
  491. GATE(HCLK_HDCP_MMU, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, GFLAGS),
  492. GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 6, GFLAGS),
  493. GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, GFLAGS),
  494. GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, GFLAGS),
  495. /* PD_PERI */
  496. GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 0, GFLAGS),
  497. GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(11), 4, GFLAGS),
  498. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 0, GFLAGS),
  499. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, GFLAGS),
  500. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, GFLAGS),
  501. GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 3, GFLAGS),
  502. GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, GFLAGS),
  503. GATE(0, "hclk_host0_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 7, GFLAGS),
  504. GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, GFLAGS),
  505. GATE(0, "hclk_host1_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 9, GFLAGS),
  506. GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, GFLAGS),
  507. GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS),
  508. GATE(0, "hclk_otg_pmu", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 13, GFLAGS),
  509. GATE(0, "hclk_host2_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 14, GFLAGS),
  510. GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 1, GFLAGS),
  511. GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(11), 5, GFLAGS),
  512. GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 2, GFLAGS),
  513. /* PD_GPU */
  514. GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 14, GFLAGS),
  515. GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 15, GFLAGS),
  516. /* PD_BUS */
  517. GATE(0, "sclk_initmem_mbist", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
  518. GATE(0, "aclk_initmem", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
  519. GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
  520. GATE(0, "aclk_bus_noc", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
  521. GATE(0, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS),
  522. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
  523. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
  524. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
  525. GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
  526. GATE(HCLK_TSP, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
  527. GATE(HCLK_M_CRYPTO, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
  528. GATE(HCLK_S_CRYPTO, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
  529. GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
  530. GATE(0, "pclk_ddrmon", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
  531. GATE(0, "pclk_msch_noc", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(10), 2, GFLAGS),
  532. GATE(PCLK_EFUSE_1024, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
  533. GATE(PCLK_EFUSE_256, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, GFLAGS),
  534. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
  535. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
  536. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
  537. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
  538. GATE(PCLK_TIMER, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 4, GFLAGS),
  539. GATE(0, "pclk_stimer", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
  540. GATE(PCLK_SPI0, "pclk_spi0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
  541. GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS),
  542. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS),
  543. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS),
  544. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 10, GFLAGS),
  545. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 11, GFLAGS),
  546. GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
  547. GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 13, GFLAGS),
  548. GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS),
  549. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 15, GFLAGS),
  550. GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 0, GFLAGS),
  551. GATE(0, "pclk_cru", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
  552. GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 2, GFLAGS),
  553. GATE(0, "pclk_sim", "pclk_cpu", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
  554. GATE(0, "pclk_ddrphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
  555. GATE(0, "pclk_acodecphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 5, GFLAGS),
  556. GATE(PCLK_HDMI_PHY, "pclk_hdmiphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 7, GFLAGS),
  557. GATE(0, "pclk_vdacphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS),
  558. GATE(0, "pclk_phy_noc", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS),
  559. GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, GFLAGS),
  560. GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 4, GFLAGS),
  561. GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, GFLAGS),
  562. GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 6, GFLAGS),
  563. GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS),
  564. GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 5, GFLAGS),
  565. GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, GFLAGS),
  566. GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 7, GFLAGS),
  567. /* PD_MMC */
  568. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1),
  569. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0),
  570. MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1),
  571. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0),
  572. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1),
  573. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0),
  574. };
  575. static const char *const rk3228_critical_clocks[] __initconst = {
  576. "aclk_cpu",
  577. "pclk_cpu",
  578. "hclk_cpu",
  579. "aclk_peri",
  580. "hclk_peri",
  581. "pclk_peri",
  582. "aclk_rga_noc",
  583. "aclk_iep_noc",
  584. "aclk_vop_noc",
  585. "aclk_hdcp_noc",
  586. "hclk_vio_ahb_arbi",
  587. "hclk_vio_noc",
  588. "hclk_vop_noc",
  589. "hclk_host0_arb",
  590. "hclk_host1_arb",
  591. "hclk_host2_arb",
  592. "hclk_otg_pmu",
  593. "aclk_gpu_noc",
  594. "sclk_initmem_mbist",
  595. "aclk_initmem",
  596. "hclk_rom",
  597. "pclk_ddrupctl",
  598. "pclk_ddrmon",
  599. "pclk_msch_noc",
  600. "pclk_stimer",
  601. "pclk_ddrphy",
  602. "pclk_acodecphy",
  603. "pclk_phy_noc",
  604. "aclk_vpu_noc",
  605. "aclk_rkvdec_noc",
  606. "hclk_vpu_noc",
  607. "hclk_rkvdec_noc",
  608. };
  609. static void __init rk3228_clk_init(struct device_node *np)
  610. {
  611. struct rockchip_clk_provider *ctx;
  612. void __iomem *reg_base;
  613. reg_base = of_iomap(np, 0);
  614. if (!reg_base) {
  615. pr_err("%s: could not map cru region\n", __func__);
  616. return;
  617. }
  618. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  619. if (IS_ERR(ctx)) {
  620. pr_err("%s: rockchip clk init failed\n", __func__);
  621. iounmap(reg_base);
  622. return;
  623. }
  624. rockchip_clk_register_plls(ctx, rk3228_pll_clks,
  625. ARRAY_SIZE(rk3228_pll_clks),
  626. RK3228_GRF_SOC_STATUS0);
  627. rockchip_clk_register_branches(ctx, rk3228_clk_branches,
  628. ARRAY_SIZE(rk3228_clk_branches));
  629. rockchip_clk_protect_critical(rk3228_critical_clocks,
  630. ARRAY_SIZE(rk3228_critical_clocks));
  631. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  632. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  633. &rk3228_cpuclk_data, rk3228_cpuclk_rates,
  634. ARRAY_SIZE(rk3228_cpuclk_rates));
  635. rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
  636. ROCKCHIP_SOFTRST_HIWORD_MASK);
  637. rockchip_register_restart_notifier(ctx, RK3228_GLB_SRST_FST, NULL);
  638. rockchip_clk_of_add_provider(np, ctx);
  639. }
  640. CLK_OF_DECLARE(rk3228_cru, "rockchip,rk3228-cru", rk3228_clk_init);