clk-si5351.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643
  1. /*
  2. * clk-si5351.c: Silicon Laboratories Si5351A/B/C I2C Clock Generator
  3. *
  4. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  5. * Rabeeh Khoury <rabeeh@solid-run.com>
  6. *
  7. * References:
  8. * [1] "Si5351A/B/C Data Sheet"
  9. * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
  10. * [2] "Manually Generating an Si5351 Register Map"
  11. * http://www.silabs.com/Support%20Documents/TechnicalDocs/AN619.pdf
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/errno.h>
  25. #include <linux/rational.h>
  26. #include <linux/i2c.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_data/si5351.h>
  29. #include <linux/regmap.h>
  30. #include <linux/slab.h>
  31. #include <linux/string.h>
  32. #include <asm/div64.h>
  33. #include "clk-si5351.h"
  34. struct si5351_driver_data;
  35. struct si5351_parameters {
  36. unsigned long p1;
  37. unsigned long p2;
  38. unsigned long p3;
  39. int valid;
  40. };
  41. struct si5351_hw_data {
  42. struct clk_hw hw;
  43. struct si5351_driver_data *drvdata;
  44. struct si5351_parameters params;
  45. unsigned char num;
  46. };
  47. struct si5351_driver_data {
  48. enum si5351_variant variant;
  49. struct i2c_client *client;
  50. struct regmap *regmap;
  51. struct clk *pxtal;
  52. const char *pxtal_name;
  53. struct clk_hw xtal;
  54. struct clk *pclkin;
  55. const char *pclkin_name;
  56. struct clk_hw clkin;
  57. struct si5351_hw_data pll[2];
  58. struct si5351_hw_data *msynth;
  59. struct si5351_hw_data *clkout;
  60. size_t num_clkout;
  61. };
  62. static const char * const si5351_input_names[] = {
  63. "xtal", "clkin"
  64. };
  65. static const char * const si5351_pll_names[] = {
  66. "plla", "pllb", "vxco"
  67. };
  68. static const char * const si5351_msynth_names[] = {
  69. "ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
  70. };
  71. static const char * const si5351_clkout_names[] = {
  72. "clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
  73. };
  74. /*
  75. * Si5351 i2c regmap
  76. */
  77. static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
  78. {
  79. u32 val;
  80. int ret;
  81. ret = regmap_read(drvdata->regmap, reg, &val);
  82. if (ret) {
  83. dev_err(&drvdata->client->dev,
  84. "unable to read from reg%02x\n", reg);
  85. return 0;
  86. }
  87. return (u8)val;
  88. }
  89. static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
  90. u8 reg, u8 count, u8 *buf)
  91. {
  92. return regmap_bulk_read(drvdata->regmap, reg, buf, count);
  93. }
  94. static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
  95. u8 reg, u8 val)
  96. {
  97. return regmap_write(drvdata->regmap, reg, val);
  98. }
  99. static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
  100. u8 reg, u8 count, const u8 *buf)
  101. {
  102. return regmap_raw_write(drvdata->regmap, reg, buf, count);
  103. }
  104. static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
  105. u8 reg, u8 mask, u8 val)
  106. {
  107. return regmap_update_bits(drvdata->regmap, reg, mask, val);
  108. }
  109. static inline u8 si5351_msynth_params_address(int num)
  110. {
  111. if (num > 5)
  112. return SI5351_CLK6_PARAMETERS + (num - 6);
  113. return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
  114. }
  115. static void si5351_read_parameters(struct si5351_driver_data *drvdata,
  116. u8 reg, struct si5351_parameters *params)
  117. {
  118. u8 buf[SI5351_PARAMETERS_LENGTH];
  119. switch (reg) {
  120. case SI5351_CLK6_PARAMETERS:
  121. case SI5351_CLK7_PARAMETERS:
  122. buf[0] = si5351_reg_read(drvdata, reg);
  123. params->p1 = buf[0];
  124. params->p2 = 0;
  125. params->p3 = 1;
  126. break;
  127. default:
  128. si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  129. params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
  130. params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
  131. params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
  132. }
  133. params->valid = 1;
  134. }
  135. static void si5351_write_parameters(struct si5351_driver_data *drvdata,
  136. u8 reg, struct si5351_parameters *params)
  137. {
  138. u8 buf[SI5351_PARAMETERS_LENGTH];
  139. switch (reg) {
  140. case SI5351_CLK6_PARAMETERS:
  141. case SI5351_CLK7_PARAMETERS:
  142. buf[0] = params->p1 & 0xff;
  143. si5351_reg_write(drvdata, reg, buf[0]);
  144. break;
  145. default:
  146. buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
  147. buf[1] = params->p3 & 0xff;
  148. /* save rdiv and divby4 */
  149. buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
  150. buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
  151. buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
  152. buf[4] = params->p1 & 0xff;
  153. buf[5] = ((params->p3 & 0xf0000) >> 12) |
  154. ((params->p2 & 0xf0000) >> 16);
  155. buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
  156. buf[7] = params->p2 & 0xff;
  157. si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  158. }
  159. }
  160. static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
  161. {
  162. switch (reg) {
  163. case SI5351_DEVICE_STATUS:
  164. case SI5351_INTERRUPT_STATUS:
  165. case SI5351_PLL_RESET:
  166. return true;
  167. }
  168. return false;
  169. }
  170. static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
  171. {
  172. /* reserved registers */
  173. if (reg >= 4 && reg <= 8)
  174. return false;
  175. if (reg >= 10 && reg <= 14)
  176. return false;
  177. if (reg >= 173 && reg <= 176)
  178. return false;
  179. if (reg >= 178 && reg <= 182)
  180. return false;
  181. /* read-only */
  182. if (reg == SI5351_DEVICE_STATUS)
  183. return false;
  184. return true;
  185. }
  186. static const struct regmap_config si5351_regmap_config = {
  187. .reg_bits = 8,
  188. .val_bits = 8,
  189. .cache_type = REGCACHE_RBTREE,
  190. .max_register = 187,
  191. .writeable_reg = si5351_regmap_is_writeable,
  192. .volatile_reg = si5351_regmap_is_volatile,
  193. };
  194. /*
  195. * Si5351 xtal clock input
  196. */
  197. static int si5351_xtal_prepare(struct clk_hw *hw)
  198. {
  199. struct si5351_driver_data *drvdata =
  200. container_of(hw, struct si5351_driver_data, xtal);
  201. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  202. SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
  203. return 0;
  204. }
  205. static void si5351_xtal_unprepare(struct clk_hw *hw)
  206. {
  207. struct si5351_driver_data *drvdata =
  208. container_of(hw, struct si5351_driver_data, xtal);
  209. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  210. SI5351_XTAL_ENABLE, 0);
  211. }
  212. static const struct clk_ops si5351_xtal_ops = {
  213. .prepare = si5351_xtal_prepare,
  214. .unprepare = si5351_xtal_unprepare,
  215. };
  216. /*
  217. * Si5351 clkin clock input (Si5351C only)
  218. */
  219. static int si5351_clkin_prepare(struct clk_hw *hw)
  220. {
  221. struct si5351_driver_data *drvdata =
  222. container_of(hw, struct si5351_driver_data, clkin);
  223. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  224. SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
  225. return 0;
  226. }
  227. static void si5351_clkin_unprepare(struct clk_hw *hw)
  228. {
  229. struct si5351_driver_data *drvdata =
  230. container_of(hw, struct si5351_driver_data, clkin);
  231. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  232. SI5351_CLKIN_ENABLE, 0);
  233. }
  234. /*
  235. * CMOS clock source constraints:
  236. * The input frequency range of the PLL is 10Mhz to 40MHz.
  237. * If CLKIN is >40MHz, the input divider must be used.
  238. */
  239. static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
  240. unsigned long parent_rate)
  241. {
  242. struct si5351_driver_data *drvdata =
  243. container_of(hw, struct si5351_driver_data, clkin);
  244. unsigned long rate;
  245. unsigned char idiv;
  246. rate = parent_rate;
  247. if (parent_rate > 160000000) {
  248. idiv = SI5351_CLKIN_DIV_8;
  249. rate /= 8;
  250. } else if (parent_rate > 80000000) {
  251. idiv = SI5351_CLKIN_DIV_4;
  252. rate /= 4;
  253. } else if (parent_rate > 40000000) {
  254. idiv = SI5351_CLKIN_DIV_2;
  255. rate /= 2;
  256. } else {
  257. idiv = SI5351_CLKIN_DIV_1;
  258. }
  259. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  260. SI5351_CLKIN_DIV_MASK, idiv);
  261. dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
  262. __func__, (1 << (idiv >> 6)), rate);
  263. return rate;
  264. }
  265. static const struct clk_ops si5351_clkin_ops = {
  266. .prepare = si5351_clkin_prepare,
  267. .unprepare = si5351_clkin_unprepare,
  268. .recalc_rate = si5351_clkin_recalc_rate,
  269. };
  270. /*
  271. * Si5351 vxco clock input (Si5351B only)
  272. */
  273. static int si5351_vxco_prepare(struct clk_hw *hw)
  274. {
  275. struct si5351_hw_data *hwdata =
  276. container_of(hw, struct si5351_hw_data, hw);
  277. dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
  278. return 0;
  279. }
  280. static void si5351_vxco_unprepare(struct clk_hw *hw)
  281. {
  282. }
  283. static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
  284. unsigned long parent_rate)
  285. {
  286. return 0;
  287. }
  288. static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
  289. unsigned long parent)
  290. {
  291. return 0;
  292. }
  293. static const struct clk_ops si5351_vxco_ops = {
  294. .prepare = si5351_vxco_prepare,
  295. .unprepare = si5351_vxco_unprepare,
  296. .recalc_rate = si5351_vxco_recalc_rate,
  297. .set_rate = si5351_vxco_set_rate,
  298. };
  299. /*
  300. * Si5351 pll a/b
  301. *
  302. * Feedback Multisynth Divider Equations [2]
  303. *
  304. * fVCO = fIN * (a + b/c)
  305. *
  306. * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
  307. * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
  308. *
  309. * Feedback Multisynth Register Equations
  310. *
  311. * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  312. * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  313. * (3) MSNx_P3[19:0] = c
  314. *
  315. * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
  316. *
  317. * Using (4) on (1) yields:
  318. * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
  319. * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
  320. *
  321. * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
  322. * = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
  323. *
  324. */
  325. static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
  326. int num, enum si5351_pll_src parent)
  327. {
  328. u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  329. if (parent == SI5351_PLL_SRC_DEFAULT)
  330. return 0;
  331. if (num > 2)
  332. return -EINVAL;
  333. if (drvdata->variant != SI5351_VARIANT_C &&
  334. parent != SI5351_PLL_SRC_XTAL)
  335. return -EINVAL;
  336. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
  337. (parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
  338. return 0;
  339. }
  340. static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
  341. {
  342. struct si5351_hw_data *hwdata =
  343. container_of(hw, struct si5351_hw_data, hw);
  344. u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  345. u8 val;
  346. val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
  347. return (val & mask) ? 1 : 0;
  348. }
  349. static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
  350. {
  351. struct si5351_hw_data *hwdata =
  352. container_of(hw, struct si5351_hw_data, hw);
  353. if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
  354. index > 0)
  355. return -EPERM;
  356. if (index > 1)
  357. return -EINVAL;
  358. return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
  359. (index == 0) ? SI5351_PLL_SRC_XTAL :
  360. SI5351_PLL_SRC_CLKIN);
  361. }
  362. static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
  363. unsigned long parent_rate)
  364. {
  365. struct si5351_hw_data *hwdata =
  366. container_of(hw, struct si5351_hw_data, hw);
  367. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  368. SI5351_PLLB_PARAMETERS;
  369. unsigned long long rate;
  370. if (!hwdata->params.valid)
  371. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  372. if (hwdata->params.p3 == 0)
  373. return parent_rate;
  374. /* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
  375. rate = hwdata->params.p1 * hwdata->params.p3;
  376. rate += 512 * hwdata->params.p3;
  377. rate += hwdata->params.p2;
  378. rate *= parent_rate;
  379. do_div(rate, 128 * hwdata->params.p3);
  380. dev_dbg(&hwdata->drvdata->client->dev,
  381. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  382. __func__, clk_hw_get_name(hw),
  383. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  384. parent_rate, (unsigned long)rate);
  385. return (unsigned long)rate;
  386. }
  387. static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  388. unsigned long *parent_rate)
  389. {
  390. struct si5351_hw_data *hwdata =
  391. container_of(hw, struct si5351_hw_data, hw);
  392. unsigned long rfrac, denom, a, b, c;
  393. unsigned long long lltmp;
  394. if (rate < SI5351_PLL_VCO_MIN)
  395. rate = SI5351_PLL_VCO_MIN;
  396. if (rate > SI5351_PLL_VCO_MAX)
  397. rate = SI5351_PLL_VCO_MAX;
  398. /* determine integer part of feedback equation */
  399. a = rate / *parent_rate;
  400. if (a < SI5351_PLL_A_MIN)
  401. rate = *parent_rate * SI5351_PLL_A_MIN;
  402. if (a > SI5351_PLL_A_MAX)
  403. rate = *parent_rate * SI5351_PLL_A_MAX;
  404. /* find best approximation for b/c = fVCO mod fIN */
  405. denom = 1000 * 1000;
  406. lltmp = rate % (*parent_rate);
  407. lltmp *= denom;
  408. do_div(lltmp, *parent_rate);
  409. rfrac = (unsigned long)lltmp;
  410. b = 0;
  411. c = 1;
  412. if (rfrac)
  413. rational_best_approximation(rfrac, denom,
  414. SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
  415. /* calculate parameters */
  416. hwdata->params.p3 = c;
  417. hwdata->params.p2 = (128 * b) % c;
  418. hwdata->params.p1 = 128 * a;
  419. hwdata->params.p1 += (128 * b / c);
  420. hwdata->params.p1 -= 512;
  421. /* recalculate rate by fIN * (a + b/c) */
  422. lltmp = *parent_rate;
  423. lltmp *= b;
  424. do_div(lltmp, c);
  425. rate = (unsigned long)lltmp;
  426. rate += *parent_rate * a;
  427. dev_dbg(&hwdata->drvdata->client->dev,
  428. "%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
  429. __func__, clk_hw_get_name(hw), a, b, c,
  430. *parent_rate, rate);
  431. return rate;
  432. }
  433. static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  434. unsigned long parent_rate)
  435. {
  436. struct si5351_hw_data *hwdata =
  437. container_of(hw, struct si5351_hw_data, hw);
  438. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  439. SI5351_PLLB_PARAMETERS;
  440. /* write multisynth parameters */
  441. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  442. /* plla/pllb ctrl is in clk6/clk7 ctrl registers */
  443. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
  444. SI5351_CLK_INTEGER_MODE,
  445. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  446. /* Do a pll soft reset on the affected pll */
  447. si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET,
  448. hwdata->num == 0 ? SI5351_PLL_RESET_A :
  449. SI5351_PLL_RESET_B);
  450. dev_dbg(&hwdata->drvdata->client->dev,
  451. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  452. __func__, clk_hw_get_name(hw),
  453. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  454. parent_rate, rate);
  455. return 0;
  456. }
  457. static const struct clk_ops si5351_pll_ops = {
  458. .set_parent = si5351_pll_set_parent,
  459. .get_parent = si5351_pll_get_parent,
  460. .recalc_rate = si5351_pll_recalc_rate,
  461. .round_rate = si5351_pll_round_rate,
  462. .set_rate = si5351_pll_set_rate,
  463. };
  464. /*
  465. * Si5351 multisync divider
  466. *
  467. * for fOUT <= 150 MHz:
  468. *
  469. * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
  470. *
  471. * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
  472. * fIN = fVCO0, fVCO1
  473. *
  474. * Output Clock Multisynth Register Equations
  475. *
  476. * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  477. * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  478. * MSx_P3[19:0] = c
  479. *
  480. * MS[6,7] are integer (P1) divide only, P1 = divide value,
  481. * P2 and P3 are not applicable
  482. *
  483. * for 150MHz < fOUT <= 160MHz:
  484. *
  485. * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
  486. */
  487. static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
  488. int num, enum si5351_multisynth_src parent)
  489. {
  490. if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
  491. return 0;
  492. if (num > 8)
  493. return -EINVAL;
  494. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
  495. (parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
  496. SI5351_CLK_PLL_SELECT);
  497. return 0;
  498. }
  499. static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
  500. {
  501. struct si5351_hw_data *hwdata =
  502. container_of(hw, struct si5351_hw_data, hw);
  503. u8 val;
  504. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  505. return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
  506. }
  507. static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
  508. {
  509. struct si5351_hw_data *hwdata =
  510. container_of(hw, struct si5351_hw_data, hw);
  511. return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
  512. (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
  513. SI5351_MULTISYNTH_SRC_VCO1);
  514. }
  515. static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
  516. unsigned long parent_rate)
  517. {
  518. struct si5351_hw_data *hwdata =
  519. container_of(hw, struct si5351_hw_data, hw);
  520. u8 reg = si5351_msynth_params_address(hwdata->num);
  521. unsigned long long rate;
  522. unsigned long m;
  523. if (!hwdata->params.valid)
  524. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  525. /*
  526. * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
  527. * multisync6-7: fOUT = fIN / P1
  528. */
  529. rate = parent_rate;
  530. if (hwdata->num > 5) {
  531. m = hwdata->params.p1;
  532. } else if (hwdata->params.p3 == 0) {
  533. return parent_rate;
  534. } else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
  535. SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
  536. m = 4;
  537. } else {
  538. rate *= 128 * hwdata->params.p3;
  539. m = hwdata->params.p1 * hwdata->params.p3;
  540. m += hwdata->params.p2;
  541. m += 512 * hwdata->params.p3;
  542. }
  543. if (m == 0)
  544. return 0;
  545. do_div(rate, m);
  546. dev_dbg(&hwdata->drvdata->client->dev,
  547. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
  548. __func__, clk_hw_get_name(hw),
  549. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  550. m, parent_rate, (unsigned long)rate);
  551. return (unsigned long)rate;
  552. }
  553. static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
  554. unsigned long *parent_rate)
  555. {
  556. struct si5351_hw_data *hwdata =
  557. container_of(hw, struct si5351_hw_data, hw);
  558. unsigned long long lltmp;
  559. unsigned long a, b, c;
  560. int divby4;
  561. /* multisync6-7 can only handle freqencies < 150MHz */
  562. if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
  563. rate = SI5351_MULTISYNTH67_MAX_FREQ;
  564. /* multisync frequency is 1MHz .. 160MHz */
  565. if (rate > SI5351_MULTISYNTH_MAX_FREQ)
  566. rate = SI5351_MULTISYNTH_MAX_FREQ;
  567. if (rate < SI5351_MULTISYNTH_MIN_FREQ)
  568. rate = SI5351_MULTISYNTH_MIN_FREQ;
  569. divby4 = 0;
  570. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  571. divby4 = 1;
  572. /* multisync can set pll */
  573. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  574. /*
  575. * find largest integer divider for max
  576. * vco frequency and given target rate
  577. */
  578. if (divby4 == 0) {
  579. lltmp = SI5351_PLL_VCO_MAX;
  580. do_div(lltmp, rate);
  581. a = (unsigned long)lltmp;
  582. } else
  583. a = 4;
  584. b = 0;
  585. c = 1;
  586. *parent_rate = a * rate;
  587. } else if (hwdata->num >= 6) {
  588. /* determine the closest integer divider */
  589. a = DIV_ROUND_CLOSEST(*parent_rate, rate);
  590. if (a < SI5351_MULTISYNTH_A_MIN)
  591. a = SI5351_MULTISYNTH_A_MIN;
  592. if (a > SI5351_MULTISYNTH67_A_MAX)
  593. a = SI5351_MULTISYNTH67_A_MAX;
  594. b = 0;
  595. c = 1;
  596. } else {
  597. unsigned long rfrac, denom;
  598. /* disable divby4 */
  599. if (divby4) {
  600. rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
  601. divby4 = 0;
  602. }
  603. /* determine integer part of divider equation */
  604. a = *parent_rate / rate;
  605. if (a < SI5351_MULTISYNTH_A_MIN)
  606. a = SI5351_MULTISYNTH_A_MIN;
  607. if (a > SI5351_MULTISYNTH_A_MAX)
  608. a = SI5351_MULTISYNTH_A_MAX;
  609. /* find best approximation for b/c = fVCO mod fOUT */
  610. denom = 1000 * 1000;
  611. lltmp = (*parent_rate) % rate;
  612. lltmp *= denom;
  613. do_div(lltmp, rate);
  614. rfrac = (unsigned long)lltmp;
  615. b = 0;
  616. c = 1;
  617. if (rfrac)
  618. rational_best_approximation(rfrac, denom,
  619. SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
  620. &b, &c);
  621. }
  622. /* recalculate rate by fOUT = fIN / (a + b/c) */
  623. lltmp = *parent_rate;
  624. lltmp *= c;
  625. do_div(lltmp, a * c + b);
  626. rate = (unsigned long)lltmp;
  627. /* calculate parameters */
  628. if (divby4) {
  629. hwdata->params.p3 = 1;
  630. hwdata->params.p2 = 0;
  631. hwdata->params.p1 = 0;
  632. } else if (hwdata->num >= 6) {
  633. hwdata->params.p3 = 0;
  634. hwdata->params.p2 = 0;
  635. hwdata->params.p1 = a;
  636. } else {
  637. hwdata->params.p3 = c;
  638. hwdata->params.p2 = (128 * b) % c;
  639. hwdata->params.p1 = 128 * a;
  640. hwdata->params.p1 += (128 * b / c);
  641. hwdata->params.p1 -= 512;
  642. }
  643. dev_dbg(&hwdata->drvdata->client->dev,
  644. "%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  645. __func__, clk_hw_get_name(hw), a, b, c, divby4,
  646. *parent_rate, rate);
  647. return rate;
  648. }
  649. static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
  650. unsigned long parent_rate)
  651. {
  652. struct si5351_hw_data *hwdata =
  653. container_of(hw, struct si5351_hw_data, hw);
  654. u8 reg = si5351_msynth_params_address(hwdata->num);
  655. int divby4 = 0;
  656. /* write multisynth parameters */
  657. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  658. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  659. divby4 = 1;
  660. /* enable/disable integer mode and divby4 on multisynth0-5 */
  661. if (hwdata->num < 6) {
  662. si5351_set_bits(hwdata->drvdata, reg + 2,
  663. SI5351_OUTPUT_CLK_DIVBY4,
  664. (divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
  665. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  666. SI5351_CLK_INTEGER_MODE,
  667. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  668. }
  669. dev_dbg(&hwdata->drvdata->client->dev,
  670. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  671. __func__, clk_hw_get_name(hw),
  672. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  673. divby4, parent_rate, rate);
  674. return 0;
  675. }
  676. static const struct clk_ops si5351_msynth_ops = {
  677. .set_parent = si5351_msynth_set_parent,
  678. .get_parent = si5351_msynth_get_parent,
  679. .recalc_rate = si5351_msynth_recalc_rate,
  680. .round_rate = si5351_msynth_round_rate,
  681. .set_rate = si5351_msynth_set_rate,
  682. };
  683. /*
  684. * Si5351 clkout divider
  685. */
  686. static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
  687. int num, enum si5351_clkout_src parent)
  688. {
  689. u8 val;
  690. if (num > 8)
  691. return -EINVAL;
  692. switch (parent) {
  693. case SI5351_CLKOUT_SRC_MSYNTH_N:
  694. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  695. break;
  696. case SI5351_CLKOUT_SRC_MSYNTH_0_4:
  697. /* clk0/clk4 can only connect to its own multisync */
  698. if (num == 0 || num == 4)
  699. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  700. else
  701. val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
  702. break;
  703. case SI5351_CLKOUT_SRC_XTAL:
  704. val = SI5351_CLK_INPUT_XTAL;
  705. break;
  706. case SI5351_CLKOUT_SRC_CLKIN:
  707. if (drvdata->variant != SI5351_VARIANT_C)
  708. return -EINVAL;
  709. val = SI5351_CLK_INPUT_CLKIN;
  710. break;
  711. default:
  712. return 0;
  713. }
  714. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  715. SI5351_CLK_INPUT_MASK, val);
  716. return 0;
  717. }
  718. static int _si5351_clkout_set_drive_strength(
  719. struct si5351_driver_data *drvdata, int num,
  720. enum si5351_drive_strength drive)
  721. {
  722. u8 mask;
  723. if (num > 8)
  724. return -EINVAL;
  725. switch (drive) {
  726. case SI5351_DRIVE_2MA:
  727. mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
  728. break;
  729. case SI5351_DRIVE_4MA:
  730. mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
  731. break;
  732. case SI5351_DRIVE_6MA:
  733. mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
  734. break;
  735. case SI5351_DRIVE_8MA:
  736. mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
  737. break;
  738. default:
  739. return 0;
  740. }
  741. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  742. SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
  743. return 0;
  744. }
  745. static int _si5351_clkout_set_disable_state(
  746. struct si5351_driver_data *drvdata, int num,
  747. enum si5351_disable_state state)
  748. {
  749. u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
  750. SI5351_CLK7_4_DISABLE_STATE;
  751. u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
  752. u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
  753. u8 val;
  754. if (num > 8)
  755. return -EINVAL;
  756. switch (state) {
  757. case SI5351_DISABLE_LOW:
  758. val = SI5351_CLK_DISABLE_STATE_LOW;
  759. break;
  760. case SI5351_DISABLE_HIGH:
  761. val = SI5351_CLK_DISABLE_STATE_HIGH;
  762. break;
  763. case SI5351_DISABLE_FLOATING:
  764. val = SI5351_CLK_DISABLE_STATE_FLOAT;
  765. break;
  766. case SI5351_DISABLE_NEVER:
  767. val = SI5351_CLK_DISABLE_STATE_NEVER;
  768. break;
  769. default:
  770. return 0;
  771. }
  772. si5351_set_bits(drvdata, reg, mask, val << shift);
  773. return 0;
  774. }
  775. static int si5351_clkout_prepare(struct clk_hw *hw)
  776. {
  777. struct si5351_hw_data *hwdata =
  778. container_of(hw, struct si5351_hw_data, hw);
  779. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  780. SI5351_CLK_POWERDOWN, 0);
  781. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  782. (1 << hwdata->num), 0);
  783. return 0;
  784. }
  785. static void si5351_clkout_unprepare(struct clk_hw *hw)
  786. {
  787. struct si5351_hw_data *hwdata =
  788. container_of(hw, struct si5351_hw_data, hw);
  789. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  790. SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
  791. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  792. (1 << hwdata->num), (1 << hwdata->num));
  793. }
  794. static u8 si5351_clkout_get_parent(struct clk_hw *hw)
  795. {
  796. struct si5351_hw_data *hwdata =
  797. container_of(hw, struct si5351_hw_data, hw);
  798. int index = 0;
  799. unsigned char val;
  800. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  801. switch (val & SI5351_CLK_INPUT_MASK) {
  802. case SI5351_CLK_INPUT_MULTISYNTH_N:
  803. index = 0;
  804. break;
  805. case SI5351_CLK_INPUT_MULTISYNTH_0_4:
  806. index = 1;
  807. break;
  808. case SI5351_CLK_INPUT_XTAL:
  809. index = 2;
  810. break;
  811. case SI5351_CLK_INPUT_CLKIN:
  812. index = 3;
  813. break;
  814. }
  815. return index;
  816. }
  817. static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
  818. {
  819. struct si5351_hw_data *hwdata =
  820. container_of(hw, struct si5351_hw_data, hw);
  821. enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
  822. switch (index) {
  823. case 0:
  824. parent = SI5351_CLKOUT_SRC_MSYNTH_N;
  825. break;
  826. case 1:
  827. parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
  828. break;
  829. case 2:
  830. parent = SI5351_CLKOUT_SRC_XTAL;
  831. break;
  832. case 3:
  833. parent = SI5351_CLKOUT_SRC_CLKIN;
  834. break;
  835. }
  836. return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
  837. }
  838. static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
  839. unsigned long parent_rate)
  840. {
  841. struct si5351_hw_data *hwdata =
  842. container_of(hw, struct si5351_hw_data, hw);
  843. unsigned char reg;
  844. unsigned char rdiv;
  845. if (hwdata->num <= 5)
  846. reg = si5351_msynth_params_address(hwdata->num) + 2;
  847. else
  848. reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
  849. rdiv = si5351_reg_read(hwdata->drvdata, reg);
  850. if (hwdata->num == 6) {
  851. rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
  852. } else {
  853. rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
  854. rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
  855. }
  856. return parent_rate >> rdiv;
  857. }
  858. static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  859. unsigned long *parent_rate)
  860. {
  861. struct si5351_hw_data *hwdata =
  862. container_of(hw, struct si5351_hw_data, hw);
  863. unsigned char rdiv;
  864. /* clkout6/7 can only handle output freqencies < 150MHz */
  865. if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
  866. rate = SI5351_CLKOUT67_MAX_FREQ;
  867. /* clkout freqency is 8kHz - 160MHz */
  868. if (rate > SI5351_CLKOUT_MAX_FREQ)
  869. rate = SI5351_CLKOUT_MAX_FREQ;
  870. if (rate < SI5351_CLKOUT_MIN_FREQ)
  871. rate = SI5351_CLKOUT_MIN_FREQ;
  872. /* request frequency if multisync master */
  873. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  874. /* use r divider for frequencies below 1MHz */
  875. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  876. while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
  877. rdiv < SI5351_OUTPUT_CLK_DIV_128) {
  878. rdiv += 1;
  879. rate *= 2;
  880. }
  881. *parent_rate = rate;
  882. } else {
  883. unsigned long new_rate, new_err, err;
  884. /* round to closed rdiv */
  885. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  886. new_rate = *parent_rate;
  887. err = abs(new_rate - rate);
  888. do {
  889. new_rate >>= 1;
  890. new_err = abs(new_rate - rate);
  891. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  892. break;
  893. rdiv++;
  894. err = new_err;
  895. } while (1);
  896. }
  897. rate = *parent_rate >> rdiv;
  898. dev_dbg(&hwdata->drvdata->client->dev,
  899. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  900. __func__, clk_hw_get_name(hw), (1 << rdiv),
  901. *parent_rate, rate);
  902. return rate;
  903. }
  904. static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  905. unsigned long parent_rate)
  906. {
  907. struct si5351_hw_data *hwdata =
  908. container_of(hw, struct si5351_hw_data, hw);
  909. unsigned long new_rate, new_err, err;
  910. unsigned char rdiv;
  911. /* round to closed rdiv */
  912. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  913. new_rate = parent_rate;
  914. err = abs(new_rate - rate);
  915. do {
  916. new_rate >>= 1;
  917. new_err = abs(new_rate - rate);
  918. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  919. break;
  920. rdiv++;
  921. err = new_err;
  922. } while (1);
  923. /* write output divider */
  924. switch (hwdata->num) {
  925. case 6:
  926. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  927. SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
  928. break;
  929. case 7:
  930. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  931. SI5351_OUTPUT_CLK_DIV_MASK,
  932. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  933. break;
  934. default:
  935. si5351_set_bits(hwdata->drvdata,
  936. si5351_msynth_params_address(hwdata->num) + 2,
  937. SI5351_OUTPUT_CLK_DIV_MASK,
  938. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  939. }
  940. /* powerup clkout */
  941. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  942. SI5351_CLK_POWERDOWN, 0);
  943. dev_dbg(&hwdata->drvdata->client->dev,
  944. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  945. __func__, clk_hw_get_name(hw), (1 << rdiv),
  946. parent_rate, rate);
  947. return 0;
  948. }
  949. static const struct clk_ops si5351_clkout_ops = {
  950. .prepare = si5351_clkout_prepare,
  951. .unprepare = si5351_clkout_unprepare,
  952. .set_parent = si5351_clkout_set_parent,
  953. .get_parent = si5351_clkout_get_parent,
  954. .recalc_rate = si5351_clkout_recalc_rate,
  955. .round_rate = si5351_clkout_round_rate,
  956. .set_rate = si5351_clkout_set_rate,
  957. };
  958. /*
  959. * Si5351 i2c probe and DT
  960. */
  961. #ifdef CONFIG_OF
  962. static const struct of_device_id si5351_dt_ids[] = {
  963. { .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
  964. { .compatible = "silabs,si5351a-msop",
  965. .data = (void *)SI5351_VARIANT_A3, },
  966. { .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
  967. { .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
  968. { }
  969. };
  970. MODULE_DEVICE_TABLE(of, si5351_dt_ids);
  971. static int si5351_dt_parse(struct i2c_client *client,
  972. enum si5351_variant variant)
  973. {
  974. struct device_node *child, *np = client->dev.of_node;
  975. struct si5351_platform_data *pdata;
  976. struct property *prop;
  977. const __be32 *p;
  978. int num = 0;
  979. u32 val;
  980. if (np == NULL)
  981. return 0;
  982. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  983. if (!pdata)
  984. return -ENOMEM;
  985. /*
  986. * property silabs,pll-source : <num src>, [<..>]
  987. * allow to selectively set pll source
  988. */
  989. of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
  990. if (num >= 2) {
  991. dev_err(&client->dev,
  992. "invalid pll %d on pll-source prop\n", num);
  993. return -EINVAL;
  994. }
  995. p = of_prop_next_u32(prop, p, &val);
  996. if (!p) {
  997. dev_err(&client->dev,
  998. "missing pll-source for pll %d\n", num);
  999. return -EINVAL;
  1000. }
  1001. switch (val) {
  1002. case 0:
  1003. pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
  1004. break;
  1005. case 1:
  1006. if (variant != SI5351_VARIANT_C) {
  1007. dev_err(&client->dev,
  1008. "invalid parent %d for pll %d\n",
  1009. val, num);
  1010. return -EINVAL;
  1011. }
  1012. pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
  1013. break;
  1014. default:
  1015. dev_err(&client->dev,
  1016. "invalid parent %d for pll %d\n", val, num);
  1017. return -EINVAL;
  1018. }
  1019. }
  1020. /* per clkout properties */
  1021. for_each_child_of_node(np, child) {
  1022. if (of_property_read_u32(child, "reg", &num)) {
  1023. dev_err(&client->dev, "missing reg property of %s\n",
  1024. child->name);
  1025. goto put_child;
  1026. }
  1027. if (num >= 8 ||
  1028. (variant == SI5351_VARIANT_A3 && num >= 3)) {
  1029. dev_err(&client->dev, "invalid clkout %d\n", num);
  1030. goto put_child;
  1031. }
  1032. if (!of_property_read_u32(child, "silabs,multisynth-source",
  1033. &val)) {
  1034. switch (val) {
  1035. case 0:
  1036. pdata->clkout[num].multisynth_src =
  1037. SI5351_MULTISYNTH_SRC_VCO0;
  1038. break;
  1039. case 1:
  1040. pdata->clkout[num].multisynth_src =
  1041. SI5351_MULTISYNTH_SRC_VCO1;
  1042. break;
  1043. default:
  1044. dev_err(&client->dev,
  1045. "invalid parent %d for multisynth %d\n",
  1046. val, num);
  1047. goto put_child;
  1048. }
  1049. }
  1050. if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
  1051. switch (val) {
  1052. case 0:
  1053. pdata->clkout[num].clkout_src =
  1054. SI5351_CLKOUT_SRC_MSYNTH_N;
  1055. break;
  1056. case 1:
  1057. pdata->clkout[num].clkout_src =
  1058. SI5351_CLKOUT_SRC_MSYNTH_0_4;
  1059. break;
  1060. case 2:
  1061. pdata->clkout[num].clkout_src =
  1062. SI5351_CLKOUT_SRC_XTAL;
  1063. break;
  1064. case 3:
  1065. if (variant != SI5351_VARIANT_C) {
  1066. dev_err(&client->dev,
  1067. "invalid parent %d for clkout %d\n",
  1068. val, num);
  1069. goto put_child;
  1070. }
  1071. pdata->clkout[num].clkout_src =
  1072. SI5351_CLKOUT_SRC_CLKIN;
  1073. break;
  1074. default:
  1075. dev_err(&client->dev,
  1076. "invalid parent %d for clkout %d\n",
  1077. val, num);
  1078. goto put_child;
  1079. }
  1080. }
  1081. if (!of_property_read_u32(child, "silabs,drive-strength",
  1082. &val)) {
  1083. switch (val) {
  1084. case SI5351_DRIVE_2MA:
  1085. case SI5351_DRIVE_4MA:
  1086. case SI5351_DRIVE_6MA:
  1087. case SI5351_DRIVE_8MA:
  1088. pdata->clkout[num].drive = val;
  1089. break;
  1090. default:
  1091. dev_err(&client->dev,
  1092. "invalid drive strength %d for clkout %d\n",
  1093. val, num);
  1094. goto put_child;
  1095. }
  1096. }
  1097. if (!of_property_read_u32(child, "silabs,disable-state",
  1098. &val)) {
  1099. switch (val) {
  1100. case 0:
  1101. pdata->clkout[num].disable_state =
  1102. SI5351_DISABLE_LOW;
  1103. break;
  1104. case 1:
  1105. pdata->clkout[num].disable_state =
  1106. SI5351_DISABLE_HIGH;
  1107. break;
  1108. case 2:
  1109. pdata->clkout[num].disable_state =
  1110. SI5351_DISABLE_FLOATING;
  1111. break;
  1112. case 3:
  1113. pdata->clkout[num].disable_state =
  1114. SI5351_DISABLE_NEVER;
  1115. break;
  1116. default:
  1117. dev_err(&client->dev,
  1118. "invalid disable state %d for clkout %d\n",
  1119. val, num);
  1120. goto put_child;
  1121. }
  1122. }
  1123. if (!of_property_read_u32(child, "clock-frequency", &val))
  1124. pdata->clkout[num].rate = val;
  1125. pdata->clkout[num].pll_master =
  1126. of_property_read_bool(child, "silabs,pll-master");
  1127. }
  1128. client->dev.platform_data = pdata;
  1129. return 0;
  1130. put_child:
  1131. of_node_put(child);
  1132. return -EINVAL;
  1133. }
  1134. static struct clk_hw *
  1135. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1136. {
  1137. struct si5351_driver_data *drvdata = data;
  1138. unsigned int idx = clkspec->args[0];
  1139. if (idx >= drvdata->num_clkout) {
  1140. pr_err("%s: invalid index %u\n", __func__, idx);
  1141. return ERR_PTR(-EINVAL);
  1142. }
  1143. return &drvdata->clkout[idx].hw;
  1144. }
  1145. #else
  1146. static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
  1147. {
  1148. return 0;
  1149. }
  1150. static struct clk_hw *
  1151. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1152. {
  1153. return NULL;
  1154. }
  1155. #endif /* CONFIG_OF */
  1156. static int si5351_i2c_probe(struct i2c_client *client,
  1157. const struct i2c_device_id *id)
  1158. {
  1159. enum si5351_variant variant = (enum si5351_variant)id->driver_data;
  1160. struct si5351_platform_data *pdata;
  1161. struct si5351_driver_data *drvdata;
  1162. struct clk_init_data init;
  1163. const char *parent_names[4];
  1164. u8 num_parents, num_clocks;
  1165. int ret, n;
  1166. ret = si5351_dt_parse(client, variant);
  1167. if (ret)
  1168. return ret;
  1169. pdata = client->dev.platform_data;
  1170. if (!pdata)
  1171. return -EINVAL;
  1172. drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
  1173. if (!drvdata)
  1174. return -ENOMEM;
  1175. i2c_set_clientdata(client, drvdata);
  1176. drvdata->client = client;
  1177. drvdata->variant = variant;
  1178. drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
  1179. drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
  1180. if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
  1181. PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
  1182. return -EPROBE_DEFER;
  1183. /*
  1184. * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
  1185. * VARIANT_C can have CLKIN instead.
  1186. */
  1187. if (IS_ERR(drvdata->pxtal) &&
  1188. (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
  1189. dev_err(&client->dev, "missing parent clock\n");
  1190. return -EINVAL;
  1191. }
  1192. drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
  1193. if (IS_ERR(drvdata->regmap)) {
  1194. dev_err(&client->dev, "failed to allocate register map\n");
  1195. return PTR_ERR(drvdata->regmap);
  1196. }
  1197. /* Disable interrupts */
  1198. si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
  1199. /* Ensure pll select is on XTAL for Si5351A/B */
  1200. if (drvdata->variant != SI5351_VARIANT_C)
  1201. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  1202. SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
  1203. /* setup clock configuration */
  1204. for (n = 0; n < 2; n++) {
  1205. ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
  1206. if (ret) {
  1207. dev_err(&client->dev,
  1208. "failed to reparent pll %d to %d\n",
  1209. n, pdata->pll_src[n]);
  1210. return ret;
  1211. }
  1212. }
  1213. for (n = 0; n < 8; n++) {
  1214. ret = _si5351_msynth_reparent(drvdata, n,
  1215. pdata->clkout[n].multisynth_src);
  1216. if (ret) {
  1217. dev_err(&client->dev,
  1218. "failed to reparent multisynth %d to %d\n",
  1219. n, pdata->clkout[n].multisynth_src);
  1220. return ret;
  1221. }
  1222. ret = _si5351_clkout_reparent(drvdata, n,
  1223. pdata->clkout[n].clkout_src);
  1224. if (ret) {
  1225. dev_err(&client->dev,
  1226. "failed to reparent clkout %d to %d\n",
  1227. n, pdata->clkout[n].clkout_src);
  1228. return ret;
  1229. }
  1230. ret = _si5351_clkout_set_drive_strength(drvdata, n,
  1231. pdata->clkout[n].drive);
  1232. if (ret) {
  1233. dev_err(&client->dev,
  1234. "failed set drive strength of clkout%d to %d\n",
  1235. n, pdata->clkout[n].drive);
  1236. return ret;
  1237. }
  1238. ret = _si5351_clkout_set_disable_state(drvdata, n,
  1239. pdata->clkout[n].disable_state);
  1240. if (ret) {
  1241. dev_err(&client->dev,
  1242. "failed set disable state of clkout%d to %d\n",
  1243. n, pdata->clkout[n].disable_state);
  1244. return ret;
  1245. }
  1246. }
  1247. if (!IS_ERR(drvdata->pxtal))
  1248. clk_prepare_enable(drvdata->pxtal);
  1249. if (!IS_ERR(drvdata->pclkin))
  1250. clk_prepare_enable(drvdata->pclkin);
  1251. /* register xtal input clock gate */
  1252. memset(&init, 0, sizeof(init));
  1253. init.name = si5351_input_names[0];
  1254. init.ops = &si5351_xtal_ops;
  1255. init.flags = 0;
  1256. if (!IS_ERR(drvdata->pxtal)) {
  1257. drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
  1258. init.parent_names = &drvdata->pxtal_name;
  1259. init.num_parents = 1;
  1260. }
  1261. drvdata->xtal.init = &init;
  1262. ret = devm_clk_hw_register(&client->dev, &drvdata->xtal);
  1263. if (ret) {
  1264. dev_err(&client->dev, "unable to register %s\n", init.name);
  1265. goto err_clk;
  1266. }
  1267. /* register clkin input clock gate */
  1268. if (drvdata->variant == SI5351_VARIANT_C) {
  1269. memset(&init, 0, sizeof(init));
  1270. init.name = si5351_input_names[1];
  1271. init.ops = &si5351_clkin_ops;
  1272. if (!IS_ERR(drvdata->pclkin)) {
  1273. drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
  1274. init.parent_names = &drvdata->pclkin_name;
  1275. init.num_parents = 1;
  1276. }
  1277. drvdata->clkin.init = &init;
  1278. ret = devm_clk_hw_register(&client->dev, &drvdata->clkin);
  1279. if (ret) {
  1280. dev_err(&client->dev, "unable to register %s\n",
  1281. init.name);
  1282. goto err_clk;
  1283. }
  1284. }
  1285. /* Si5351C allows to mux either xtal or clkin to PLL input */
  1286. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
  1287. parent_names[0] = si5351_input_names[0];
  1288. parent_names[1] = si5351_input_names[1];
  1289. /* register PLLA */
  1290. drvdata->pll[0].num = 0;
  1291. drvdata->pll[0].drvdata = drvdata;
  1292. drvdata->pll[0].hw.init = &init;
  1293. memset(&init, 0, sizeof(init));
  1294. init.name = si5351_pll_names[0];
  1295. init.ops = &si5351_pll_ops;
  1296. init.flags = 0;
  1297. init.parent_names = parent_names;
  1298. init.num_parents = num_parents;
  1299. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[0].hw);
  1300. if (ret) {
  1301. dev_err(&client->dev, "unable to register %s\n", init.name);
  1302. goto err_clk;
  1303. }
  1304. /* register PLLB or VXCO (Si5351B) */
  1305. drvdata->pll[1].num = 1;
  1306. drvdata->pll[1].drvdata = drvdata;
  1307. drvdata->pll[1].hw.init = &init;
  1308. memset(&init, 0, sizeof(init));
  1309. if (drvdata->variant == SI5351_VARIANT_B) {
  1310. init.name = si5351_pll_names[2];
  1311. init.ops = &si5351_vxco_ops;
  1312. init.flags = 0;
  1313. init.parent_names = NULL;
  1314. init.num_parents = 0;
  1315. } else {
  1316. init.name = si5351_pll_names[1];
  1317. init.ops = &si5351_pll_ops;
  1318. init.flags = 0;
  1319. init.parent_names = parent_names;
  1320. init.num_parents = num_parents;
  1321. }
  1322. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[1].hw);
  1323. if (ret) {
  1324. dev_err(&client->dev, "unable to register %s\n", init.name);
  1325. goto err_clk;
  1326. }
  1327. /* register clk multisync and clk out divider */
  1328. num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
  1329. parent_names[0] = si5351_pll_names[0];
  1330. if (drvdata->variant == SI5351_VARIANT_B)
  1331. parent_names[1] = si5351_pll_names[2];
  1332. else
  1333. parent_names[1] = si5351_pll_names[1];
  1334. drvdata->msynth = devm_kcalloc(&client->dev, num_clocks,
  1335. sizeof(*drvdata->msynth), GFP_KERNEL);
  1336. drvdata->clkout = devm_kcalloc(&client->dev, num_clocks,
  1337. sizeof(*drvdata->clkout), GFP_KERNEL);
  1338. drvdata->num_clkout = num_clocks;
  1339. if (WARN_ON(!drvdata->msynth || !drvdata->clkout)) {
  1340. ret = -ENOMEM;
  1341. goto err_clk;
  1342. }
  1343. for (n = 0; n < num_clocks; n++) {
  1344. drvdata->msynth[n].num = n;
  1345. drvdata->msynth[n].drvdata = drvdata;
  1346. drvdata->msynth[n].hw.init = &init;
  1347. memset(&init, 0, sizeof(init));
  1348. init.name = si5351_msynth_names[n];
  1349. init.ops = &si5351_msynth_ops;
  1350. init.flags = 0;
  1351. if (pdata->clkout[n].pll_master)
  1352. init.flags |= CLK_SET_RATE_PARENT;
  1353. init.parent_names = parent_names;
  1354. init.num_parents = 2;
  1355. ret = devm_clk_hw_register(&client->dev,
  1356. &drvdata->msynth[n].hw);
  1357. if (ret) {
  1358. dev_err(&client->dev, "unable to register %s\n",
  1359. init.name);
  1360. goto err_clk;
  1361. }
  1362. }
  1363. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
  1364. parent_names[2] = si5351_input_names[0];
  1365. parent_names[3] = si5351_input_names[1];
  1366. for (n = 0; n < num_clocks; n++) {
  1367. parent_names[0] = si5351_msynth_names[n];
  1368. parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
  1369. si5351_msynth_names[4];
  1370. drvdata->clkout[n].num = n;
  1371. drvdata->clkout[n].drvdata = drvdata;
  1372. drvdata->clkout[n].hw.init = &init;
  1373. memset(&init, 0, sizeof(init));
  1374. init.name = si5351_clkout_names[n];
  1375. init.ops = &si5351_clkout_ops;
  1376. init.flags = 0;
  1377. if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
  1378. init.flags |= CLK_SET_RATE_PARENT;
  1379. init.parent_names = parent_names;
  1380. init.num_parents = num_parents;
  1381. ret = devm_clk_hw_register(&client->dev,
  1382. &drvdata->clkout[n].hw);
  1383. if (ret) {
  1384. dev_err(&client->dev, "unable to register %s\n",
  1385. init.name);
  1386. goto err_clk;
  1387. }
  1388. /* set initial clkout rate */
  1389. if (pdata->clkout[n].rate != 0) {
  1390. int ret;
  1391. ret = clk_set_rate(drvdata->clkout[n].hw.clk,
  1392. pdata->clkout[n].rate);
  1393. if (ret != 0) {
  1394. dev_err(&client->dev, "Cannot set rate : %d\n",
  1395. ret);
  1396. }
  1397. }
  1398. }
  1399. ret = of_clk_add_hw_provider(client->dev.of_node, si53351_of_clk_get,
  1400. drvdata);
  1401. if (ret) {
  1402. dev_err(&client->dev, "unable to add clk provider\n");
  1403. goto err_clk;
  1404. }
  1405. return 0;
  1406. err_clk:
  1407. if (!IS_ERR(drvdata->pxtal))
  1408. clk_disable_unprepare(drvdata->pxtal);
  1409. if (!IS_ERR(drvdata->pclkin))
  1410. clk_disable_unprepare(drvdata->pclkin);
  1411. return ret;
  1412. }
  1413. static const struct i2c_device_id si5351_i2c_ids[] = {
  1414. { "si5351a", SI5351_VARIANT_A },
  1415. { "si5351a-msop", SI5351_VARIANT_A3 },
  1416. { "si5351b", SI5351_VARIANT_B },
  1417. { "si5351c", SI5351_VARIANT_C },
  1418. { }
  1419. };
  1420. MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
  1421. static struct i2c_driver si5351_driver = {
  1422. .driver = {
  1423. .name = "si5351",
  1424. .of_match_table = of_match_ptr(si5351_dt_ids),
  1425. },
  1426. .probe = si5351_i2c_probe,
  1427. .id_table = si5351_i2c_ids,
  1428. };
  1429. module_i2c_driver(si5351_driver);
  1430. MODULE_AUTHOR("Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com");
  1431. MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
  1432. MODULE_LICENSE("GPL");