pwm-mediatek.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Mediatek Pulse Width Modulator driver
  3. *
  4. * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
  5. * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/ioport.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pwm.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. /* PWM registers and bits definitions */
  23. #define PWMCON 0x00
  24. #define PWMHDUR 0x04
  25. #define PWMLDUR 0x08
  26. #define PWMGDUR 0x0c
  27. #define PWMWAVENUM 0x28
  28. #define PWMDWIDTH 0x2c
  29. #define PWMTHRES 0x30
  30. enum {
  31. MTK_CLK_MAIN = 0,
  32. MTK_CLK_TOP,
  33. MTK_CLK_PWM1,
  34. MTK_CLK_PWM2,
  35. MTK_CLK_PWM3,
  36. MTK_CLK_PWM4,
  37. MTK_CLK_PWM5,
  38. MTK_CLK_MAX,
  39. };
  40. static const char * const mtk_pwm_clk_name[] = {
  41. "main", "top", "pwm1", "pwm2", "pwm3", "pwm4", "pwm5"
  42. };
  43. /**
  44. * struct mtk_pwm_chip - struct representing PWM chip
  45. * @chip: linux PWM chip representation
  46. * @regs: base address of PWM chip
  47. * @clks: list of clocks
  48. */
  49. struct mtk_pwm_chip {
  50. struct pwm_chip chip;
  51. void __iomem *regs;
  52. struct clk *clks[MTK_CLK_MAX];
  53. };
  54. static inline struct mtk_pwm_chip *to_mtk_pwm_chip(struct pwm_chip *chip)
  55. {
  56. return container_of(chip, struct mtk_pwm_chip, chip);
  57. }
  58. static int mtk_pwm_clk_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  59. {
  60. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  61. int ret;
  62. ret = clk_prepare_enable(pc->clks[MTK_CLK_TOP]);
  63. if (ret < 0)
  64. return ret;
  65. ret = clk_prepare_enable(pc->clks[MTK_CLK_MAIN]);
  66. if (ret < 0)
  67. goto disable_clk_top;
  68. ret = clk_prepare_enable(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  69. if (ret < 0)
  70. goto disable_clk_main;
  71. return 0;
  72. disable_clk_main:
  73. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  74. disable_clk_top:
  75. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  76. return ret;
  77. }
  78. static void mtk_pwm_clk_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  79. {
  80. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  81. clk_disable_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  82. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  83. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  84. }
  85. static inline u32 mtk_pwm_readl(struct mtk_pwm_chip *chip, unsigned int num,
  86. unsigned int offset)
  87. {
  88. return readl(chip->regs + 0x10 + (num * 0x40) + offset);
  89. }
  90. static inline void mtk_pwm_writel(struct mtk_pwm_chip *chip,
  91. unsigned int num, unsigned int offset,
  92. u32 value)
  93. {
  94. writel(value, chip->regs + 0x10 + (num * 0x40) + offset);
  95. }
  96. static int mtk_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  97. int duty_ns, int period_ns)
  98. {
  99. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  100. struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm];
  101. u32 resolution, clkdiv = 0;
  102. int ret;
  103. ret = mtk_pwm_clk_enable(chip, pwm);
  104. if (ret < 0)
  105. return ret;
  106. resolution = NSEC_PER_SEC / clk_get_rate(clk);
  107. while (period_ns / resolution > 8191) {
  108. resolution *= 2;
  109. clkdiv++;
  110. }
  111. if (clkdiv > 7)
  112. return -EINVAL;
  113. mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
  114. mtk_pwm_writel(pc, pwm->hwpwm, PWMDWIDTH, period_ns / resolution);
  115. mtk_pwm_writel(pc, pwm->hwpwm, PWMTHRES, duty_ns / resolution);
  116. mtk_pwm_clk_disable(chip, pwm);
  117. return 0;
  118. }
  119. static int mtk_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  120. {
  121. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  122. u32 value;
  123. int ret;
  124. ret = mtk_pwm_clk_enable(chip, pwm);
  125. if (ret < 0)
  126. return ret;
  127. value = readl(pc->regs);
  128. value |= BIT(pwm->hwpwm);
  129. writel(value, pc->regs);
  130. return 0;
  131. }
  132. static void mtk_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  133. {
  134. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  135. u32 value;
  136. value = readl(pc->regs);
  137. value &= ~BIT(pwm->hwpwm);
  138. writel(value, pc->regs);
  139. mtk_pwm_clk_disable(chip, pwm);
  140. }
  141. static const struct pwm_ops mtk_pwm_ops = {
  142. .config = mtk_pwm_config,
  143. .enable = mtk_pwm_enable,
  144. .disable = mtk_pwm_disable,
  145. .owner = THIS_MODULE,
  146. };
  147. static int mtk_pwm_probe(struct platform_device *pdev)
  148. {
  149. struct mtk_pwm_chip *pc;
  150. struct resource *res;
  151. unsigned int i;
  152. int ret;
  153. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  154. if (!pc)
  155. return -ENOMEM;
  156. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  157. pc->regs = devm_ioremap_resource(&pdev->dev, res);
  158. if (IS_ERR(pc->regs))
  159. return PTR_ERR(pc->regs);
  160. for (i = 0; i < MTK_CLK_MAX; i++) {
  161. pc->clks[i] = devm_clk_get(&pdev->dev, mtk_pwm_clk_name[i]);
  162. if (IS_ERR(pc->clks[i]))
  163. return PTR_ERR(pc->clks[i]);
  164. }
  165. platform_set_drvdata(pdev, pc);
  166. pc->chip.dev = &pdev->dev;
  167. pc->chip.ops = &mtk_pwm_ops;
  168. pc->chip.base = -1;
  169. pc->chip.npwm = 5;
  170. ret = pwmchip_add(&pc->chip);
  171. if (ret < 0) {
  172. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  173. return ret;
  174. }
  175. return 0;
  176. }
  177. static int mtk_pwm_remove(struct platform_device *pdev)
  178. {
  179. struct mtk_pwm_chip *pc = platform_get_drvdata(pdev);
  180. return pwmchip_remove(&pc->chip);
  181. }
  182. static const struct of_device_id mtk_pwm_of_match[] = {
  183. { .compatible = "mediatek,mt7623-pwm" },
  184. { }
  185. };
  186. MODULE_DEVICE_TABLE(of, mtk_pwm_of_match);
  187. static struct platform_driver mtk_pwm_driver = {
  188. .driver = {
  189. .name = "mtk-pwm",
  190. .of_match_table = mtk_pwm_of_match,
  191. },
  192. .probe = mtk_pwm_probe,
  193. .remove = mtk_pwm_remove,
  194. };
  195. module_platform_driver(mtk_pwm_driver);
  196. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  197. MODULE_ALIAS("platform:mtk-pwm");
  198. MODULE_LICENSE("GPL");