pgtable_64.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * pgtable.h: SpitFire page table operations.
  4. *
  5. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  6. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. */
  8. #ifndef _SPARC64_PGTABLE_H
  9. #define _SPARC64_PGTABLE_H
  10. /* This file contains the functions and defines necessary to modify and use
  11. * the SpitFire page tables.
  12. */
  13. #include <asm-generic/5level-fixup.h>
  14. #include <linux/compiler.h>
  15. #include <linux/const.h>
  16. #include <asm/types.h>
  17. #include <asm/spitfire.h>
  18. #include <asm/asi.h>
  19. #include <asm/adi.h>
  20. #include <asm/page.h>
  21. #include <asm/processor.h>
  22. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  23. * The page copy blockops can use 0x6000000 to 0x8000000.
  24. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  25. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  26. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  27. * The vmalloc area spans 0x100000000 to 0x200000000.
  28. * Since modules need to be in the lowest 32-bits of the address space,
  29. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  30. * There is a single static kernel PMD which maps from 0x0 to address
  31. * 0x400000000.
  32. */
  33. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  34. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  35. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  36. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  37. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  38. #define MODULES_END _AC(0x00000000f0000000,UL)
  39. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  40. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  41. #define VMALLOC_START _AC(0x0000000100000000,UL)
  42. #define VMEMMAP_BASE VMALLOC_END
  43. /* PMD_SHIFT determines the size of the area a second-level page
  44. * table can map
  45. */
  46. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  47. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  48. #define PMD_MASK (~(PMD_SIZE-1))
  49. #define PMD_BITS (PAGE_SHIFT - 3)
  50. /* PUD_SHIFT determines the size of the area a third-level page
  51. * table can map
  52. */
  53. #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
  54. #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
  55. #define PUD_MASK (~(PUD_SIZE-1))
  56. #define PUD_BITS (PAGE_SHIFT - 3)
  57. /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
  58. #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
  59. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  60. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  61. #define PGDIR_BITS (PAGE_SHIFT - 3)
  62. #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
  63. #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
  64. #endif
  65. #if (PGDIR_SHIFT + PGDIR_BITS) != 53
  66. #error Page table parameters do not cover virtual address space properly.
  67. #endif
  68. #if (PMD_SHIFT != HPAGE_SHIFT)
  69. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  70. #endif
  71. #ifndef __ASSEMBLY__
  72. extern unsigned long VMALLOC_END;
  73. #define vmemmap ((struct page *)VMEMMAP_BASE)
  74. #include <linux/sched.h>
  75. bool kern_addr_valid(unsigned long addr);
  76. /* Entries per page directory level. */
  77. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  78. #define PTRS_PER_PMD (1UL << PMD_BITS)
  79. #define PTRS_PER_PUD (1UL << PUD_BITS)
  80. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  81. /* Kernel has a separate 44bit address space. */
  82. #define FIRST_USER_ADDRESS 0UL
  83. #define pmd_ERROR(e) \
  84. pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
  85. __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
  86. #define pud_ERROR(e) \
  87. pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
  88. __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
  89. #define pgd_ERROR(e) \
  90. pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
  91. __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
  92. #endif /* !(__ASSEMBLY__) */
  93. /* PTE bits which are the same in SUN4U and SUN4V format. */
  94. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  95. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  96. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  97. #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
  98. #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
  99. /* SUN4U pte bits... */
  100. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  101. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  102. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  103. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  104. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  105. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  106. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  107. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  108. #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
  109. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  110. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  111. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  112. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  113. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  114. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  115. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  116. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  117. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  118. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  119. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  120. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  121. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  122. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  123. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  124. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  125. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  126. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  127. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  128. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  129. /* SUN4V pte bits... */
  130. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  131. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  132. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  133. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  134. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  135. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  136. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  137. #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
  138. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  139. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  140. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  141. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  142. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  143. /* Bit 9 is used to enable MCD corruption detection instead on M7 */
  144. #define _PAGE_MCD_4V _AC(0x0000000000000200,UL) /* Memory Corruption */
  145. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  146. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  147. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  148. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  149. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  150. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  151. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  152. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  153. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  154. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  155. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  156. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  157. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  158. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  159. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  160. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  161. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  162. #if REAL_HPAGE_SHIFT != 22
  163. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  164. #endif
  165. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  166. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  167. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  168. #define __P000 __pgprot(0)
  169. #define __P001 __pgprot(0)
  170. #define __P010 __pgprot(0)
  171. #define __P011 __pgprot(0)
  172. #define __P100 __pgprot(0)
  173. #define __P101 __pgprot(0)
  174. #define __P110 __pgprot(0)
  175. #define __P111 __pgprot(0)
  176. #define __S000 __pgprot(0)
  177. #define __S001 __pgprot(0)
  178. #define __S010 __pgprot(0)
  179. #define __S011 __pgprot(0)
  180. #define __S100 __pgprot(0)
  181. #define __S101 __pgprot(0)
  182. #define __S110 __pgprot(0)
  183. #define __S111 __pgprot(0)
  184. #ifndef __ASSEMBLY__
  185. pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  186. unsigned long pte_sz_bits(unsigned long size);
  187. extern pgprot_t PAGE_KERNEL;
  188. extern pgprot_t PAGE_KERNEL_LOCKED;
  189. extern pgprot_t PAGE_COPY;
  190. extern pgprot_t PAGE_SHARED;
  191. /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
  192. extern unsigned long _PAGE_IE;
  193. extern unsigned long _PAGE_E;
  194. extern unsigned long _PAGE_CACHE;
  195. extern unsigned long pg_iobits;
  196. extern unsigned long _PAGE_ALL_SZ_BITS;
  197. extern struct page *mem_map_zero;
  198. #define ZERO_PAGE(vaddr) (mem_map_zero)
  199. /* This macro must be updated when the size of struct page grows above 80
  200. * or reduces below 64.
  201. * The idea that compiler optimizes out switch() statement, and only
  202. * leaves clrx instructions
  203. */
  204. #define mm_zero_struct_page(pp) do { \
  205. unsigned long *_pp = (void *)(pp); \
  206. \
  207. /* Check that struct page is either 64, 72, or 80 bytes */ \
  208. BUILD_BUG_ON(sizeof(struct page) & 7); \
  209. BUILD_BUG_ON(sizeof(struct page) < 64); \
  210. BUILD_BUG_ON(sizeof(struct page) > 80); \
  211. \
  212. switch (sizeof(struct page)) { \
  213. case 80: \
  214. _pp[9] = 0; /* fallthrough */ \
  215. case 72: \
  216. _pp[8] = 0; /* fallthrough */ \
  217. default: \
  218. _pp[7] = 0; \
  219. _pp[6] = 0; \
  220. _pp[5] = 0; \
  221. _pp[4] = 0; \
  222. _pp[3] = 0; \
  223. _pp[2] = 0; \
  224. _pp[1] = 0; \
  225. _pp[0] = 0; \
  226. } \
  227. } while (0)
  228. /* PFNs are real physical page numbers. However, mem_map only begins to record
  229. * per-page information starting at pfn_base. This is to handle systems where
  230. * the first physical page in the machine is at some huge physical address,
  231. * such as 4GB. This is common on a partitioned E10000, for example.
  232. */
  233. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  234. {
  235. unsigned long paddr = pfn << PAGE_SHIFT;
  236. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  237. return __pte(paddr | pgprot_val(prot));
  238. }
  239. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  240. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  241. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  242. {
  243. pte_t pte = pfn_pte(page_nr, pgprot);
  244. return __pmd(pte_val(pte));
  245. }
  246. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  247. #endif
  248. /* This one can be done with two shifts. */
  249. static inline unsigned long pte_pfn(pte_t pte)
  250. {
  251. unsigned long ret;
  252. __asm__ __volatile__(
  253. "\n661: sllx %1, %2, %0\n"
  254. " srlx %0, %3, %0\n"
  255. " .section .sun4v_2insn_patch, \"ax\"\n"
  256. " .word 661b\n"
  257. " sllx %1, %4, %0\n"
  258. " srlx %0, %5, %0\n"
  259. " .previous\n"
  260. : "=r" (ret)
  261. : "r" (pte_val(pte)),
  262. "i" (21), "i" (21 + PAGE_SHIFT),
  263. "i" (8), "i" (8 + PAGE_SHIFT));
  264. return ret;
  265. }
  266. #define pte_page(x) pfn_to_page(pte_pfn(x))
  267. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  268. {
  269. unsigned long mask, tmp;
  270. /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
  271. * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
  272. *
  273. * Even if we use negation tricks the result is still a 6
  274. * instruction sequence, so don't try to play fancy and just
  275. * do the most straightforward implementation.
  276. *
  277. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  278. */
  279. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  280. __asm__ __volatile__(
  281. "\n661: sethi %%uhi(%2), %1\n"
  282. " sethi %%hi(%2), %0\n"
  283. "\n662: or %1, %%ulo(%2), %1\n"
  284. " or %0, %%lo(%2), %0\n"
  285. "\n663: sllx %1, 32, %1\n"
  286. " or %0, %1, %0\n"
  287. " .section .sun4v_2insn_patch, \"ax\"\n"
  288. " .word 661b\n"
  289. " sethi %%uhi(%3), %1\n"
  290. " sethi %%hi(%3), %0\n"
  291. " .word 662b\n"
  292. " or %1, %%ulo(%3), %1\n"
  293. " or %0, %%lo(%3), %0\n"
  294. " .word 663b\n"
  295. " sllx %1, 32, %1\n"
  296. " or %0, %1, %0\n"
  297. " .previous\n"
  298. " .section .sun_m7_2insn_patch, \"ax\"\n"
  299. " .word 661b\n"
  300. " sethi %%uhi(%4), %1\n"
  301. " sethi %%hi(%4), %0\n"
  302. " .word 662b\n"
  303. " or %1, %%ulo(%4), %1\n"
  304. " or %0, %%lo(%4), %0\n"
  305. " .word 663b\n"
  306. " sllx %1, 32, %1\n"
  307. " or %0, %1, %0\n"
  308. " .previous\n"
  309. : "=r" (mask), "=r" (tmp)
  310. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  311. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
  312. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
  313. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  314. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
  315. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
  316. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  317. _PAGE_CP_4V | _PAGE_E_4V |
  318. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
  319. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  320. }
  321. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  322. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  323. {
  324. pte_t pte = __pte(pmd_val(pmd));
  325. pte = pte_modify(pte, newprot);
  326. return __pmd(pte_val(pte));
  327. }
  328. #endif
  329. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  330. {
  331. unsigned long val = pgprot_val(prot);
  332. __asm__ __volatile__(
  333. "\n661: andn %0, %2, %0\n"
  334. " or %0, %3, %0\n"
  335. " .section .sun4v_2insn_patch, \"ax\"\n"
  336. " .word 661b\n"
  337. " andn %0, %4, %0\n"
  338. " or %0, %5, %0\n"
  339. " .previous\n"
  340. " .section .sun_m7_2insn_patch, \"ax\"\n"
  341. " .word 661b\n"
  342. " andn %0, %6, %0\n"
  343. " or %0, %5, %0\n"
  344. " .previous\n"
  345. : "=r" (val)
  346. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  347. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
  348. "i" (_PAGE_CP_4V));
  349. return __pgprot(val);
  350. }
  351. /* Various pieces of code check for platform support by ifdef testing
  352. * on "pgprot_noncached". That's broken and should be fixed, but for
  353. * now...
  354. */
  355. #define pgprot_noncached pgprot_noncached
  356. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  357. extern pte_t arch_make_huge_pte(pte_t entry, struct vm_area_struct *vma,
  358. struct page *page, int writable);
  359. #define arch_make_huge_pte arch_make_huge_pte
  360. static inline unsigned long __pte_default_huge_mask(void)
  361. {
  362. unsigned long mask;
  363. __asm__ __volatile__(
  364. "\n661: sethi %%uhi(%1), %0\n"
  365. " sllx %0, 32, %0\n"
  366. " .section .sun4v_2insn_patch, \"ax\"\n"
  367. " .word 661b\n"
  368. " mov %2, %0\n"
  369. " nop\n"
  370. " .previous\n"
  371. : "=r" (mask)
  372. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  373. return mask;
  374. }
  375. static inline pte_t pte_mkhuge(pte_t pte)
  376. {
  377. return __pte(pte_val(pte) | __pte_default_huge_mask());
  378. }
  379. static inline bool is_default_hugetlb_pte(pte_t pte)
  380. {
  381. unsigned long mask = __pte_default_huge_mask();
  382. return (pte_val(pte) & mask) == mask;
  383. }
  384. static inline bool is_hugetlb_pmd(pmd_t pmd)
  385. {
  386. return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
  387. }
  388. static inline bool is_hugetlb_pud(pud_t pud)
  389. {
  390. return !!(pud_val(pud) & _PAGE_PUD_HUGE);
  391. }
  392. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  393. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  394. {
  395. pte_t pte = __pte(pmd_val(pmd));
  396. pte = pte_mkhuge(pte);
  397. pte_val(pte) |= _PAGE_PMD_HUGE;
  398. return __pmd(pte_val(pte));
  399. }
  400. #endif
  401. #else
  402. static inline bool is_hugetlb_pte(pte_t pte)
  403. {
  404. return false;
  405. }
  406. #endif
  407. static inline pte_t pte_mkdirty(pte_t pte)
  408. {
  409. unsigned long val = pte_val(pte), tmp;
  410. __asm__ __volatile__(
  411. "\n661: or %0, %3, %0\n"
  412. " nop\n"
  413. "\n662: nop\n"
  414. " nop\n"
  415. " .section .sun4v_2insn_patch, \"ax\"\n"
  416. " .word 661b\n"
  417. " sethi %%uhi(%4), %1\n"
  418. " sllx %1, 32, %1\n"
  419. " .word 662b\n"
  420. " or %1, %%lo(%4), %1\n"
  421. " or %0, %1, %0\n"
  422. " .previous\n"
  423. : "=r" (val), "=r" (tmp)
  424. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  425. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  426. return __pte(val);
  427. }
  428. static inline pte_t pte_mkclean(pte_t pte)
  429. {
  430. unsigned long val = pte_val(pte), tmp;
  431. __asm__ __volatile__(
  432. "\n661: andn %0, %3, %0\n"
  433. " nop\n"
  434. "\n662: nop\n"
  435. " nop\n"
  436. " .section .sun4v_2insn_patch, \"ax\"\n"
  437. " .word 661b\n"
  438. " sethi %%uhi(%4), %1\n"
  439. " sllx %1, 32, %1\n"
  440. " .word 662b\n"
  441. " or %1, %%lo(%4), %1\n"
  442. " andn %0, %1, %0\n"
  443. " .previous\n"
  444. : "=r" (val), "=r" (tmp)
  445. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  446. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  447. return __pte(val);
  448. }
  449. static inline pte_t pte_mkwrite(pte_t pte)
  450. {
  451. unsigned long val = pte_val(pte), mask;
  452. __asm__ __volatile__(
  453. "\n661: mov %1, %0\n"
  454. " nop\n"
  455. " .section .sun4v_2insn_patch, \"ax\"\n"
  456. " .word 661b\n"
  457. " sethi %%uhi(%2), %0\n"
  458. " sllx %0, 32, %0\n"
  459. " .previous\n"
  460. : "=r" (mask)
  461. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  462. return __pte(val | mask);
  463. }
  464. static inline pte_t pte_wrprotect(pte_t pte)
  465. {
  466. unsigned long val = pte_val(pte), tmp;
  467. __asm__ __volatile__(
  468. "\n661: andn %0, %3, %0\n"
  469. " nop\n"
  470. "\n662: nop\n"
  471. " nop\n"
  472. " .section .sun4v_2insn_patch, \"ax\"\n"
  473. " .word 661b\n"
  474. " sethi %%uhi(%4), %1\n"
  475. " sllx %1, 32, %1\n"
  476. " .word 662b\n"
  477. " or %1, %%lo(%4), %1\n"
  478. " andn %0, %1, %0\n"
  479. " .previous\n"
  480. : "=r" (val), "=r" (tmp)
  481. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  482. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  483. return __pte(val);
  484. }
  485. static inline pte_t pte_mkold(pte_t pte)
  486. {
  487. unsigned long mask;
  488. __asm__ __volatile__(
  489. "\n661: mov %1, %0\n"
  490. " nop\n"
  491. " .section .sun4v_2insn_patch, \"ax\"\n"
  492. " .word 661b\n"
  493. " sethi %%uhi(%2), %0\n"
  494. " sllx %0, 32, %0\n"
  495. " .previous\n"
  496. : "=r" (mask)
  497. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  498. mask |= _PAGE_R;
  499. return __pte(pte_val(pte) & ~mask);
  500. }
  501. static inline pte_t pte_mkyoung(pte_t pte)
  502. {
  503. unsigned long mask;
  504. __asm__ __volatile__(
  505. "\n661: mov %1, %0\n"
  506. " nop\n"
  507. " .section .sun4v_2insn_patch, \"ax\"\n"
  508. " .word 661b\n"
  509. " sethi %%uhi(%2), %0\n"
  510. " sllx %0, 32, %0\n"
  511. " .previous\n"
  512. : "=r" (mask)
  513. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  514. mask |= _PAGE_R;
  515. return __pte(pte_val(pte) | mask);
  516. }
  517. static inline pte_t pte_mkspecial(pte_t pte)
  518. {
  519. pte_val(pte) |= _PAGE_SPECIAL;
  520. return pte;
  521. }
  522. static inline pte_t pte_mkmcd(pte_t pte)
  523. {
  524. pte_val(pte) |= _PAGE_MCD_4V;
  525. return pte;
  526. }
  527. static inline pte_t pte_mknotmcd(pte_t pte)
  528. {
  529. pte_val(pte) &= ~_PAGE_MCD_4V;
  530. return pte;
  531. }
  532. static inline unsigned long pte_young(pte_t pte)
  533. {
  534. unsigned long mask;
  535. __asm__ __volatile__(
  536. "\n661: mov %1, %0\n"
  537. " nop\n"
  538. " .section .sun4v_2insn_patch, \"ax\"\n"
  539. " .word 661b\n"
  540. " sethi %%uhi(%2), %0\n"
  541. " sllx %0, 32, %0\n"
  542. " .previous\n"
  543. : "=r" (mask)
  544. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  545. return (pte_val(pte) & mask);
  546. }
  547. static inline unsigned long pte_dirty(pte_t pte)
  548. {
  549. unsigned long mask;
  550. __asm__ __volatile__(
  551. "\n661: mov %1, %0\n"
  552. " nop\n"
  553. " .section .sun4v_2insn_patch, \"ax\"\n"
  554. " .word 661b\n"
  555. " sethi %%uhi(%2), %0\n"
  556. " sllx %0, 32, %0\n"
  557. " .previous\n"
  558. : "=r" (mask)
  559. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  560. return (pte_val(pte) & mask);
  561. }
  562. static inline unsigned long pte_write(pte_t pte)
  563. {
  564. unsigned long mask;
  565. __asm__ __volatile__(
  566. "\n661: mov %1, %0\n"
  567. " nop\n"
  568. " .section .sun4v_2insn_patch, \"ax\"\n"
  569. " .word 661b\n"
  570. " sethi %%uhi(%2), %0\n"
  571. " sllx %0, 32, %0\n"
  572. " .previous\n"
  573. : "=r" (mask)
  574. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  575. return (pte_val(pte) & mask);
  576. }
  577. static inline unsigned long pte_exec(pte_t pte)
  578. {
  579. unsigned long mask;
  580. __asm__ __volatile__(
  581. "\n661: sethi %%hi(%1), %0\n"
  582. " .section .sun4v_1insn_patch, \"ax\"\n"
  583. " .word 661b\n"
  584. " mov %2, %0\n"
  585. " .previous\n"
  586. : "=r" (mask)
  587. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  588. return (pte_val(pte) & mask);
  589. }
  590. static inline unsigned long pte_present(pte_t pte)
  591. {
  592. unsigned long val = pte_val(pte);
  593. __asm__ __volatile__(
  594. "\n661: and %0, %2, %0\n"
  595. " .section .sun4v_1insn_patch, \"ax\"\n"
  596. " .word 661b\n"
  597. " and %0, %3, %0\n"
  598. " .previous\n"
  599. : "=r" (val)
  600. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  601. return val;
  602. }
  603. #define pte_accessible pte_accessible
  604. static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
  605. {
  606. return pte_val(a) & _PAGE_VALID;
  607. }
  608. static inline unsigned long pte_special(pte_t pte)
  609. {
  610. return pte_val(pte) & _PAGE_SPECIAL;
  611. }
  612. static inline unsigned long pmd_large(pmd_t pmd)
  613. {
  614. pte_t pte = __pte(pmd_val(pmd));
  615. return pte_val(pte) & _PAGE_PMD_HUGE;
  616. }
  617. static inline unsigned long pmd_pfn(pmd_t pmd)
  618. {
  619. pte_t pte = __pte(pmd_val(pmd));
  620. return pte_pfn(pte);
  621. }
  622. #define pmd_write pmd_write
  623. static inline unsigned long pmd_write(pmd_t pmd)
  624. {
  625. pte_t pte = __pte(pmd_val(pmd));
  626. return pte_write(pte);
  627. }
  628. #define pud_write(pud) pte_write(__pte(pud_val(pud)))
  629. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  630. static inline unsigned long pmd_dirty(pmd_t pmd)
  631. {
  632. pte_t pte = __pte(pmd_val(pmd));
  633. return pte_dirty(pte);
  634. }
  635. static inline unsigned long pmd_young(pmd_t pmd)
  636. {
  637. pte_t pte = __pte(pmd_val(pmd));
  638. return pte_young(pte);
  639. }
  640. static inline unsigned long pmd_trans_huge(pmd_t pmd)
  641. {
  642. pte_t pte = __pte(pmd_val(pmd));
  643. return pte_val(pte) & _PAGE_PMD_HUGE;
  644. }
  645. static inline pmd_t pmd_mkold(pmd_t pmd)
  646. {
  647. pte_t pte = __pte(pmd_val(pmd));
  648. pte = pte_mkold(pte);
  649. return __pmd(pte_val(pte));
  650. }
  651. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  652. {
  653. pte_t pte = __pte(pmd_val(pmd));
  654. pte = pte_wrprotect(pte);
  655. return __pmd(pte_val(pte));
  656. }
  657. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  658. {
  659. pte_t pte = __pte(pmd_val(pmd));
  660. pte = pte_mkdirty(pte);
  661. return __pmd(pte_val(pte));
  662. }
  663. static inline pmd_t pmd_mkclean(pmd_t pmd)
  664. {
  665. pte_t pte = __pte(pmd_val(pmd));
  666. pte = pte_mkclean(pte);
  667. return __pmd(pte_val(pte));
  668. }
  669. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  670. {
  671. pte_t pte = __pte(pmd_val(pmd));
  672. pte = pte_mkyoung(pte);
  673. return __pmd(pte_val(pte));
  674. }
  675. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  676. {
  677. pte_t pte = __pte(pmd_val(pmd));
  678. pte = pte_mkwrite(pte);
  679. return __pmd(pte_val(pte));
  680. }
  681. static inline pgprot_t pmd_pgprot(pmd_t entry)
  682. {
  683. unsigned long val = pmd_val(entry);
  684. return __pgprot(val);
  685. }
  686. #endif
  687. static inline int pmd_present(pmd_t pmd)
  688. {
  689. return pmd_val(pmd) != 0UL;
  690. }
  691. #define pmd_none(pmd) (!pmd_val(pmd))
  692. /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
  693. * very simple, it's just the physical address. PTE tables are of
  694. * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
  695. * the top bits outside of the range of any physical address size we
  696. * support are clear as well. We also validate the physical itself.
  697. */
  698. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  699. #define pud_none(pud) (!pud_val(pud))
  700. #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
  701. #define pgd_none(pgd) (!pgd_val(pgd))
  702. #define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
  703. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  704. void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  705. pmd_t *pmdp, pmd_t pmd);
  706. #else
  707. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  708. pmd_t *pmdp, pmd_t pmd)
  709. {
  710. *pmdp = pmd;
  711. }
  712. #endif
  713. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  714. {
  715. unsigned long val = __pa((unsigned long) (ptep));
  716. pmd_val(*pmdp) = val;
  717. }
  718. #define pud_set(pudp, pmdp) \
  719. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
  720. static inline unsigned long __pmd_page(pmd_t pmd)
  721. {
  722. pte_t pte = __pte(pmd_val(pmd));
  723. unsigned long pfn;
  724. pfn = pte_pfn(pte);
  725. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  726. }
  727. static inline unsigned long pud_page_vaddr(pud_t pud)
  728. {
  729. pte_t pte = __pte(pud_val(pud));
  730. unsigned long pfn;
  731. pfn = pte_pfn(pte);
  732. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  733. }
  734. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  735. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  736. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  737. #define pud_present(pud) (pud_val(pud) != 0U)
  738. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  739. #define pgd_page_vaddr(pgd) \
  740. ((unsigned long) __va(pgd_val(pgd)))
  741. #define pgd_present(pgd) (pgd_val(pgd) != 0U)
  742. #define pgd_clear(pgdp) (pgd_val(*(pgdp)) = 0UL)
  743. static inline unsigned long pud_large(pud_t pud)
  744. {
  745. pte_t pte = __pte(pud_val(pud));
  746. return pte_val(pte) & _PAGE_PMD_HUGE;
  747. }
  748. static inline unsigned long pud_pfn(pud_t pud)
  749. {
  750. pte_t pte = __pte(pud_val(pud));
  751. return pte_pfn(pte);
  752. }
  753. /* Same in both SUN4V and SUN4U. */
  754. #define pte_none(pte) (!pte_val(pte))
  755. #define pgd_set(pgdp, pudp) \
  756. (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
  757. /* to find an entry in a page-table-directory. */
  758. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  759. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  760. /* to find an entry in a kernel page-table-directory */
  761. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  762. /* Find an entry in the third-level page table.. */
  763. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  764. #define pud_offset(pgdp, address) \
  765. ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
  766. /* Find an entry in the second-level page table.. */
  767. #define pmd_offset(pudp, address) \
  768. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  769. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  770. /* Find an entry in the third-level page table.. */
  771. #define pte_index(dir, address) \
  772. ((pte_t *) __pmd_page(*(dir)) + \
  773. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  774. #define pte_offset_kernel pte_index
  775. #define pte_offset_map pte_index
  776. #define pte_unmap(pte) do { } while (0)
  777. /* We cannot include <linux/mm_types.h> at this point yet: */
  778. extern struct mm_struct init_mm;
  779. /* Actual page table PTE updates. */
  780. void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  781. pte_t *ptep, pte_t orig, int fullmm,
  782. unsigned int hugepage_shift);
  783. static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  784. pte_t *ptep, pte_t orig, int fullmm,
  785. unsigned int hugepage_shift)
  786. {
  787. /* It is more efficient to let flush_tlb_kernel_range()
  788. * handle init_mm tlb flushes.
  789. *
  790. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  791. * and SUN4V pte layout, so this inline test is fine.
  792. */
  793. if (likely(mm != &init_mm) && pte_accessible(mm, orig))
  794. tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
  795. }
  796. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  797. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  798. unsigned long addr,
  799. pmd_t *pmdp)
  800. {
  801. pmd_t pmd = *pmdp;
  802. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  803. return pmd;
  804. }
  805. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  806. pte_t *ptep, pte_t pte, int fullmm)
  807. {
  808. pte_t orig = *ptep;
  809. *ptep = pte;
  810. maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
  811. }
  812. #define set_pte_at(mm,addr,ptep,pte) \
  813. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  814. #define pte_clear(mm,addr,ptep) \
  815. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  816. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  817. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  818. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  819. #ifdef DCACHE_ALIASING_POSSIBLE
  820. #define __HAVE_ARCH_MOVE_PTE
  821. #define move_pte(pte, prot, old_addr, new_addr) \
  822. ({ \
  823. pte_t newpte = (pte); \
  824. if (tlb_type != hypervisor && pte_present(pte)) { \
  825. unsigned long this_pfn = pte_pfn(pte); \
  826. \
  827. if (pfn_valid(this_pfn) && \
  828. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  829. flush_dcache_page_all(current->mm, \
  830. pfn_to_page(this_pfn)); \
  831. } \
  832. newpte; \
  833. })
  834. #endif
  835. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  836. void paging_init(void);
  837. unsigned long find_ecache_flush_span(unsigned long size);
  838. struct seq_file;
  839. void mmu_info(struct seq_file *);
  840. struct vm_area_struct;
  841. void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  842. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  843. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  844. pmd_t *pmd);
  845. #define __HAVE_ARCH_PMDP_INVALIDATE
  846. extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
  847. pmd_t *pmdp);
  848. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  849. void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  850. pgtable_t pgtable);
  851. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  852. pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  853. #endif
  854. /* Encode and de-code a swap entry */
  855. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  856. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  857. #define __swp_entry(type, offset) \
  858. ( (swp_entry_t) \
  859. { \
  860. (((long)(type) << PAGE_SHIFT) | \
  861. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  862. } )
  863. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  864. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  865. int page_in_phys_avail(unsigned long paddr);
  866. /*
  867. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  868. * its high 4 bits. These macros/functions put it there or get it from there.
  869. */
  870. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  871. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  872. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  873. int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  874. unsigned long, pgprot_t);
  875. void adi_restore_tags(struct mm_struct *mm, struct vm_area_struct *vma,
  876. unsigned long addr, pte_t pte);
  877. int adi_save_tags(struct mm_struct *mm, struct vm_area_struct *vma,
  878. unsigned long addr, pte_t oldpte);
  879. #define __HAVE_ARCH_DO_SWAP_PAGE
  880. static inline void arch_do_swap_page(struct mm_struct *mm,
  881. struct vm_area_struct *vma,
  882. unsigned long addr,
  883. pte_t pte, pte_t oldpte)
  884. {
  885. /* If this is a new page being mapped in, there can be no
  886. * ADI tags stored away for this page. Skip looking for
  887. * stored tags
  888. */
  889. if (pte_none(oldpte))
  890. return;
  891. if (adi_state.enabled && (pte_val(pte) & _PAGE_MCD_4V))
  892. adi_restore_tags(mm, vma, addr, pte);
  893. }
  894. #define __HAVE_ARCH_UNMAP_ONE
  895. static inline int arch_unmap_one(struct mm_struct *mm,
  896. struct vm_area_struct *vma,
  897. unsigned long addr, pte_t oldpte)
  898. {
  899. if (adi_state.enabled && (pte_val(oldpte) & _PAGE_MCD_4V))
  900. return adi_save_tags(mm, vma, addr, oldpte);
  901. return 0;
  902. }
  903. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  904. unsigned long from, unsigned long pfn,
  905. unsigned long size, pgprot_t prot)
  906. {
  907. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  908. int space = GET_IOSPACE(pfn);
  909. unsigned long phys_base;
  910. phys_base = offset | (((unsigned long) space) << 32UL);
  911. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  912. }
  913. #define io_remap_pfn_range io_remap_pfn_range
  914. #include <asm/tlbflush.h>
  915. #include <asm-generic/pgtable.h>
  916. /* We provide our own get_unmapped_area to cope with VA holes and
  917. * SHM area cache aliasing for userland.
  918. */
  919. #define HAVE_ARCH_UNMAPPED_AREA
  920. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  921. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  922. * the largest alignment possible such that larget PTEs can be used.
  923. */
  924. unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  925. unsigned long, unsigned long,
  926. unsigned long);
  927. #define HAVE_ARCH_FB_UNMAPPED_AREA
  928. void pgtable_cache_init(void);
  929. void sun4v_register_fault_status(void);
  930. void sun4v_ktsb_register(void);
  931. void __init cheetah_ecache_flush_init(void);
  932. void sun4v_patch_tlb_handlers(void);
  933. extern unsigned long cmdline_memory_size;
  934. asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  935. #endif /* !(__ASSEMBLY__) */
  936. #endif /* !(_SPARC64_PGTABLE_H) */