cpu_errata.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * Contains CPU specific errata definitions
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/arm-smccc.h>
  19. #include <linux/psci.h>
  20. #include <linux/types.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cputype.h>
  23. #include <asm/cpufeature.h>
  24. static bool __maybe_unused
  25. is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
  26. {
  27. const struct arm64_midr_revidr *fix;
  28. u32 midr = read_cpuid_id(), revidr;
  29. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  30. if (!is_midr_in_range(midr, &entry->midr_range))
  31. return false;
  32. midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
  33. revidr = read_cpuid(REVIDR_EL1);
  34. for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
  35. if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
  36. return false;
  37. return true;
  38. }
  39. static bool __maybe_unused
  40. is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
  41. int scope)
  42. {
  43. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  44. return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
  45. }
  46. static bool __maybe_unused
  47. is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
  48. {
  49. u32 model;
  50. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  51. model = read_cpuid_id();
  52. model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
  53. MIDR_ARCHITECTURE_MASK;
  54. return model == entry->midr_range.model;
  55. }
  56. static bool
  57. has_mismatched_cache_line_size(const struct arm64_cpu_capabilities *entry,
  58. int scope)
  59. {
  60. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  61. return (read_cpuid_cachetype() & arm64_ftr_reg_ctrel0.strict_mask) !=
  62. (arm64_ftr_reg_ctrel0.sys_val & arm64_ftr_reg_ctrel0.strict_mask);
  63. }
  64. static void
  65. cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
  66. {
  67. /* Clear SCTLR_EL1.UCT */
  68. config_sctlr_el1(SCTLR_EL1_UCT, 0);
  69. }
  70. atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
  71. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  72. #include <asm/mmu_context.h>
  73. #include <asm/cacheflush.h>
  74. DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
  75. #ifdef CONFIG_KVM_INDIRECT_VECTORS
  76. extern char __smccc_workaround_1_smc_start[];
  77. extern char __smccc_workaround_1_smc_end[];
  78. static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
  79. const char *hyp_vecs_end)
  80. {
  81. void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
  82. int i;
  83. for (i = 0; i < SZ_2K; i += 0x80)
  84. memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
  85. flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
  86. }
  87. static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
  88. const char *hyp_vecs_start,
  89. const char *hyp_vecs_end)
  90. {
  91. static DEFINE_SPINLOCK(bp_lock);
  92. int cpu, slot = -1;
  93. spin_lock(&bp_lock);
  94. for_each_possible_cpu(cpu) {
  95. if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
  96. slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
  97. break;
  98. }
  99. }
  100. if (slot == -1) {
  101. slot = atomic_inc_return(&arm64_el2_vector_last_slot);
  102. BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
  103. __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
  104. }
  105. __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
  106. __this_cpu_write(bp_hardening_data.fn, fn);
  107. spin_unlock(&bp_lock);
  108. }
  109. #else
  110. #define __smccc_workaround_1_smc_start NULL
  111. #define __smccc_workaround_1_smc_end NULL
  112. static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
  113. const char *hyp_vecs_start,
  114. const char *hyp_vecs_end)
  115. {
  116. __this_cpu_write(bp_hardening_data.fn, fn);
  117. }
  118. #endif /* CONFIG_KVM_INDIRECT_VECTORS */
  119. static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
  120. bp_hardening_cb_t fn,
  121. const char *hyp_vecs_start,
  122. const char *hyp_vecs_end)
  123. {
  124. u64 pfr0;
  125. if (!entry->matches(entry, SCOPE_LOCAL_CPU))
  126. return;
  127. pfr0 = read_cpuid(ID_AA64PFR0_EL1);
  128. if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
  129. return;
  130. __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
  131. }
  132. #include <uapi/linux/psci.h>
  133. #include <linux/arm-smccc.h>
  134. #include <linux/psci.h>
  135. static void call_smc_arch_workaround_1(void)
  136. {
  137. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
  138. }
  139. static void call_hvc_arch_workaround_1(void)
  140. {
  141. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
  142. }
  143. static void qcom_link_stack_sanitization(void)
  144. {
  145. u64 tmp;
  146. asm volatile("mov %0, x30 \n"
  147. ".rept 16 \n"
  148. "bl . + 4 \n"
  149. ".endr \n"
  150. "mov x30, %0 \n"
  151. : "=&r" (tmp));
  152. }
  153. static void
  154. enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
  155. {
  156. bp_hardening_cb_t cb;
  157. void *smccc_start, *smccc_end;
  158. struct arm_smccc_res res;
  159. u32 midr = read_cpuid_id();
  160. if (!entry->matches(entry, SCOPE_LOCAL_CPU))
  161. return;
  162. if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
  163. return;
  164. switch (psci_ops.conduit) {
  165. case PSCI_CONDUIT_HVC:
  166. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  167. ARM_SMCCC_ARCH_WORKAROUND_1, &res);
  168. if ((int)res.a0 < 0)
  169. return;
  170. cb = call_hvc_arch_workaround_1;
  171. /* This is a guest, no need to patch KVM vectors */
  172. smccc_start = NULL;
  173. smccc_end = NULL;
  174. break;
  175. case PSCI_CONDUIT_SMC:
  176. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  177. ARM_SMCCC_ARCH_WORKAROUND_1, &res);
  178. if ((int)res.a0 < 0)
  179. return;
  180. cb = call_smc_arch_workaround_1;
  181. smccc_start = __smccc_workaround_1_smc_start;
  182. smccc_end = __smccc_workaround_1_smc_end;
  183. break;
  184. default:
  185. return;
  186. }
  187. if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
  188. ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
  189. cb = qcom_link_stack_sanitization;
  190. install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
  191. return;
  192. }
  193. #endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
  194. #ifdef CONFIG_ARM64_SSBD
  195. DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
  196. int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
  197. static const struct ssbd_options {
  198. const char *str;
  199. int state;
  200. } ssbd_options[] = {
  201. { "force-on", ARM64_SSBD_FORCE_ENABLE, },
  202. { "force-off", ARM64_SSBD_FORCE_DISABLE, },
  203. { "kernel", ARM64_SSBD_KERNEL, },
  204. };
  205. static int __init ssbd_cfg(char *buf)
  206. {
  207. int i;
  208. if (!buf || !buf[0])
  209. return -EINVAL;
  210. for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
  211. int len = strlen(ssbd_options[i].str);
  212. if (strncmp(buf, ssbd_options[i].str, len))
  213. continue;
  214. ssbd_state = ssbd_options[i].state;
  215. return 0;
  216. }
  217. return -EINVAL;
  218. }
  219. early_param("ssbd", ssbd_cfg);
  220. void __init arm64_update_smccc_conduit(struct alt_instr *alt,
  221. __le32 *origptr, __le32 *updptr,
  222. int nr_inst)
  223. {
  224. u32 insn;
  225. BUG_ON(nr_inst != 1);
  226. switch (psci_ops.conduit) {
  227. case PSCI_CONDUIT_HVC:
  228. insn = aarch64_insn_get_hvc_value();
  229. break;
  230. case PSCI_CONDUIT_SMC:
  231. insn = aarch64_insn_get_smc_value();
  232. break;
  233. default:
  234. return;
  235. }
  236. *updptr = cpu_to_le32(insn);
  237. }
  238. void __init arm64_enable_wa2_handling(struct alt_instr *alt,
  239. __le32 *origptr, __le32 *updptr,
  240. int nr_inst)
  241. {
  242. BUG_ON(nr_inst != 1);
  243. /*
  244. * Only allow mitigation on EL1 entry/exit and guest
  245. * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
  246. * be flipped.
  247. */
  248. if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
  249. *updptr = cpu_to_le32(aarch64_insn_gen_nop());
  250. }
  251. void arm64_set_ssbd_mitigation(bool state)
  252. {
  253. switch (psci_ops.conduit) {
  254. case PSCI_CONDUIT_HVC:
  255. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
  256. break;
  257. case PSCI_CONDUIT_SMC:
  258. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
  259. break;
  260. default:
  261. WARN_ON_ONCE(1);
  262. break;
  263. }
  264. }
  265. static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
  266. int scope)
  267. {
  268. struct arm_smccc_res res;
  269. bool required = true;
  270. s32 val;
  271. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  272. if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
  273. ssbd_state = ARM64_SSBD_UNKNOWN;
  274. return false;
  275. }
  276. switch (psci_ops.conduit) {
  277. case PSCI_CONDUIT_HVC:
  278. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  279. ARM_SMCCC_ARCH_WORKAROUND_2, &res);
  280. break;
  281. case PSCI_CONDUIT_SMC:
  282. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  283. ARM_SMCCC_ARCH_WORKAROUND_2, &res);
  284. break;
  285. default:
  286. ssbd_state = ARM64_SSBD_UNKNOWN;
  287. return false;
  288. }
  289. val = (s32)res.a0;
  290. switch (val) {
  291. case SMCCC_RET_NOT_SUPPORTED:
  292. ssbd_state = ARM64_SSBD_UNKNOWN;
  293. return false;
  294. case SMCCC_RET_NOT_REQUIRED:
  295. pr_info_once("%s mitigation not required\n", entry->desc);
  296. ssbd_state = ARM64_SSBD_MITIGATED;
  297. return false;
  298. case SMCCC_RET_SUCCESS:
  299. required = true;
  300. break;
  301. case 1: /* Mitigation not required on this CPU */
  302. required = false;
  303. break;
  304. default:
  305. WARN_ON(1);
  306. return false;
  307. }
  308. switch (ssbd_state) {
  309. case ARM64_SSBD_FORCE_DISABLE:
  310. pr_info_once("%s disabled from command-line\n", entry->desc);
  311. arm64_set_ssbd_mitigation(false);
  312. required = false;
  313. break;
  314. case ARM64_SSBD_KERNEL:
  315. if (required) {
  316. __this_cpu_write(arm64_ssbd_callback_required, 1);
  317. arm64_set_ssbd_mitigation(true);
  318. }
  319. break;
  320. case ARM64_SSBD_FORCE_ENABLE:
  321. pr_info_once("%s forced from command-line\n", entry->desc);
  322. arm64_set_ssbd_mitigation(true);
  323. required = true;
  324. break;
  325. default:
  326. WARN_ON(1);
  327. break;
  328. }
  329. return required;
  330. }
  331. #endif /* CONFIG_ARM64_SSBD */
  332. #define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
  333. .matches = is_affected_midr_range, \
  334. .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
  335. #define CAP_MIDR_ALL_VERSIONS(model) \
  336. .matches = is_affected_midr_range, \
  337. .midr_range = MIDR_ALL_VERSIONS(model)
  338. #define MIDR_FIXED(rev, revidr_mask) \
  339. .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
  340. #define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
  341. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  342. CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
  343. #define CAP_MIDR_RANGE_LIST(list) \
  344. .matches = is_affected_midr_range_list, \
  345. .midr_range_list = list
  346. /* Errata affecting a range of revisions of given model variant */
  347. #define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
  348. ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
  349. /* Errata affecting a single variant/revision of a model */
  350. #define ERRATA_MIDR_REV(model, var, rev) \
  351. ERRATA_MIDR_RANGE(model, var, rev, var, rev)
  352. /* Errata affecting all variants/revisions of a given a model */
  353. #define ERRATA_MIDR_ALL_VERSIONS(model) \
  354. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  355. CAP_MIDR_ALL_VERSIONS(model)
  356. /* Errata affecting a list of midr ranges, with same work around */
  357. #define ERRATA_MIDR_RANGE_LIST(midr_list) \
  358. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  359. CAP_MIDR_RANGE_LIST(midr_list)
  360. /*
  361. * Generic helper for handling capabilties with multiple (match,enable) pairs
  362. * of call backs, sharing the same capability bit.
  363. * Iterate over each entry to see if at least one matches.
  364. */
  365. static bool __maybe_unused
  366. multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope)
  367. {
  368. const struct arm64_cpu_capabilities *caps;
  369. for (caps = entry->match_list; caps->matches; caps++)
  370. if (caps->matches(caps, scope))
  371. return true;
  372. return false;
  373. }
  374. /*
  375. * Take appropriate action for all matching entries in the shared capability
  376. * entry.
  377. */
  378. static void __maybe_unused
  379. multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry)
  380. {
  381. const struct arm64_cpu_capabilities *caps;
  382. for (caps = entry->match_list; caps->matches; caps++)
  383. if (caps->matches(caps, SCOPE_LOCAL_CPU) &&
  384. caps->cpu_enable)
  385. caps->cpu_enable(caps);
  386. }
  387. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  388. /*
  389. * List of CPUs where we need to issue a psci call to
  390. * harden the branch predictor.
  391. */
  392. static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
  393. MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
  394. MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
  395. MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
  396. MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
  397. MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
  398. MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
  399. MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
  400. MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
  401. MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER),
  402. {},
  403. };
  404. #endif
  405. #ifdef CONFIG_HARDEN_EL2_VECTORS
  406. static const struct midr_range arm64_harden_el2_vectors[] = {
  407. MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
  408. MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
  409. {},
  410. };
  411. #endif
  412. const struct arm64_cpu_capabilities arm64_errata[] = {
  413. #if defined(CONFIG_ARM64_ERRATUM_826319) || \
  414. defined(CONFIG_ARM64_ERRATUM_827319) || \
  415. defined(CONFIG_ARM64_ERRATUM_824069)
  416. {
  417. /* Cortex-A53 r0p[012] */
  418. .desc = "ARM errata 826319, 827319, 824069",
  419. .capability = ARM64_WORKAROUND_CLEAN_CACHE,
  420. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
  421. .cpu_enable = cpu_enable_cache_maint_trap,
  422. },
  423. #endif
  424. #ifdef CONFIG_ARM64_ERRATUM_819472
  425. {
  426. /* Cortex-A53 r0p[01] */
  427. .desc = "ARM errata 819472",
  428. .capability = ARM64_WORKAROUND_CLEAN_CACHE,
  429. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
  430. .cpu_enable = cpu_enable_cache_maint_trap,
  431. },
  432. #endif
  433. #ifdef CONFIG_ARM64_ERRATUM_832075
  434. {
  435. /* Cortex-A57 r0p0 - r1p2 */
  436. .desc = "ARM erratum 832075",
  437. .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
  438. ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
  439. 0, 0,
  440. 1, 2),
  441. },
  442. #endif
  443. #ifdef CONFIG_ARM64_ERRATUM_834220
  444. {
  445. /* Cortex-A57 r0p0 - r1p2 */
  446. .desc = "ARM erratum 834220",
  447. .capability = ARM64_WORKAROUND_834220,
  448. ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
  449. 0, 0,
  450. 1, 2),
  451. },
  452. #endif
  453. #ifdef CONFIG_ARM64_ERRATUM_843419
  454. {
  455. /* Cortex-A53 r0p[01234] */
  456. .desc = "ARM erratum 843419",
  457. .capability = ARM64_WORKAROUND_843419,
  458. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
  459. MIDR_FIXED(0x4, BIT(8)),
  460. },
  461. #endif
  462. #ifdef CONFIG_ARM64_ERRATUM_845719
  463. {
  464. /* Cortex-A53 r0p[01234] */
  465. .desc = "ARM erratum 845719",
  466. .capability = ARM64_WORKAROUND_845719,
  467. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
  468. },
  469. #endif
  470. #ifdef CONFIG_CAVIUM_ERRATUM_23154
  471. {
  472. /* Cavium ThunderX, pass 1.x */
  473. .desc = "Cavium erratum 23154",
  474. .capability = ARM64_WORKAROUND_CAVIUM_23154,
  475. ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
  476. },
  477. #endif
  478. #ifdef CONFIG_CAVIUM_ERRATUM_27456
  479. {
  480. /* Cavium ThunderX, T88 pass 1.x - 2.1 */
  481. .desc = "Cavium erratum 27456",
  482. .capability = ARM64_WORKAROUND_CAVIUM_27456,
  483. ERRATA_MIDR_RANGE(MIDR_THUNDERX,
  484. 0, 0,
  485. 1, 1),
  486. },
  487. {
  488. /* Cavium ThunderX, T81 pass 1.0 */
  489. .desc = "Cavium erratum 27456",
  490. .capability = ARM64_WORKAROUND_CAVIUM_27456,
  491. ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
  492. },
  493. #endif
  494. #ifdef CONFIG_CAVIUM_ERRATUM_30115
  495. {
  496. /* Cavium ThunderX, T88 pass 1.x - 2.2 */
  497. .desc = "Cavium erratum 30115",
  498. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  499. ERRATA_MIDR_RANGE(MIDR_THUNDERX,
  500. 0, 0,
  501. 1, 2),
  502. },
  503. {
  504. /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
  505. .desc = "Cavium erratum 30115",
  506. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  507. ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
  508. },
  509. {
  510. /* Cavium ThunderX, T83 pass 1.0 */
  511. .desc = "Cavium erratum 30115",
  512. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  513. ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
  514. },
  515. #endif
  516. {
  517. .desc = "Mismatched cache line size",
  518. .capability = ARM64_MISMATCHED_CACHE_LINE_SIZE,
  519. .matches = has_mismatched_cache_line_size,
  520. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  521. .cpu_enable = cpu_enable_trap_ctr_access,
  522. },
  523. #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
  524. {
  525. .desc = "Qualcomm Technologies Falkor erratum 1003",
  526. .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
  527. ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
  528. },
  529. {
  530. .desc = "Qualcomm Technologies Kryo erratum 1003",
  531. .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
  532. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  533. .midr_range.model = MIDR_QCOM_KRYO,
  534. .matches = is_kryo_midr,
  535. },
  536. #endif
  537. #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
  538. {
  539. .desc = "Qualcomm Technologies Falkor erratum 1009",
  540. .capability = ARM64_WORKAROUND_REPEAT_TLBI,
  541. ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
  542. },
  543. #endif
  544. #ifdef CONFIG_ARM64_ERRATUM_858921
  545. {
  546. /* Cortex-A73 all versions */
  547. .desc = "ARM erratum 858921",
  548. .capability = ARM64_WORKAROUND_858921,
  549. ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
  550. },
  551. #endif
  552. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  553. {
  554. .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
  555. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  556. .cpu_enable = enable_smccc_arch_workaround_1,
  557. ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
  558. },
  559. #endif
  560. #ifdef CONFIG_HARDEN_EL2_VECTORS
  561. {
  562. .desc = "EL2 vector hardening",
  563. .capability = ARM64_HARDEN_EL2_VECTORS,
  564. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  565. ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
  566. },
  567. #endif
  568. #ifdef CONFIG_ARM64_SSBD
  569. {
  570. .desc = "Speculative Store Bypass Disable",
  571. .capability = ARM64_SSBD,
  572. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  573. .matches = has_ssbd_mitigation,
  574. },
  575. #endif
  576. {
  577. }
  578. };